162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * drivers/clocksource/arm_global_timer.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 STMicroelectronics (R&D) Limited. 662306a36Sopenharmony_ci * Author: Stuart Menefy <stuart.menefy@st.com> 762306a36Sopenharmony_ci * Author: Srinivas Kandagatla <srinivas.kandagatla@st.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/init.h> 1162306a36Sopenharmony_ci#include <linux/interrupt.h> 1262306a36Sopenharmony_ci#include <linux/clocksource.h> 1362306a36Sopenharmony_ci#include <linux/clockchips.h> 1462306a36Sopenharmony_ci#include <linux/cpu.h> 1562306a36Sopenharmony_ci#include <linux/clk.h> 1662306a36Sopenharmony_ci#include <linux/delay.h> 1762306a36Sopenharmony_ci#include <linux/err.h> 1862306a36Sopenharmony_ci#include <linux/io.h> 1962306a36Sopenharmony_ci#include <linux/of.h> 2062306a36Sopenharmony_ci#include <linux/of_irq.h> 2162306a36Sopenharmony_ci#include <linux/of_address.h> 2262306a36Sopenharmony_ci#include <linux/sched_clock.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include <asm/cputype.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define GT_COUNTER0 0x00 2762306a36Sopenharmony_ci#define GT_COUNTER1 0x04 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define GT_CONTROL 0x08 3062306a36Sopenharmony_ci#define GT_CONTROL_TIMER_ENABLE BIT(0) /* this bit is NOT banked */ 3162306a36Sopenharmony_ci#define GT_CONTROL_COMP_ENABLE BIT(1) /* banked */ 3262306a36Sopenharmony_ci#define GT_CONTROL_IRQ_ENABLE BIT(2) /* banked */ 3362306a36Sopenharmony_ci#define GT_CONTROL_AUTO_INC BIT(3) /* banked */ 3462306a36Sopenharmony_ci#define GT_CONTROL_PRESCALER_SHIFT 8 3562306a36Sopenharmony_ci#define GT_CONTROL_PRESCALER_MAX 0xF 3662306a36Sopenharmony_ci#define GT_CONTROL_PRESCALER_MASK (GT_CONTROL_PRESCALER_MAX << \ 3762306a36Sopenharmony_ci GT_CONTROL_PRESCALER_SHIFT) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define GT_INT_STATUS 0x0c 4062306a36Sopenharmony_ci#define GT_INT_STATUS_EVENT_FLAG BIT(0) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define GT_COMP0 0x10 4362306a36Sopenharmony_ci#define GT_COMP1 0x14 4462306a36Sopenharmony_ci#define GT_AUTO_INC 0x18 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define MAX_F_ERR 50 4762306a36Sopenharmony_ci/* 4862306a36Sopenharmony_ci * We are expecting to be clocked by the ARM peripheral clock. 4962306a36Sopenharmony_ci * 5062306a36Sopenharmony_ci * Note: it is assumed we are using a prescaler value of zero, so this is 5162306a36Sopenharmony_ci * the units for all operations. 5262306a36Sopenharmony_ci */ 5362306a36Sopenharmony_cistatic void __iomem *gt_base; 5462306a36Sopenharmony_cistatic struct notifier_block gt_clk_rate_change_nb; 5562306a36Sopenharmony_cistatic u32 gt_psv_new, gt_psv_bck, gt_target_rate; 5662306a36Sopenharmony_cistatic int gt_ppi; 5762306a36Sopenharmony_cistatic struct clock_event_device __percpu *gt_evt; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci/* 6062306a36Sopenharmony_ci * To get the value from the Global Timer Counter register proceed as follows: 6162306a36Sopenharmony_ci * 1. Read the upper 32-bit timer counter register 6262306a36Sopenharmony_ci * 2. Read the lower 32-bit timer counter register 6362306a36Sopenharmony_ci * 3. Read the upper 32-bit timer counter register again. If the value is 6462306a36Sopenharmony_ci * different to the 32-bit upper value read previously, go back to step 2. 6562306a36Sopenharmony_ci * Otherwise the 64-bit timer counter value is correct. 6662306a36Sopenharmony_ci */ 6762306a36Sopenharmony_cistatic u64 notrace _gt_counter_read(void) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci u64 counter; 7062306a36Sopenharmony_ci u32 lower; 7162306a36Sopenharmony_ci u32 upper, old_upper; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci upper = readl_relaxed(gt_base + GT_COUNTER1); 7462306a36Sopenharmony_ci do { 7562306a36Sopenharmony_ci old_upper = upper; 7662306a36Sopenharmony_ci lower = readl_relaxed(gt_base + GT_COUNTER0); 7762306a36Sopenharmony_ci upper = readl_relaxed(gt_base + GT_COUNTER1); 7862306a36Sopenharmony_ci } while (upper != old_upper); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci counter = upper; 8162306a36Sopenharmony_ci counter <<= 32; 8262306a36Sopenharmony_ci counter |= lower; 8362306a36Sopenharmony_ci return counter; 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic u64 gt_counter_read(void) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci return _gt_counter_read(); 8962306a36Sopenharmony_ci} 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci/** 9262306a36Sopenharmony_ci * To ensure that updates to comparator value register do not set the 9362306a36Sopenharmony_ci * Interrupt Status Register proceed as follows: 9462306a36Sopenharmony_ci * 1. Clear the Comp Enable bit in the Timer Control Register. 9562306a36Sopenharmony_ci * 2. Write the lower 32-bit Comparator Value Register. 9662306a36Sopenharmony_ci * 3. Write the upper 32-bit Comparator Value Register. 9762306a36Sopenharmony_ci * 4. Set the Comp Enable bit and, if necessary, the IRQ enable bit. 9862306a36Sopenharmony_ci */ 9962306a36Sopenharmony_cistatic void gt_compare_set(unsigned long delta, int periodic) 10062306a36Sopenharmony_ci{ 10162306a36Sopenharmony_ci u64 counter = gt_counter_read(); 10262306a36Sopenharmony_ci unsigned long ctrl; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci counter += delta; 10562306a36Sopenharmony_ci ctrl = readl(gt_base + GT_CONTROL); 10662306a36Sopenharmony_ci ctrl &= ~(GT_CONTROL_COMP_ENABLE | GT_CONTROL_IRQ_ENABLE | 10762306a36Sopenharmony_ci GT_CONTROL_AUTO_INC); 10862306a36Sopenharmony_ci ctrl |= GT_CONTROL_TIMER_ENABLE; 10962306a36Sopenharmony_ci writel_relaxed(ctrl, gt_base + GT_CONTROL); 11062306a36Sopenharmony_ci writel_relaxed(lower_32_bits(counter), gt_base + GT_COMP0); 11162306a36Sopenharmony_ci writel_relaxed(upper_32_bits(counter), gt_base + GT_COMP1); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci if (periodic) { 11462306a36Sopenharmony_ci writel_relaxed(delta, gt_base + GT_AUTO_INC); 11562306a36Sopenharmony_ci ctrl |= GT_CONTROL_AUTO_INC; 11662306a36Sopenharmony_ci } 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci ctrl |= GT_CONTROL_COMP_ENABLE | GT_CONTROL_IRQ_ENABLE; 11962306a36Sopenharmony_ci writel_relaxed(ctrl, gt_base + GT_CONTROL); 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic int gt_clockevent_shutdown(struct clock_event_device *evt) 12362306a36Sopenharmony_ci{ 12462306a36Sopenharmony_ci unsigned long ctrl; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci ctrl = readl(gt_base + GT_CONTROL); 12762306a36Sopenharmony_ci ctrl &= ~(GT_CONTROL_COMP_ENABLE | GT_CONTROL_IRQ_ENABLE | 12862306a36Sopenharmony_ci GT_CONTROL_AUTO_INC); 12962306a36Sopenharmony_ci writel(ctrl, gt_base + GT_CONTROL); 13062306a36Sopenharmony_ci return 0; 13162306a36Sopenharmony_ci} 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic int gt_clockevent_set_periodic(struct clock_event_device *evt) 13462306a36Sopenharmony_ci{ 13562306a36Sopenharmony_ci gt_compare_set(DIV_ROUND_CLOSEST(gt_target_rate, HZ), 1); 13662306a36Sopenharmony_ci return 0; 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic int gt_clockevent_set_next_event(unsigned long evt, 14062306a36Sopenharmony_ci struct clock_event_device *unused) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci gt_compare_set(evt, 0); 14362306a36Sopenharmony_ci return 0; 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic irqreturn_t gt_clockevent_interrupt(int irq, void *dev_id) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci struct clock_event_device *evt = dev_id; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci if (!(readl_relaxed(gt_base + GT_INT_STATUS) & 15162306a36Sopenharmony_ci GT_INT_STATUS_EVENT_FLAG)) 15262306a36Sopenharmony_ci return IRQ_NONE; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /** 15562306a36Sopenharmony_ci * ERRATA 740657( Global Timer can send 2 interrupts for 15662306a36Sopenharmony_ci * the same event in single-shot mode) 15762306a36Sopenharmony_ci * Workaround: 15862306a36Sopenharmony_ci * Either disable single-shot mode. 15962306a36Sopenharmony_ci * Or 16062306a36Sopenharmony_ci * Modify the Interrupt Handler to avoid the 16162306a36Sopenharmony_ci * offending sequence. This is achieved by clearing 16262306a36Sopenharmony_ci * the Global Timer flag _after_ having incremented 16362306a36Sopenharmony_ci * the Comparator register value to a higher value. 16462306a36Sopenharmony_ci */ 16562306a36Sopenharmony_ci if (clockevent_state_oneshot(evt)) 16662306a36Sopenharmony_ci gt_compare_set(ULONG_MAX, 0); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci writel_relaxed(GT_INT_STATUS_EVENT_FLAG, gt_base + GT_INT_STATUS); 16962306a36Sopenharmony_ci evt->event_handler(evt); 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci return IRQ_HANDLED; 17262306a36Sopenharmony_ci} 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic int gt_starting_cpu(unsigned int cpu) 17562306a36Sopenharmony_ci{ 17662306a36Sopenharmony_ci struct clock_event_device *clk = this_cpu_ptr(gt_evt); 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci clk->name = "arm_global_timer"; 17962306a36Sopenharmony_ci clk->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT | 18062306a36Sopenharmony_ci CLOCK_EVT_FEAT_PERCPU; 18162306a36Sopenharmony_ci clk->set_state_shutdown = gt_clockevent_shutdown; 18262306a36Sopenharmony_ci clk->set_state_periodic = gt_clockevent_set_periodic; 18362306a36Sopenharmony_ci clk->set_state_oneshot = gt_clockevent_shutdown; 18462306a36Sopenharmony_ci clk->set_state_oneshot_stopped = gt_clockevent_shutdown; 18562306a36Sopenharmony_ci clk->set_next_event = gt_clockevent_set_next_event; 18662306a36Sopenharmony_ci clk->cpumask = cpumask_of(cpu); 18762306a36Sopenharmony_ci clk->rating = 300; 18862306a36Sopenharmony_ci clk->irq = gt_ppi; 18962306a36Sopenharmony_ci clockevents_config_and_register(clk, gt_target_rate, 19062306a36Sopenharmony_ci 1, 0xffffffff); 19162306a36Sopenharmony_ci enable_percpu_irq(clk->irq, IRQ_TYPE_NONE); 19262306a36Sopenharmony_ci return 0; 19362306a36Sopenharmony_ci} 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic int gt_dying_cpu(unsigned int cpu) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci struct clock_event_device *clk = this_cpu_ptr(gt_evt); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci gt_clockevent_shutdown(clk); 20062306a36Sopenharmony_ci disable_percpu_irq(clk->irq); 20162306a36Sopenharmony_ci return 0; 20262306a36Sopenharmony_ci} 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic u64 gt_clocksource_read(struct clocksource *cs) 20562306a36Sopenharmony_ci{ 20662306a36Sopenharmony_ci return gt_counter_read(); 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic void gt_resume(struct clocksource *cs) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci unsigned long ctrl; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci ctrl = readl(gt_base + GT_CONTROL); 21462306a36Sopenharmony_ci if (!(ctrl & GT_CONTROL_TIMER_ENABLE)) 21562306a36Sopenharmony_ci /* re-enable timer on resume */ 21662306a36Sopenharmony_ci writel(GT_CONTROL_TIMER_ENABLE, gt_base + GT_CONTROL); 21762306a36Sopenharmony_ci} 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic struct clocksource gt_clocksource = { 22062306a36Sopenharmony_ci .name = "arm_global_timer", 22162306a36Sopenharmony_ci .rating = 300, 22262306a36Sopenharmony_ci .read = gt_clocksource_read, 22362306a36Sopenharmony_ci .mask = CLOCKSOURCE_MASK(64), 22462306a36Sopenharmony_ci .flags = CLOCK_SOURCE_IS_CONTINUOUS, 22562306a36Sopenharmony_ci .resume = gt_resume, 22662306a36Sopenharmony_ci}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci#ifdef CONFIG_CLKSRC_ARM_GLOBAL_TIMER_SCHED_CLOCK 22962306a36Sopenharmony_cistatic u64 notrace gt_sched_clock_read(void) 23062306a36Sopenharmony_ci{ 23162306a36Sopenharmony_ci return _gt_counter_read(); 23262306a36Sopenharmony_ci} 23362306a36Sopenharmony_ci#endif 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic unsigned long gt_read_long(void) 23662306a36Sopenharmony_ci{ 23762306a36Sopenharmony_ci return readl_relaxed(gt_base + GT_COUNTER0); 23862306a36Sopenharmony_ci} 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct delay_timer gt_delay_timer = { 24162306a36Sopenharmony_ci .read_current_timer = gt_read_long, 24262306a36Sopenharmony_ci}; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic void gt_write_presc(u32 psv) 24562306a36Sopenharmony_ci{ 24662306a36Sopenharmony_ci u32 reg; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci reg = readl(gt_base + GT_CONTROL); 24962306a36Sopenharmony_ci reg &= ~GT_CONTROL_PRESCALER_MASK; 25062306a36Sopenharmony_ci reg |= psv << GT_CONTROL_PRESCALER_SHIFT; 25162306a36Sopenharmony_ci writel(reg, gt_base + GT_CONTROL); 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic u32 gt_read_presc(void) 25562306a36Sopenharmony_ci{ 25662306a36Sopenharmony_ci u32 reg; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci reg = readl(gt_base + GT_CONTROL); 25962306a36Sopenharmony_ci reg &= GT_CONTROL_PRESCALER_MASK; 26062306a36Sopenharmony_ci return reg >> GT_CONTROL_PRESCALER_SHIFT; 26162306a36Sopenharmony_ci} 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic void __init gt_delay_timer_init(void) 26462306a36Sopenharmony_ci{ 26562306a36Sopenharmony_ci gt_delay_timer.freq = gt_target_rate; 26662306a36Sopenharmony_ci register_current_timer_delay(>_delay_timer); 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic int __init gt_clocksource_init(void) 27062306a36Sopenharmony_ci{ 27162306a36Sopenharmony_ci writel(0, gt_base + GT_CONTROL); 27262306a36Sopenharmony_ci writel(0, gt_base + GT_COUNTER0); 27362306a36Sopenharmony_ci writel(0, gt_base + GT_COUNTER1); 27462306a36Sopenharmony_ci /* set prescaler and enable timer on all the cores */ 27562306a36Sopenharmony_ci writel(((CONFIG_ARM_GT_INITIAL_PRESCALER_VAL - 1) << 27662306a36Sopenharmony_ci GT_CONTROL_PRESCALER_SHIFT) 27762306a36Sopenharmony_ci | GT_CONTROL_TIMER_ENABLE, gt_base + GT_CONTROL); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci#ifdef CONFIG_CLKSRC_ARM_GLOBAL_TIMER_SCHED_CLOCK 28062306a36Sopenharmony_ci sched_clock_register(gt_sched_clock_read, 64, gt_target_rate); 28162306a36Sopenharmony_ci#endif 28262306a36Sopenharmony_ci return clocksource_register_hz(>_clocksource, gt_target_rate); 28362306a36Sopenharmony_ci} 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_cistatic int gt_clk_rate_change_cb(struct notifier_block *nb, 28662306a36Sopenharmony_ci unsigned long event, void *data) 28762306a36Sopenharmony_ci{ 28862306a36Sopenharmony_ci struct clk_notifier_data *ndata = data; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci switch (event) { 29162306a36Sopenharmony_ci case PRE_RATE_CHANGE: 29262306a36Sopenharmony_ci { 29362306a36Sopenharmony_ci int psv; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci psv = DIV_ROUND_CLOSEST(ndata->new_rate, 29662306a36Sopenharmony_ci gt_target_rate); 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci if (abs(gt_target_rate - (ndata->new_rate / psv)) > MAX_F_ERR) 29962306a36Sopenharmony_ci return NOTIFY_BAD; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci psv--; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci /* prescaler within legal range? */ 30462306a36Sopenharmony_ci if (psv < 0 || psv > GT_CONTROL_PRESCALER_MAX) 30562306a36Sopenharmony_ci return NOTIFY_BAD; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci /* 30862306a36Sopenharmony_ci * store timer clock ctrl register so we can restore it in case 30962306a36Sopenharmony_ci * of an abort. 31062306a36Sopenharmony_ci */ 31162306a36Sopenharmony_ci gt_psv_bck = gt_read_presc(); 31262306a36Sopenharmony_ci gt_psv_new = psv; 31362306a36Sopenharmony_ci /* scale down: adjust divider in post-change notification */ 31462306a36Sopenharmony_ci if (ndata->new_rate < ndata->old_rate) 31562306a36Sopenharmony_ci return NOTIFY_DONE; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci /* scale up: adjust divider now - before frequency change */ 31862306a36Sopenharmony_ci gt_write_presc(psv); 31962306a36Sopenharmony_ci break; 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci case POST_RATE_CHANGE: 32262306a36Sopenharmony_ci /* scale up: pre-change notification did the adjustment */ 32362306a36Sopenharmony_ci if (ndata->new_rate > ndata->old_rate) 32462306a36Sopenharmony_ci return NOTIFY_OK; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci /* scale down: adjust divider now - after frequency change */ 32762306a36Sopenharmony_ci gt_write_presc(gt_psv_new); 32862306a36Sopenharmony_ci break; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci case ABORT_RATE_CHANGE: 33162306a36Sopenharmony_ci /* we have to undo the adjustment in case we scale up */ 33262306a36Sopenharmony_ci if (ndata->new_rate < ndata->old_rate) 33362306a36Sopenharmony_ci return NOTIFY_OK; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci /* restore original register value */ 33662306a36Sopenharmony_ci gt_write_presc(gt_psv_bck); 33762306a36Sopenharmony_ci break; 33862306a36Sopenharmony_ci default: 33962306a36Sopenharmony_ci return NOTIFY_DONE; 34062306a36Sopenharmony_ci } 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci return NOTIFY_DONE; 34362306a36Sopenharmony_ci} 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic int __init global_timer_of_register(struct device_node *np) 34662306a36Sopenharmony_ci{ 34762306a36Sopenharmony_ci struct clk *gt_clk; 34862306a36Sopenharmony_ci static unsigned long gt_clk_rate; 34962306a36Sopenharmony_ci int err = 0; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci /* 35262306a36Sopenharmony_ci * In A9 r2p0 the comparators for each processor with the global timer 35362306a36Sopenharmony_ci * fire when the timer value is greater than or equal to. In previous 35462306a36Sopenharmony_ci * revisions the comparators fired when the timer value was equal to. 35562306a36Sopenharmony_ci */ 35662306a36Sopenharmony_ci if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9 35762306a36Sopenharmony_ci && (read_cpuid_id() & 0xf0000f) < 0x200000) { 35862306a36Sopenharmony_ci pr_warn("global-timer: non support for this cpu version.\n"); 35962306a36Sopenharmony_ci return -ENOSYS; 36062306a36Sopenharmony_ci } 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci gt_ppi = irq_of_parse_and_map(np, 0); 36362306a36Sopenharmony_ci if (!gt_ppi) { 36462306a36Sopenharmony_ci pr_warn("global-timer: unable to parse irq\n"); 36562306a36Sopenharmony_ci return -EINVAL; 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci gt_base = of_iomap(np, 0); 36962306a36Sopenharmony_ci if (!gt_base) { 37062306a36Sopenharmony_ci pr_warn("global-timer: invalid base address\n"); 37162306a36Sopenharmony_ci return -ENXIO; 37262306a36Sopenharmony_ci } 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci gt_clk = of_clk_get(np, 0); 37562306a36Sopenharmony_ci if (!IS_ERR(gt_clk)) { 37662306a36Sopenharmony_ci err = clk_prepare_enable(gt_clk); 37762306a36Sopenharmony_ci if (err) 37862306a36Sopenharmony_ci goto out_unmap; 37962306a36Sopenharmony_ci } else { 38062306a36Sopenharmony_ci pr_warn("global-timer: clk not found\n"); 38162306a36Sopenharmony_ci err = -EINVAL; 38262306a36Sopenharmony_ci goto out_unmap; 38362306a36Sopenharmony_ci } 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci gt_clk_rate = clk_get_rate(gt_clk); 38662306a36Sopenharmony_ci gt_target_rate = gt_clk_rate / CONFIG_ARM_GT_INITIAL_PRESCALER_VAL; 38762306a36Sopenharmony_ci gt_clk_rate_change_nb.notifier_call = 38862306a36Sopenharmony_ci gt_clk_rate_change_cb; 38962306a36Sopenharmony_ci err = clk_notifier_register(gt_clk, >_clk_rate_change_nb); 39062306a36Sopenharmony_ci if (err) { 39162306a36Sopenharmony_ci pr_warn("Unable to register clock notifier\n"); 39262306a36Sopenharmony_ci goto out_clk; 39362306a36Sopenharmony_ci } 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci gt_evt = alloc_percpu(struct clock_event_device); 39662306a36Sopenharmony_ci if (!gt_evt) { 39762306a36Sopenharmony_ci pr_warn("global-timer: can't allocate memory\n"); 39862306a36Sopenharmony_ci err = -ENOMEM; 39962306a36Sopenharmony_ci goto out_clk_nb; 40062306a36Sopenharmony_ci } 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci err = request_percpu_irq(gt_ppi, gt_clockevent_interrupt, 40362306a36Sopenharmony_ci "gt", gt_evt); 40462306a36Sopenharmony_ci if (err) { 40562306a36Sopenharmony_ci pr_warn("global-timer: can't register interrupt %d (%d)\n", 40662306a36Sopenharmony_ci gt_ppi, err); 40762306a36Sopenharmony_ci goto out_free; 40862306a36Sopenharmony_ci } 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci /* Register and immediately configure the timer on the boot CPU */ 41162306a36Sopenharmony_ci err = gt_clocksource_init(); 41262306a36Sopenharmony_ci if (err) 41362306a36Sopenharmony_ci goto out_irq; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci err = cpuhp_setup_state(CPUHP_AP_ARM_GLOBAL_TIMER_STARTING, 41662306a36Sopenharmony_ci "clockevents/arm/global_timer:starting", 41762306a36Sopenharmony_ci gt_starting_cpu, gt_dying_cpu); 41862306a36Sopenharmony_ci if (err) 41962306a36Sopenharmony_ci goto out_irq; 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci gt_delay_timer_init(); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci return 0; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ciout_irq: 42662306a36Sopenharmony_ci free_percpu_irq(gt_ppi, gt_evt); 42762306a36Sopenharmony_ciout_free: 42862306a36Sopenharmony_ci free_percpu(gt_evt); 42962306a36Sopenharmony_ciout_clk_nb: 43062306a36Sopenharmony_ci clk_notifier_unregister(gt_clk, >_clk_rate_change_nb); 43162306a36Sopenharmony_ciout_clk: 43262306a36Sopenharmony_ci clk_disable_unprepare(gt_clk); 43362306a36Sopenharmony_ciout_unmap: 43462306a36Sopenharmony_ci iounmap(gt_base); 43562306a36Sopenharmony_ci WARN(err, "ARM Global timer register failed (%d)\n", err); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci return err; 43862306a36Sopenharmony_ci} 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci/* Only tested on r2p2 and r3p0 */ 44162306a36Sopenharmony_ciTIMER_OF_DECLARE(arm_gt, "arm,cortex-a9-global-timer", 44262306a36Sopenharmony_ci global_timer_of_register); 443