162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Zynq UltraScale+ MPSoC Divider support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2016-2019 Xilinx 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Adjustable divider clock implementation 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/slab.h> 1362306a36Sopenharmony_ci#include "clk-zynqmp.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci/* 1662306a36Sopenharmony_ci * DOC: basic adjustable divider clock that cannot gate 1762306a36Sopenharmony_ci * 1862306a36Sopenharmony_ci * Traits of this clock: 1962306a36Sopenharmony_ci * prepare - clk_prepare only ensures that parents are prepared 2062306a36Sopenharmony_ci * enable - clk_enable only ensures that parents are enabled 2162306a36Sopenharmony_ci * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor) 2262306a36Sopenharmony_ci * parent - fixed parent. No clk_set_parent support 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define to_zynqmp_clk_divider(_hw) \ 2662306a36Sopenharmony_ci container_of(_hw, struct zynqmp_clk_divider, hw) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define CLK_FRAC BIT(13) /* has a fractional parent */ 2962306a36Sopenharmony_ci#define CUSTOM_FLAG_CLK_FRAC BIT(0) /* has a fractional parent in custom type flag */ 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/** 3262306a36Sopenharmony_ci * struct zynqmp_clk_divider - adjustable divider clock 3362306a36Sopenharmony_ci * @hw: handle between common and hardware-specific interfaces 3462306a36Sopenharmony_ci * @flags: Hardware specific flags 3562306a36Sopenharmony_ci * @is_frac: The divider is a fractional divider 3662306a36Sopenharmony_ci * @clk_id: Id of clock 3762306a36Sopenharmony_ci * @div_type: divisor type (TYPE_DIV1 or TYPE_DIV2) 3862306a36Sopenharmony_ci * @max_div: maximum supported divisor (fetched from firmware) 3962306a36Sopenharmony_ci */ 4062306a36Sopenharmony_cistruct zynqmp_clk_divider { 4162306a36Sopenharmony_ci struct clk_hw hw; 4262306a36Sopenharmony_ci u8 flags; 4362306a36Sopenharmony_ci bool is_frac; 4462306a36Sopenharmony_ci u32 clk_id; 4562306a36Sopenharmony_ci u32 div_type; 4662306a36Sopenharmony_ci u16 max_div; 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic inline int zynqmp_divider_get_val(unsigned long parent_rate, 5062306a36Sopenharmony_ci unsigned long rate, u16 flags) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci int up, down; 5362306a36Sopenharmony_ci unsigned long up_rate, down_rate; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci if (flags & CLK_DIVIDER_POWER_OF_TWO) { 5662306a36Sopenharmony_ci up = DIV_ROUND_UP_ULL((u64)parent_rate, rate); 5762306a36Sopenharmony_ci down = DIV_ROUND_DOWN_ULL((u64)parent_rate, rate); 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci up = __roundup_pow_of_two(up); 6062306a36Sopenharmony_ci down = __rounddown_pow_of_two(down); 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci up_rate = DIV_ROUND_UP_ULL((u64)parent_rate, up); 6362306a36Sopenharmony_ci down_rate = DIV_ROUND_UP_ULL((u64)parent_rate, down); 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci return (rate - up_rate) <= (down_rate - rate) ? up : down; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci } else { 6862306a36Sopenharmony_ci return DIV_ROUND_CLOSEST(parent_rate, rate); 6962306a36Sopenharmony_ci } 7062306a36Sopenharmony_ci} 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci/** 7362306a36Sopenharmony_ci * zynqmp_clk_divider_recalc_rate() - Recalc rate of divider clock 7462306a36Sopenharmony_ci * @hw: handle between common and hardware-specific interfaces 7562306a36Sopenharmony_ci * @parent_rate: rate of parent clock 7662306a36Sopenharmony_ci * 7762306a36Sopenharmony_ci * Return: 0 on success else error+reason 7862306a36Sopenharmony_ci */ 7962306a36Sopenharmony_cistatic unsigned long zynqmp_clk_divider_recalc_rate(struct clk_hw *hw, 8062306a36Sopenharmony_ci unsigned long parent_rate) 8162306a36Sopenharmony_ci{ 8262306a36Sopenharmony_ci struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw); 8362306a36Sopenharmony_ci const char *clk_name = clk_hw_get_name(hw); 8462306a36Sopenharmony_ci u32 clk_id = divider->clk_id; 8562306a36Sopenharmony_ci u32 div_type = divider->div_type; 8662306a36Sopenharmony_ci u32 div, value; 8762306a36Sopenharmony_ci int ret; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci ret = zynqmp_pm_clock_getdivider(clk_id, &div); 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci if (ret) 9262306a36Sopenharmony_ci pr_debug("%s() get divider failed for %s, ret = %d\n", 9362306a36Sopenharmony_ci __func__, clk_name, ret); 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci if (div_type == TYPE_DIV1) 9662306a36Sopenharmony_ci value = div & 0xFFFF; 9762306a36Sopenharmony_ci else 9862306a36Sopenharmony_ci value = div >> 16; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 10162306a36Sopenharmony_ci value = 1 << value; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci if (!value) { 10462306a36Sopenharmony_ci WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO), 10562306a36Sopenharmony_ci "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n", 10662306a36Sopenharmony_ci clk_name); 10762306a36Sopenharmony_ci return parent_rate; 10862306a36Sopenharmony_ci } 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci return DIV_ROUND_UP_ULL(parent_rate, value); 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci/** 11462306a36Sopenharmony_ci * zynqmp_clk_divider_round_rate() - Round rate of divider clock 11562306a36Sopenharmony_ci * @hw: handle between common and hardware-specific interfaces 11662306a36Sopenharmony_ci * @rate: rate of clock to be set 11762306a36Sopenharmony_ci * @prate: rate of parent clock 11862306a36Sopenharmony_ci * 11962306a36Sopenharmony_ci * Return: 0 on success else error+reason 12062306a36Sopenharmony_ci */ 12162306a36Sopenharmony_cistatic long zynqmp_clk_divider_round_rate(struct clk_hw *hw, 12262306a36Sopenharmony_ci unsigned long rate, 12362306a36Sopenharmony_ci unsigned long *prate) 12462306a36Sopenharmony_ci{ 12562306a36Sopenharmony_ci struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw); 12662306a36Sopenharmony_ci const char *clk_name = clk_hw_get_name(hw); 12762306a36Sopenharmony_ci u32 clk_id = divider->clk_id; 12862306a36Sopenharmony_ci u32 div_type = divider->div_type; 12962306a36Sopenharmony_ci u32 bestdiv; 13062306a36Sopenharmony_ci int ret; 13162306a36Sopenharmony_ci u8 width; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* if read only, just return current value */ 13462306a36Sopenharmony_ci if (divider->flags & CLK_DIVIDER_READ_ONLY) { 13562306a36Sopenharmony_ci ret = zynqmp_pm_clock_getdivider(clk_id, &bestdiv); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci if (ret) 13862306a36Sopenharmony_ci pr_debug("%s() get divider failed for %s, ret = %d\n", 13962306a36Sopenharmony_ci __func__, clk_name, ret); 14062306a36Sopenharmony_ci if (div_type == TYPE_DIV1) 14162306a36Sopenharmony_ci bestdiv = bestdiv & 0xFFFF; 14262306a36Sopenharmony_ci else 14362306a36Sopenharmony_ci bestdiv = bestdiv >> 16; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 14662306a36Sopenharmony_ci bestdiv = 1 << bestdiv; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci return DIV_ROUND_UP_ULL((u64)*prate, bestdiv); 14962306a36Sopenharmony_ci } 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci width = fls(divider->max_div); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci rate = divider_round_rate(hw, rate, prate, NULL, width, divider->flags); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci if (divider->is_frac && (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) && (rate % *prate)) 15662306a36Sopenharmony_ci *prate = rate; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci return rate; 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci/** 16262306a36Sopenharmony_ci * zynqmp_clk_divider_set_rate() - Set rate of divider clock 16362306a36Sopenharmony_ci * @hw: handle between common and hardware-specific interfaces 16462306a36Sopenharmony_ci * @rate: rate of clock to be set 16562306a36Sopenharmony_ci * @parent_rate: rate of parent clock 16662306a36Sopenharmony_ci * 16762306a36Sopenharmony_ci * Return: 0 on success else error+reason 16862306a36Sopenharmony_ci */ 16962306a36Sopenharmony_cistatic int zynqmp_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate, 17062306a36Sopenharmony_ci unsigned long parent_rate) 17162306a36Sopenharmony_ci{ 17262306a36Sopenharmony_ci struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw); 17362306a36Sopenharmony_ci const char *clk_name = clk_hw_get_name(hw); 17462306a36Sopenharmony_ci u32 clk_id = divider->clk_id; 17562306a36Sopenharmony_ci u32 div_type = divider->div_type; 17662306a36Sopenharmony_ci u32 value, div; 17762306a36Sopenharmony_ci int ret; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci value = zynqmp_divider_get_val(parent_rate, rate, divider->flags); 18062306a36Sopenharmony_ci if (div_type == TYPE_DIV1) { 18162306a36Sopenharmony_ci div = value & 0xFFFF; 18262306a36Sopenharmony_ci div |= 0xffff << 16; 18362306a36Sopenharmony_ci } else { 18462306a36Sopenharmony_ci div = 0xffff; 18562306a36Sopenharmony_ci div |= value << 16; 18662306a36Sopenharmony_ci } 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 18962306a36Sopenharmony_ci div = __ffs(div); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci ret = zynqmp_pm_clock_setdivider(clk_id, div); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci if (ret) 19462306a36Sopenharmony_ci pr_debug("%s() set divider failed for %s, ret = %d\n", 19562306a36Sopenharmony_ci __func__, clk_name, ret); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci return ret; 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic const struct clk_ops zynqmp_clk_divider_ops = { 20162306a36Sopenharmony_ci .recalc_rate = zynqmp_clk_divider_recalc_rate, 20262306a36Sopenharmony_ci .round_rate = zynqmp_clk_divider_round_rate, 20362306a36Sopenharmony_ci .set_rate = zynqmp_clk_divider_set_rate, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const struct clk_ops zynqmp_clk_divider_ro_ops = { 20762306a36Sopenharmony_ci .recalc_rate = zynqmp_clk_divider_recalc_rate, 20862306a36Sopenharmony_ci .round_rate = zynqmp_clk_divider_round_rate, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci/** 21262306a36Sopenharmony_ci * zynqmp_clk_get_max_divisor() - Get maximum supported divisor from firmware. 21362306a36Sopenharmony_ci * @clk_id: Id of clock 21462306a36Sopenharmony_ci * @type: Divider type 21562306a36Sopenharmony_ci * 21662306a36Sopenharmony_ci * Return: Maximum divisor of a clock if query data is successful 21762306a36Sopenharmony_ci * U16_MAX in case of query data is not success 21862306a36Sopenharmony_ci */ 21962306a36Sopenharmony_cistatic u32 zynqmp_clk_get_max_divisor(u32 clk_id, u32 type) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci struct zynqmp_pm_query_data qdata = {0}; 22262306a36Sopenharmony_ci u32 ret_payload[PAYLOAD_ARG_CNT]; 22362306a36Sopenharmony_ci int ret; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci qdata.qid = PM_QID_CLOCK_GET_MAX_DIVISOR; 22662306a36Sopenharmony_ci qdata.arg1 = clk_id; 22762306a36Sopenharmony_ci qdata.arg2 = type; 22862306a36Sopenharmony_ci ret = zynqmp_pm_query_data(qdata, ret_payload); 22962306a36Sopenharmony_ci /* 23062306a36Sopenharmony_ci * To maintain backward compatibility return maximum possible value 23162306a36Sopenharmony_ci * (0xFFFF) if query for max divisor is not successful. 23262306a36Sopenharmony_ci */ 23362306a36Sopenharmony_ci if (ret) 23462306a36Sopenharmony_ci return U16_MAX; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci return ret_payload[1]; 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic inline unsigned long zynqmp_clk_map_divider_ccf_flags( 24062306a36Sopenharmony_ci const u32 zynqmp_type_flag) 24162306a36Sopenharmony_ci{ 24262306a36Sopenharmony_ci unsigned long ccf_flag = 0; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_ONE_BASED) 24562306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_ONE_BASED; 24662306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_POWER_OF_TWO) 24762306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_POWER_OF_TWO; 24862306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_ALLOW_ZERO) 24962306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_ALLOW_ZERO; 25062306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_POWER_OF_TWO) 25162306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_HIWORD_MASK; 25262306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_ROUND_CLOSEST) 25362306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_ROUND_CLOSEST; 25462306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_READ_ONLY) 25562306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_READ_ONLY; 25662306a36Sopenharmony_ci if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_MAX_AT_ZERO) 25762306a36Sopenharmony_ci ccf_flag |= CLK_DIVIDER_MAX_AT_ZERO; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci return ccf_flag; 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci/** 26362306a36Sopenharmony_ci * zynqmp_clk_register_divider() - Register a divider clock 26462306a36Sopenharmony_ci * @name: Name of this clock 26562306a36Sopenharmony_ci * @clk_id: Id of clock 26662306a36Sopenharmony_ci * @parents: Name of this clock's parents 26762306a36Sopenharmony_ci * @num_parents: Number of parents 26862306a36Sopenharmony_ci * @nodes: Clock topology node 26962306a36Sopenharmony_ci * 27062306a36Sopenharmony_ci * Return: clock hardware to registered clock divider 27162306a36Sopenharmony_ci */ 27262306a36Sopenharmony_cistruct clk_hw *zynqmp_clk_register_divider(const char *name, 27362306a36Sopenharmony_ci u32 clk_id, 27462306a36Sopenharmony_ci const char * const *parents, 27562306a36Sopenharmony_ci u8 num_parents, 27662306a36Sopenharmony_ci const struct clock_topology *nodes) 27762306a36Sopenharmony_ci{ 27862306a36Sopenharmony_ci struct zynqmp_clk_divider *div; 27962306a36Sopenharmony_ci struct clk_hw *hw; 28062306a36Sopenharmony_ci struct clk_init_data init; 28162306a36Sopenharmony_ci int ret; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci /* allocate the divider */ 28462306a36Sopenharmony_ci div = kzalloc(sizeof(*div), GFP_KERNEL); 28562306a36Sopenharmony_ci if (!div) 28662306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci init.name = name; 28962306a36Sopenharmony_ci if (nodes->type_flag & CLK_DIVIDER_READ_ONLY) 29062306a36Sopenharmony_ci init.ops = &zynqmp_clk_divider_ro_ops; 29162306a36Sopenharmony_ci else 29262306a36Sopenharmony_ci init.ops = &zynqmp_clk_divider_ops; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci init.flags = zynqmp_clk_map_common_ccf_flags(nodes->flag); 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci init.parent_names = parents; 29762306a36Sopenharmony_ci init.num_parents = 1; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci /* struct clk_divider assignments */ 30062306a36Sopenharmony_ci div->is_frac = !!((nodes->flag & CLK_FRAC) | 30162306a36Sopenharmony_ci (nodes->custom_type_flag & CUSTOM_FLAG_CLK_FRAC)); 30262306a36Sopenharmony_ci div->flags = zynqmp_clk_map_divider_ccf_flags(nodes->type_flag); 30362306a36Sopenharmony_ci div->hw.init = &init; 30462306a36Sopenharmony_ci div->clk_id = clk_id; 30562306a36Sopenharmony_ci div->div_type = nodes->type; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci /* 30862306a36Sopenharmony_ci * To achieve best possible rate, maximum limit of divider is required 30962306a36Sopenharmony_ci * while computation. 31062306a36Sopenharmony_ci */ 31162306a36Sopenharmony_ci div->max_div = zynqmp_clk_get_max_divisor(clk_id, nodes->type); 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci hw = &div->hw; 31462306a36Sopenharmony_ci ret = clk_hw_register(NULL, hw); 31562306a36Sopenharmony_ci if (ret) { 31662306a36Sopenharmony_ci kfree(div); 31762306a36Sopenharmony_ci hw = ERR_PTR(ret); 31862306a36Sopenharmony_ci } 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci return hw; 32162306a36Sopenharmony_ci} 322