xref: /kernel/linux/linux-6.6/drivers/clk/zynq/pll.c (revision 62306a36)
162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Zynq PLL driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2013 Xilinx
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci *  Sören Brinkmann <soren.brinkmann@xilinx.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci#include <linux/clk/zynq.h>
1062306a36Sopenharmony_ci#include <linux/clk-provider.h>
1162306a36Sopenharmony_ci#include <linux/slab.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci/**
1562306a36Sopenharmony_ci * struct zynq_pll - pll clock
1662306a36Sopenharmony_ci * @hw:		Handle between common and hardware-specific interfaces
1762306a36Sopenharmony_ci * @pll_ctrl:	PLL control register
1862306a36Sopenharmony_ci * @pll_status:	PLL status register
1962306a36Sopenharmony_ci * @lock:	Register lock
2062306a36Sopenharmony_ci * @lockbit:	Indicates the associated PLL_LOCKED bit in the PLL status
2162306a36Sopenharmony_ci *		register.
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_cistruct zynq_pll {
2462306a36Sopenharmony_ci	struct clk_hw	hw;
2562306a36Sopenharmony_ci	void __iomem	*pll_ctrl;
2662306a36Sopenharmony_ci	void __iomem	*pll_status;
2762306a36Sopenharmony_ci	spinlock_t	*lock;
2862306a36Sopenharmony_ci	u8		lockbit;
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci#define to_zynq_pll(_hw)	container_of(_hw, struct zynq_pll, hw)
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci/* Register bitfield defines */
3362306a36Sopenharmony_ci#define PLLCTRL_FBDIV_MASK	0x7f000
3462306a36Sopenharmony_ci#define PLLCTRL_FBDIV_SHIFT	12
3562306a36Sopenharmony_ci#define PLLCTRL_BPQUAL_MASK	(1 << 3)
3662306a36Sopenharmony_ci#define PLLCTRL_PWRDWN_MASK	2
3762306a36Sopenharmony_ci#define PLLCTRL_PWRDWN_SHIFT	1
3862306a36Sopenharmony_ci#define PLLCTRL_RESET_MASK	1
3962306a36Sopenharmony_ci#define PLLCTRL_RESET_SHIFT	0
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define PLL_FBDIV_MIN	13
4262306a36Sopenharmony_ci#define PLL_FBDIV_MAX	66
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/**
4562306a36Sopenharmony_ci * zynq_pll_round_rate() - Round a clock frequency
4662306a36Sopenharmony_ci * @hw:		Handle between common and hardware-specific interfaces
4762306a36Sopenharmony_ci * @rate:	Desired clock frequency
4862306a36Sopenharmony_ci * @prate:	Clock frequency of parent clock
4962306a36Sopenharmony_ci * Return:	frequency closest to @rate the hardware can generate.
5062306a36Sopenharmony_ci */
5162306a36Sopenharmony_cistatic long zynq_pll_round_rate(struct clk_hw *hw, unsigned long rate,
5262306a36Sopenharmony_ci		unsigned long *prate)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	u32 fbdiv;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	fbdiv = DIV_ROUND_CLOSEST(rate, *prate);
5762306a36Sopenharmony_ci	if (fbdiv < PLL_FBDIV_MIN)
5862306a36Sopenharmony_ci		fbdiv = PLL_FBDIV_MIN;
5962306a36Sopenharmony_ci	else if (fbdiv > PLL_FBDIV_MAX)
6062306a36Sopenharmony_ci		fbdiv = PLL_FBDIV_MAX;
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	return *prate * fbdiv;
6362306a36Sopenharmony_ci}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci/**
6662306a36Sopenharmony_ci * zynq_pll_recalc_rate() - Recalculate clock frequency
6762306a36Sopenharmony_ci * @hw:			Handle between common and hardware-specific interfaces
6862306a36Sopenharmony_ci * @parent_rate:	Clock frequency of parent clock
6962306a36Sopenharmony_ci * Return:		current clock frequency.
7062306a36Sopenharmony_ci */
7162306a36Sopenharmony_cistatic unsigned long zynq_pll_recalc_rate(struct clk_hw *hw,
7262306a36Sopenharmony_ci		unsigned long parent_rate)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	struct zynq_pll *clk = to_zynq_pll(hw);
7562306a36Sopenharmony_ci	u32 fbdiv;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	/*
7862306a36Sopenharmony_ci	 * makes probably sense to redundantly save fbdiv in the struct
7962306a36Sopenharmony_ci	 * zynq_pll to save the IO access.
8062306a36Sopenharmony_ci	 */
8162306a36Sopenharmony_ci	fbdiv = (readl(clk->pll_ctrl) & PLLCTRL_FBDIV_MASK) >>
8262306a36Sopenharmony_ci			PLLCTRL_FBDIV_SHIFT;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return parent_rate * fbdiv;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci/**
8862306a36Sopenharmony_ci * zynq_pll_is_enabled - Check if a clock is enabled
8962306a36Sopenharmony_ci * @hw:		Handle between common and hardware-specific interfaces
9062306a36Sopenharmony_ci * Return:	1 if the clock is enabled, 0 otherwise.
9162306a36Sopenharmony_ci *
9262306a36Sopenharmony_ci * Not sure this is a good idea, but since disabled means bypassed for
9362306a36Sopenharmony_ci * this clock implementation we say we are always enabled.
9462306a36Sopenharmony_ci */
9562306a36Sopenharmony_cistatic int zynq_pll_is_enabled(struct clk_hw *hw)
9662306a36Sopenharmony_ci{
9762306a36Sopenharmony_ci	unsigned long flags = 0;
9862306a36Sopenharmony_ci	u32 reg;
9962306a36Sopenharmony_ci	struct zynq_pll *clk = to_zynq_pll(hw);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	spin_lock_irqsave(clk->lock, flags);
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	reg = readl(clk->pll_ctrl);
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	spin_unlock_irqrestore(clk->lock, flags);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	return !(reg & (PLLCTRL_RESET_MASK | PLLCTRL_PWRDWN_MASK));
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci/**
11162306a36Sopenharmony_ci * zynq_pll_enable - Enable clock
11262306a36Sopenharmony_ci * @hw:		Handle between common and hardware-specific interfaces
11362306a36Sopenharmony_ci * Return: 0 on success
11462306a36Sopenharmony_ci */
11562306a36Sopenharmony_cistatic int zynq_pll_enable(struct clk_hw *hw)
11662306a36Sopenharmony_ci{
11762306a36Sopenharmony_ci	unsigned long flags = 0;
11862306a36Sopenharmony_ci	u32 reg;
11962306a36Sopenharmony_ci	struct zynq_pll *clk = to_zynq_pll(hw);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	if (zynq_pll_is_enabled(hw))
12262306a36Sopenharmony_ci		return 0;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	pr_info("PLL: enable\n");
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* Power up PLL and wait for lock */
12762306a36Sopenharmony_ci	spin_lock_irqsave(clk->lock, flags);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	reg = readl(clk->pll_ctrl);
13062306a36Sopenharmony_ci	reg &= ~(PLLCTRL_RESET_MASK | PLLCTRL_PWRDWN_MASK);
13162306a36Sopenharmony_ci	writel(reg, clk->pll_ctrl);
13262306a36Sopenharmony_ci	while (!(readl(clk->pll_status) & (1 << clk->lockbit)))
13362306a36Sopenharmony_ci		;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	spin_unlock_irqrestore(clk->lock, flags);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	return 0;
13862306a36Sopenharmony_ci}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci/**
14162306a36Sopenharmony_ci * zynq_pll_disable - Disable clock
14262306a36Sopenharmony_ci * @hw:		Handle between common and hardware-specific interfaces
14362306a36Sopenharmony_ci * Returns 0 on success
14462306a36Sopenharmony_ci */
14562306a36Sopenharmony_cistatic void zynq_pll_disable(struct clk_hw *hw)
14662306a36Sopenharmony_ci{
14762306a36Sopenharmony_ci	unsigned long flags = 0;
14862306a36Sopenharmony_ci	u32 reg;
14962306a36Sopenharmony_ci	struct zynq_pll *clk = to_zynq_pll(hw);
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	if (!zynq_pll_is_enabled(hw))
15262306a36Sopenharmony_ci		return;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	pr_info("PLL: shutdown\n");
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/* shut down PLL */
15762306a36Sopenharmony_ci	spin_lock_irqsave(clk->lock, flags);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	reg = readl(clk->pll_ctrl);
16062306a36Sopenharmony_ci	reg |= PLLCTRL_RESET_MASK | PLLCTRL_PWRDWN_MASK;
16162306a36Sopenharmony_ci	writel(reg, clk->pll_ctrl);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	spin_unlock_irqrestore(clk->lock, flags);
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic const struct clk_ops zynq_pll_ops = {
16762306a36Sopenharmony_ci	.enable = zynq_pll_enable,
16862306a36Sopenharmony_ci	.disable = zynq_pll_disable,
16962306a36Sopenharmony_ci	.is_enabled = zynq_pll_is_enabled,
17062306a36Sopenharmony_ci	.round_rate = zynq_pll_round_rate,
17162306a36Sopenharmony_ci	.recalc_rate = zynq_pll_recalc_rate
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci/**
17562306a36Sopenharmony_ci * clk_register_zynq_pll() - Register PLL with the clock framework
17662306a36Sopenharmony_ci * @name:	PLL name
17762306a36Sopenharmony_ci * @parent:	Parent clock name
17862306a36Sopenharmony_ci * @pll_ctrl:	Pointer to PLL control register
17962306a36Sopenharmony_ci * @pll_status:	Pointer to PLL status register
18062306a36Sopenharmony_ci * @lock_index:	Bit index to this PLL's lock status bit in @pll_status
18162306a36Sopenharmony_ci * @lock:	Register lock
18262306a36Sopenharmony_ci * Return:	handle to the registered clock.
18362306a36Sopenharmony_ci */
18462306a36Sopenharmony_cistruct clk *clk_register_zynq_pll(const char *name, const char *parent,
18562306a36Sopenharmony_ci		void __iomem *pll_ctrl, void __iomem *pll_status, u8 lock_index,
18662306a36Sopenharmony_ci		spinlock_t *lock)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	struct zynq_pll *pll;
18962306a36Sopenharmony_ci	struct clk *clk;
19062306a36Sopenharmony_ci	u32 reg;
19162306a36Sopenharmony_ci	const char *parent_arr[1] = {parent};
19262306a36Sopenharmony_ci	unsigned long flags = 0;
19362306a36Sopenharmony_ci	struct clk_init_data initd = {
19462306a36Sopenharmony_ci		.name = name,
19562306a36Sopenharmony_ci		.parent_names = parent_arr,
19662306a36Sopenharmony_ci		.ops = &zynq_pll_ops,
19762306a36Sopenharmony_ci		.num_parents = 1,
19862306a36Sopenharmony_ci		.flags = 0
19962306a36Sopenharmony_ci	};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	pll = kmalloc(sizeof(*pll), GFP_KERNEL);
20262306a36Sopenharmony_ci	if (!pll)
20362306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	/* Populate the struct */
20662306a36Sopenharmony_ci	pll->hw.init = &initd;
20762306a36Sopenharmony_ci	pll->pll_ctrl = pll_ctrl;
20862306a36Sopenharmony_ci	pll->pll_status = pll_status;
20962306a36Sopenharmony_ci	pll->lockbit = lock_index;
21062306a36Sopenharmony_ci	pll->lock = lock;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	spin_lock_irqsave(pll->lock, flags);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	reg = readl(pll->pll_ctrl);
21562306a36Sopenharmony_ci	reg &= ~PLLCTRL_BPQUAL_MASK;
21662306a36Sopenharmony_ci	writel(reg, pll->pll_ctrl);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	spin_unlock_irqrestore(pll->lock, flags);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	clk = clk_register(NULL, &pll->hw);
22162306a36Sopenharmony_ci	if (WARN_ON(IS_ERR(clk)))
22262306a36Sopenharmony_ci		goto free_pll;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	return clk;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cifree_pll:
22762306a36Sopenharmony_ci	kfree(pll);
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	return clk;
23062306a36Sopenharmony_ci}
231