162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Zynq clock controller
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2012 - 2013 Xilinx
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci *  Sören Brinkmann <soren.brinkmann@xilinx.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/clk/zynq.h>
1162306a36Sopenharmony_ci#include <linux/clk.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/of_address.h>
1562306a36Sopenharmony_ci#include <linux/slab.h>
1662306a36Sopenharmony_ci#include <linux/string.h>
1762306a36Sopenharmony_ci#include <linux/io.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_cistatic void __iomem *zynq_clkc_base;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define SLCR_ARMPLL_CTRL		(zynq_clkc_base + 0x00)
2262306a36Sopenharmony_ci#define SLCR_DDRPLL_CTRL		(zynq_clkc_base + 0x04)
2362306a36Sopenharmony_ci#define SLCR_IOPLL_CTRL			(zynq_clkc_base + 0x08)
2462306a36Sopenharmony_ci#define SLCR_PLL_STATUS			(zynq_clkc_base + 0x0c)
2562306a36Sopenharmony_ci#define SLCR_ARM_CLK_CTRL		(zynq_clkc_base + 0x20)
2662306a36Sopenharmony_ci#define SLCR_DDR_CLK_CTRL		(zynq_clkc_base + 0x24)
2762306a36Sopenharmony_ci#define SLCR_DCI_CLK_CTRL		(zynq_clkc_base + 0x28)
2862306a36Sopenharmony_ci#define SLCR_APER_CLK_CTRL		(zynq_clkc_base + 0x2c)
2962306a36Sopenharmony_ci#define SLCR_GEM0_CLK_CTRL		(zynq_clkc_base + 0x40)
3062306a36Sopenharmony_ci#define SLCR_GEM1_CLK_CTRL		(zynq_clkc_base + 0x44)
3162306a36Sopenharmony_ci#define SLCR_SMC_CLK_CTRL		(zynq_clkc_base + 0x48)
3262306a36Sopenharmony_ci#define SLCR_LQSPI_CLK_CTRL		(zynq_clkc_base + 0x4c)
3362306a36Sopenharmony_ci#define SLCR_SDIO_CLK_CTRL		(zynq_clkc_base + 0x50)
3462306a36Sopenharmony_ci#define SLCR_UART_CLK_CTRL		(zynq_clkc_base + 0x54)
3562306a36Sopenharmony_ci#define SLCR_SPI_CLK_CTRL		(zynq_clkc_base + 0x58)
3662306a36Sopenharmony_ci#define SLCR_CAN_CLK_CTRL		(zynq_clkc_base + 0x5c)
3762306a36Sopenharmony_ci#define SLCR_CAN_MIOCLK_CTRL		(zynq_clkc_base + 0x60)
3862306a36Sopenharmony_ci#define SLCR_DBG_CLK_CTRL		(zynq_clkc_base + 0x64)
3962306a36Sopenharmony_ci#define SLCR_PCAP_CLK_CTRL		(zynq_clkc_base + 0x68)
4062306a36Sopenharmony_ci#define SLCR_FPGA0_CLK_CTRL		(zynq_clkc_base + 0x70)
4162306a36Sopenharmony_ci#define SLCR_621_TRUE			(zynq_clkc_base + 0xc4)
4262306a36Sopenharmony_ci#define SLCR_SWDT_CLK_SEL		(zynq_clkc_base + 0x204)
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci#define NUM_MIO_PINS	54
4562306a36Sopenharmony_ci#define CLK_NAME_LEN	16
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define DBG_CLK_CTRL_CLKACT_TRC		BIT(0)
4862306a36Sopenharmony_ci#define DBG_CLK_CTRL_CPU_1XCLKACT	BIT(1)
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cienum zynq_clk {
5162306a36Sopenharmony_ci	armpll, ddrpll, iopll,
5262306a36Sopenharmony_ci	cpu_6or4x, cpu_3or2x, cpu_2x, cpu_1x,
5362306a36Sopenharmony_ci	ddr2x, ddr3x, dci,
5462306a36Sopenharmony_ci	lqspi, smc, pcap, gem0, gem1, fclk0, fclk1, fclk2, fclk3, can0, can1,
5562306a36Sopenharmony_ci	sdio0, sdio1, uart0, uart1, spi0, spi1, dma,
5662306a36Sopenharmony_ci	usb0_aper, usb1_aper, gem0_aper, gem1_aper,
5762306a36Sopenharmony_ci	sdio0_aper, sdio1_aper, spi0_aper, spi1_aper, can0_aper, can1_aper,
5862306a36Sopenharmony_ci	i2c0_aper, i2c1_aper, uart0_aper, uart1_aper, gpio_aper, lqspi_aper,
5962306a36Sopenharmony_ci	smc_aper, swdt, dbg_trc, dbg_apb, clk_max};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic struct clk *ps_clk;
6262306a36Sopenharmony_cistatic struct clk *clks[clk_max];
6362306a36Sopenharmony_cistatic struct clk_onecell_data clk_data;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(armpll_lock);
6662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ddrpll_lock);
6762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(iopll_lock);
6862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(armclk_lock);
6962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(swdtclk_lock);
7062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ddrclk_lock);
7162306a36Sopenharmony_cistatic DEFINE_SPINLOCK(dciclk_lock);
7262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(gem0clk_lock);
7362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(gem1clk_lock);
7462306a36Sopenharmony_cistatic DEFINE_SPINLOCK(canclk_lock);
7562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(canmioclk_lock);
7662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(dbgclk_lock);
7762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(aperclk_lock);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic const char *const armpll_parents[] __initconst = {"armpll_int",
8062306a36Sopenharmony_ci	"ps_clk"};
8162306a36Sopenharmony_cistatic const char *const ddrpll_parents[] __initconst = {"ddrpll_int",
8262306a36Sopenharmony_ci	"ps_clk"};
8362306a36Sopenharmony_cistatic const char *const iopll_parents[] __initconst = {"iopll_int",
8462306a36Sopenharmony_ci	"ps_clk"};
8562306a36Sopenharmony_cistatic const char *gem0_mux_parents[] __initdata = {"gem0_div1", "dummy_name"};
8662306a36Sopenharmony_cistatic const char *gem1_mux_parents[] __initdata = {"gem1_div1", "dummy_name"};
8762306a36Sopenharmony_cistatic const char *const can0_mio_mux2_parents[] __initconst = {"can0_gate",
8862306a36Sopenharmony_ci	"can0_mio_mux"};
8962306a36Sopenharmony_cistatic const char *const can1_mio_mux2_parents[] __initconst = {"can1_gate",
9062306a36Sopenharmony_ci	"can1_mio_mux"};
9162306a36Sopenharmony_cistatic const char *dbg_emio_mux_parents[] __initdata = {"dbg_div",
9262306a36Sopenharmony_ci	"dummy_name"};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic const char *const dbgtrc_emio_input_names[] __initconst = {
9562306a36Sopenharmony_ci	"trace_emio_clk"};
9662306a36Sopenharmony_cistatic const char *const gem0_emio_input_names[] __initconst = {
9762306a36Sopenharmony_ci	"gem0_emio_clk"};
9862306a36Sopenharmony_cistatic const char *const gem1_emio_input_names[] __initconst = {
9962306a36Sopenharmony_ci	"gem1_emio_clk"};
10062306a36Sopenharmony_cistatic const char *const swdt_ext_clk_input_names[] __initconst = {
10162306a36Sopenharmony_ci	"swdt_ext_clk"};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic void __init zynq_clk_register_fclk(enum zynq_clk fclk,
10462306a36Sopenharmony_ci		const char *clk_name, void __iomem *fclk_ctrl_reg,
10562306a36Sopenharmony_ci		const char **parents, int enable)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	u32 enable_reg;
10862306a36Sopenharmony_ci	char *mux_name;
10962306a36Sopenharmony_ci	char *div0_name;
11062306a36Sopenharmony_ci	char *div1_name;
11162306a36Sopenharmony_ci	spinlock_t *fclk_lock;
11262306a36Sopenharmony_ci	spinlock_t *fclk_gate_lock;
11362306a36Sopenharmony_ci	void __iomem *fclk_gate_reg = fclk_ctrl_reg + 8;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	fclk_lock = kmalloc(sizeof(*fclk_lock), GFP_KERNEL);
11662306a36Sopenharmony_ci	if (!fclk_lock)
11762306a36Sopenharmony_ci		goto err;
11862306a36Sopenharmony_ci	fclk_gate_lock = kmalloc(sizeof(*fclk_gate_lock), GFP_KERNEL);
11962306a36Sopenharmony_ci	if (!fclk_gate_lock)
12062306a36Sopenharmony_ci		goto err_fclk_gate_lock;
12162306a36Sopenharmony_ci	spin_lock_init(fclk_lock);
12262306a36Sopenharmony_ci	spin_lock_init(fclk_gate_lock);
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	mux_name = kasprintf(GFP_KERNEL, "%s_mux", clk_name);
12562306a36Sopenharmony_ci	if (!mux_name)
12662306a36Sopenharmony_ci		goto err_mux_name;
12762306a36Sopenharmony_ci	div0_name = kasprintf(GFP_KERNEL, "%s_div0", clk_name);
12862306a36Sopenharmony_ci	if (!div0_name)
12962306a36Sopenharmony_ci		goto err_div0_name;
13062306a36Sopenharmony_ci	div1_name = kasprintf(GFP_KERNEL, "%s_div1", clk_name);
13162306a36Sopenharmony_ci	if (!div1_name)
13262306a36Sopenharmony_ci		goto err_div1_name;
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	clk_register_mux(NULL, mux_name, parents, 4,
13562306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, fclk_ctrl_reg, 4, 2, 0,
13662306a36Sopenharmony_ci			fclk_lock);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	clk_register_divider(NULL, div0_name, mux_name,
13962306a36Sopenharmony_ci			0, fclk_ctrl_reg, 8, 6, CLK_DIVIDER_ONE_BASED |
14062306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, fclk_lock);
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	clk_register_divider(NULL, div1_name, div0_name,
14362306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, fclk_ctrl_reg, 20, 6,
14462306a36Sopenharmony_ci			CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
14562306a36Sopenharmony_ci			fclk_lock);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	clks[fclk] = clk_register_gate(NULL, clk_name,
14862306a36Sopenharmony_ci			div1_name, CLK_SET_RATE_PARENT, fclk_gate_reg,
14962306a36Sopenharmony_ci			0, CLK_GATE_SET_TO_DISABLE, fclk_gate_lock);
15062306a36Sopenharmony_ci	enable_reg = readl(fclk_gate_reg) & 1;
15162306a36Sopenharmony_ci	if (enable && !enable_reg) {
15262306a36Sopenharmony_ci		if (clk_prepare_enable(clks[fclk]))
15362306a36Sopenharmony_ci			pr_warn("%s: FCLK%u enable failed\n", __func__,
15462306a36Sopenharmony_ci					fclk - fclk0);
15562306a36Sopenharmony_ci	}
15662306a36Sopenharmony_ci	kfree(mux_name);
15762306a36Sopenharmony_ci	kfree(div0_name);
15862306a36Sopenharmony_ci	kfree(div1_name);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	return;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cierr_div1_name:
16362306a36Sopenharmony_ci	kfree(div0_name);
16462306a36Sopenharmony_cierr_div0_name:
16562306a36Sopenharmony_ci	kfree(mux_name);
16662306a36Sopenharmony_cierr_mux_name:
16762306a36Sopenharmony_ci	kfree(fclk_gate_lock);
16862306a36Sopenharmony_cierr_fclk_gate_lock:
16962306a36Sopenharmony_ci	kfree(fclk_lock);
17062306a36Sopenharmony_cierr:
17162306a36Sopenharmony_ci	clks[fclk] = ERR_PTR(-ENOMEM);
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic void __init zynq_clk_register_periph_clk(enum zynq_clk clk0,
17562306a36Sopenharmony_ci		enum zynq_clk clk1, const char *clk_name0,
17662306a36Sopenharmony_ci		const char *clk_name1, void __iomem *clk_ctrl,
17762306a36Sopenharmony_ci		const char **parents, unsigned int two_gates)
17862306a36Sopenharmony_ci{
17962306a36Sopenharmony_ci	char *mux_name;
18062306a36Sopenharmony_ci	char *div_name;
18162306a36Sopenharmony_ci	spinlock_t *lock;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	lock = kmalloc(sizeof(*lock), GFP_KERNEL);
18462306a36Sopenharmony_ci	if (!lock)
18562306a36Sopenharmony_ci		goto err;
18662306a36Sopenharmony_ci	spin_lock_init(lock);
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	mux_name = kasprintf(GFP_KERNEL, "%s_mux", clk_name0);
18962306a36Sopenharmony_ci	div_name = kasprintf(GFP_KERNEL, "%s_div", clk_name0);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	clk_register_mux(NULL, mux_name, parents, 4,
19262306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, clk_ctrl, 4, 2, 0, lock);
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	clk_register_divider(NULL, div_name, mux_name, 0, clk_ctrl, 8, 6,
19562306a36Sopenharmony_ci			CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO, lock);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	clks[clk0] = clk_register_gate(NULL, clk_name0, div_name,
19862306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, clk_ctrl, 0, 0, lock);
19962306a36Sopenharmony_ci	if (two_gates)
20062306a36Sopenharmony_ci		clks[clk1] = clk_register_gate(NULL, clk_name1, div_name,
20162306a36Sopenharmony_ci				CLK_SET_RATE_PARENT, clk_ctrl, 1, 0, lock);
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	kfree(mux_name);
20462306a36Sopenharmony_ci	kfree(div_name);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	return;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cierr:
20962306a36Sopenharmony_ci	clks[clk0] = ERR_PTR(-ENOMEM);
21062306a36Sopenharmony_ci	if (two_gates)
21162306a36Sopenharmony_ci		clks[clk1] = ERR_PTR(-ENOMEM);
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic void __init zynq_clk_setup(struct device_node *np)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	int i;
21762306a36Sopenharmony_ci	u32 tmp;
21862306a36Sopenharmony_ci	int ret;
21962306a36Sopenharmony_ci	char clk_name[CLK_NAME_LEN];
22062306a36Sopenharmony_ci	unsigned int fclk_enable = 0;
22162306a36Sopenharmony_ci	const char *clk_output_name[clk_max];
22262306a36Sopenharmony_ci	const char *cpu_parents[4];
22362306a36Sopenharmony_ci	const char *periph_parents[4];
22462306a36Sopenharmony_ci	const char *swdt_ext_clk_mux_parents[2];
22562306a36Sopenharmony_ci	const char *can_mio_mux_parents[NUM_MIO_PINS];
22662306a36Sopenharmony_ci	const char *dummy_nm = "dummy_name";
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	pr_info("Zynq clock init\n");
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	/* get clock output names from DT */
23162306a36Sopenharmony_ci	for (i = 0; i < clk_max; i++) {
23262306a36Sopenharmony_ci		if (of_property_read_string_index(np, "clock-output-names",
23362306a36Sopenharmony_ci				  i, &clk_output_name[i])) {
23462306a36Sopenharmony_ci			pr_err("%s: clock output name not in DT\n", __func__);
23562306a36Sopenharmony_ci			BUG();
23662306a36Sopenharmony_ci		}
23762306a36Sopenharmony_ci	}
23862306a36Sopenharmony_ci	cpu_parents[0] = clk_output_name[armpll];
23962306a36Sopenharmony_ci	cpu_parents[1] = clk_output_name[armpll];
24062306a36Sopenharmony_ci	cpu_parents[2] = clk_output_name[ddrpll];
24162306a36Sopenharmony_ci	cpu_parents[3] = clk_output_name[iopll];
24262306a36Sopenharmony_ci	periph_parents[0] = clk_output_name[iopll];
24362306a36Sopenharmony_ci	periph_parents[1] = clk_output_name[iopll];
24462306a36Sopenharmony_ci	periph_parents[2] = clk_output_name[armpll];
24562306a36Sopenharmony_ci	periph_parents[3] = clk_output_name[ddrpll];
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	of_property_read_u32(np, "fclk-enable", &fclk_enable);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	/* ps_clk */
25062306a36Sopenharmony_ci	ret = of_property_read_u32(np, "ps-clk-frequency", &tmp);
25162306a36Sopenharmony_ci	if (ret) {
25262306a36Sopenharmony_ci		pr_warn("ps_clk frequency not specified, using 33 MHz.\n");
25362306a36Sopenharmony_ci		tmp = 33333333;
25462306a36Sopenharmony_ci	}
25562306a36Sopenharmony_ci	ps_clk = clk_register_fixed_rate(NULL, "ps_clk", NULL, 0, tmp);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	/* PLLs */
25862306a36Sopenharmony_ci	clk_register_zynq_pll("armpll_int", "ps_clk", SLCR_ARMPLL_CTRL,
25962306a36Sopenharmony_ci			SLCR_PLL_STATUS, 0, &armpll_lock);
26062306a36Sopenharmony_ci	clks[armpll] = clk_register_mux(NULL, clk_output_name[armpll],
26162306a36Sopenharmony_ci			armpll_parents, 2, CLK_SET_RATE_NO_REPARENT,
26262306a36Sopenharmony_ci			SLCR_ARMPLL_CTRL, 4, 1, 0, &armpll_lock);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	clk_register_zynq_pll("ddrpll_int", "ps_clk", SLCR_DDRPLL_CTRL,
26562306a36Sopenharmony_ci			SLCR_PLL_STATUS, 1, &ddrpll_lock);
26662306a36Sopenharmony_ci	clks[ddrpll] = clk_register_mux(NULL, clk_output_name[ddrpll],
26762306a36Sopenharmony_ci			ddrpll_parents, 2, CLK_SET_RATE_NO_REPARENT,
26862306a36Sopenharmony_ci			SLCR_DDRPLL_CTRL, 4, 1, 0, &ddrpll_lock);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	clk_register_zynq_pll("iopll_int", "ps_clk", SLCR_IOPLL_CTRL,
27162306a36Sopenharmony_ci			SLCR_PLL_STATUS, 2, &iopll_lock);
27262306a36Sopenharmony_ci	clks[iopll] = clk_register_mux(NULL, clk_output_name[iopll],
27362306a36Sopenharmony_ci			iopll_parents, 2, CLK_SET_RATE_NO_REPARENT,
27462306a36Sopenharmony_ci			SLCR_IOPLL_CTRL, 4, 1, 0, &iopll_lock);
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	/* CPU clocks */
27762306a36Sopenharmony_ci	tmp = readl(SLCR_621_TRUE) & 1;
27862306a36Sopenharmony_ci	clk_register_mux(NULL, "cpu_mux", cpu_parents, 4,
27962306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_ARM_CLK_CTRL, 4, 2, 0,
28062306a36Sopenharmony_ci			&armclk_lock);
28162306a36Sopenharmony_ci	clk_register_divider(NULL, "cpu_div", "cpu_mux", 0,
28262306a36Sopenharmony_ci			SLCR_ARM_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
28362306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &armclk_lock);
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	clks[cpu_6or4x] = clk_register_gate(NULL, clk_output_name[cpu_6or4x],
28662306a36Sopenharmony_ci			"cpu_div", CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
28762306a36Sopenharmony_ci			SLCR_ARM_CLK_CTRL, 24, 0, &armclk_lock);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	clk_register_fixed_factor(NULL, "cpu_3or2x_div", "cpu_div", 0,
29062306a36Sopenharmony_ci			1, 2);
29162306a36Sopenharmony_ci	clks[cpu_3or2x] = clk_register_gate(NULL, clk_output_name[cpu_3or2x],
29262306a36Sopenharmony_ci			"cpu_3or2x_div", CLK_IGNORE_UNUSED,
29362306a36Sopenharmony_ci			SLCR_ARM_CLK_CTRL, 25, 0, &armclk_lock);
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	clk_register_fixed_factor(NULL, "cpu_2x_div", "cpu_div", 0, 1,
29662306a36Sopenharmony_ci			2 + tmp);
29762306a36Sopenharmony_ci	clks[cpu_2x] = clk_register_gate(NULL, clk_output_name[cpu_2x],
29862306a36Sopenharmony_ci			"cpu_2x_div", CLK_IGNORE_UNUSED, SLCR_ARM_CLK_CTRL,
29962306a36Sopenharmony_ci			26, 0, &armclk_lock);
30062306a36Sopenharmony_ci	clk_prepare_enable(clks[cpu_2x]);
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	clk_register_fixed_factor(NULL, "cpu_1x_div", "cpu_div", 0, 1,
30362306a36Sopenharmony_ci			4 + 2 * tmp);
30462306a36Sopenharmony_ci	clks[cpu_1x] = clk_register_gate(NULL, clk_output_name[cpu_1x],
30562306a36Sopenharmony_ci			"cpu_1x_div", CLK_IGNORE_UNUSED, SLCR_ARM_CLK_CTRL, 27,
30662306a36Sopenharmony_ci			0, &armclk_lock);
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	/* Timers */
30962306a36Sopenharmony_ci	swdt_ext_clk_mux_parents[0] = clk_output_name[cpu_1x];
31062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(swdt_ext_clk_input_names); i++) {
31162306a36Sopenharmony_ci		int idx = of_property_match_string(np, "clock-names",
31262306a36Sopenharmony_ci				swdt_ext_clk_input_names[i]);
31362306a36Sopenharmony_ci		if (idx >= 0)
31462306a36Sopenharmony_ci			swdt_ext_clk_mux_parents[i + 1] =
31562306a36Sopenharmony_ci				of_clk_get_parent_name(np, idx);
31662306a36Sopenharmony_ci		else
31762306a36Sopenharmony_ci			swdt_ext_clk_mux_parents[i + 1] = dummy_nm;
31862306a36Sopenharmony_ci	}
31962306a36Sopenharmony_ci	clks[swdt] = clk_register_mux(NULL, clk_output_name[swdt],
32062306a36Sopenharmony_ci			swdt_ext_clk_mux_parents, 2, CLK_SET_RATE_PARENT |
32162306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_SWDT_CLK_SEL, 0, 1, 0,
32262306a36Sopenharmony_ci			&swdtclk_lock);
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	/* DDR clocks */
32562306a36Sopenharmony_ci	clk_register_divider(NULL, "ddr2x_div", "ddrpll", 0,
32662306a36Sopenharmony_ci			SLCR_DDR_CLK_CTRL, 26, 6, CLK_DIVIDER_ONE_BASED |
32762306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &ddrclk_lock);
32862306a36Sopenharmony_ci	clks[ddr2x] = clk_register_gate(NULL, clk_output_name[ddr2x],
32962306a36Sopenharmony_ci			"ddr2x_div", 0, SLCR_DDR_CLK_CTRL, 1, 0, &ddrclk_lock);
33062306a36Sopenharmony_ci	clk_prepare_enable(clks[ddr2x]);
33162306a36Sopenharmony_ci	clk_register_divider(NULL, "ddr3x_div", "ddrpll", 0,
33262306a36Sopenharmony_ci			SLCR_DDR_CLK_CTRL, 20, 6, CLK_DIVIDER_ONE_BASED |
33362306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &ddrclk_lock);
33462306a36Sopenharmony_ci	clks[ddr3x] = clk_register_gate(NULL, clk_output_name[ddr3x],
33562306a36Sopenharmony_ci			"ddr3x_div", 0, SLCR_DDR_CLK_CTRL, 0, 0, &ddrclk_lock);
33662306a36Sopenharmony_ci	clk_prepare_enable(clks[ddr3x]);
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	clk_register_divider(NULL, "dci_div0", "ddrpll", 0,
33962306a36Sopenharmony_ci			SLCR_DCI_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
34062306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &dciclk_lock);
34162306a36Sopenharmony_ci	clk_register_divider(NULL, "dci_div1", "dci_div0",
34262306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_DCI_CLK_CTRL, 20, 6,
34362306a36Sopenharmony_ci			CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
34462306a36Sopenharmony_ci			&dciclk_lock);
34562306a36Sopenharmony_ci	clks[dci] = clk_register_gate(NULL, clk_output_name[dci], "dci_div1",
34662306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_DCI_CLK_CTRL, 0, 0,
34762306a36Sopenharmony_ci			&dciclk_lock);
34862306a36Sopenharmony_ci	clk_prepare_enable(clks[dci]);
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	/* Peripheral clocks */
35162306a36Sopenharmony_ci	for (i = fclk0; i <= fclk3; i++) {
35262306a36Sopenharmony_ci		int enable = !!(fclk_enable & BIT(i - fclk0));
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci		zynq_clk_register_fclk(i, clk_output_name[i],
35562306a36Sopenharmony_ci				SLCR_FPGA0_CLK_CTRL + 0x10 * (i - fclk0),
35662306a36Sopenharmony_ci				periph_parents, enable);
35762306a36Sopenharmony_ci	}
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	zynq_clk_register_periph_clk(lqspi, clk_max, clk_output_name[lqspi], NULL,
36062306a36Sopenharmony_ci				     SLCR_LQSPI_CLK_CTRL, periph_parents, 0);
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	zynq_clk_register_periph_clk(smc, clk_max, clk_output_name[smc], NULL,
36362306a36Sopenharmony_ci				     SLCR_SMC_CLK_CTRL, periph_parents, 0);
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	zynq_clk_register_periph_clk(pcap, clk_max, clk_output_name[pcap], NULL,
36662306a36Sopenharmony_ci				     SLCR_PCAP_CLK_CTRL, periph_parents, 0);
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	zynq_clk_register_periph_clk(sdio0, sdio1, clk_output_name[sdio0],
36962306a36Sopenharmony_ci			clk_output_name[sdio1], SLCR_SDIO_CLK_CTRL,
37062306a36Sopenharmony_ci			periph_parents, 1);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	zynq_clk_register_periph_clk(uart0, uart1, clk_output_name[uart0],
37362306a36Sopenharmony_ci			clk_output_name[uart1], SLCR_UART_CLK_CTRL,
37462306a36Sopenharmony_ci			periph_parents, 1);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	zynq_clk_register_periph_clk(spi0, spi1, clk_output_name[spi0],
37762306a36Sopenharmony_ci			clk_output_name[spi1], SLCR_SPI_CLK_CTRL,
37862306a36Sopenharmony_ci			periph_parents, 1);
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(gem0_emio_input_names); i++) {
38162306a36Sopenharmony_ci		int idx = of_property_match_string(np, "clock-names",
38262306a36Sopenharmony_ci				gem0_emio_input_names[i]);
38362306a36Sopenharmony_ci		if (idx >= 0)
38462306a36Sopenharmony_ci			gem0_mux_parents[i + 1] = of_clk_get_parent_name(np,
38562306a36Sopenharmony_ci					idx);
38662306a36Sopenharmony_ci	}
38762306a36Sopenharmony_ci	clk_register_mux(NULL, "gem0_mux", periph_parents, 4,
38862306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_GEM0_CLK_CTRL, 4, 2, 0,
38962306a36Sopenharmony_ci			&gem0clk_lock);
39062306a36Sopenharmony_ci	clk_register_divider(NULL, "gem0_div0", "gem0_mux", 0,
39162306a36Sopenharmony_ci			SLCR_GEM0_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
39262306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &gem0clk_lock);
39362306a36Sopenharmony_ci	clk_register_divider(NULL, "gem0_div1", "gem0_div0",
39462306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_GEM0_CLK_CTRL, 20, 6,
39562306a36Sopenharmony_ci			CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
39662306a36Sopenharmony_ci			&gem0clk_lock);
39762306a36Sopenharmony_ci	clk_register_mux(NULL, "gem0_emio_mux", gem0_mux_parents, 2,
39862306a36Sopenharmony_ci			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
39962306a36Sopenharmony_ci			SLCR_GEM0_CLK_CTRL, 6, 1, 0,
40062306a36Sopenharmony_ci			&gem0clk_lock);
40162306a36Sopenharmony_ci	clks[gem0] = clk_register_gate(NULL, clk_output_name[gem0],
40262306a36Sopenharmony_ci			"gem0_emio_mux", CLK_SET_RATE_PARENT,
40362306a36Sopenharmony_ci			SLCR_GEM0_CLK_CTRL, 0, 0, &gem0clk_lock);
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(gem1_emio_input_names); i++) {
40662306a36Sopenharmony_ci		int idx = of_property_match_string(np, "clock-names",
40762306a36Sopenharmony_ci				gem1_emio_input_names[i]);
40862306a36Sopenharmony_ci		if (idx >= 0)
40962306a36Sopenharmony_ci			gem1_mux_parents[i + 1] = of_clk_get_parent_name(np,
41062306a36Sopenharmony_ci					idx);
41162306a36Sopenharmony_ci	}
41262306a36Sopenharmony_ci	clk_register_mux(NULL, "gem1_mux", periph_parents, 4,
41362306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_GEM1_CLK_CTRL, 4, 2, 0,
41462306a36Sopenharmony_ci			&gem1clk_lock);
41562306a36Sopenharmony_ci	clk_register_divider(NULL, "gem1_div0", "gem1_mux", 0,
41662306a36Sopenharmony_ci			SLCR_GEM1_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
41762306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &gem1clk_lock);
41862306a36Sopenharmony_ci	clk_register_divider(NULL, "gem1_div1", "gem1_div0",
41962306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_GEM1_CLK_CTRL, 20, 6,
42062306a36Sopenharmony_ci			CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
42162306a36Sopenharmony_ci			&gem1clk_lock);
42262306a36Sopenharmony_ci	clk_register_mux(NULL, "gem1_emio_mux", gem1_mux_parents, 2,
42362306a36Sopenharmony_ci			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
42462306a36Sopenharmony_ci			SLCR_GEM1_CLK_CTRL, 6, 1, 0,
42562306a36Sopenharmony_ci			&gem1clk_lock);
42662306a36Sopenharmony_ci	clks[gem1] = clk_register_gate(NULL, clk_output_name[gem1],
42762306a36Sopenharmony_ci			"gem1_emio_mux", CLK_SET_RATE_PARENT,
42862306a36Sopenharmony_ci			SLCR_GEM1_CLK_CTRL, 0, 0, &gem1clk_lock);
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	for (i = 0; i < NUM_MIO_PINS; i++) {
43162306a36Sopenharmony_ci		int idx;
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci		snprintf(clk_name, CLK_NAME_LEN, "mio_clk_%2.2d", i);
43462306a36Sopenharmony_ci		idx = of_property_match_string(np, "clock-names", clk_name);
43562306a36Sopenharmony_ci		if (idx >= 0)
43662306a36Sopenharmony_ci			can_mio_mux_parents[i] = of_clk_get_parent_name(np,
43762306a36Sopenharmony_ci						idx);
43862306a36Sopenharmony_ci		else
43962306a36Sopenharmony_ci			can_mio_mux_parents[i] = dummy_nm;
44062306a36Sopenharmony_ci	}
44162306a36Sopenharmony_ci	clk_register_mux(NULL, "can_mux", periph_parents, 4,
44262306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_CAN_CLK_CTRL, 4, 2, 0,
44362306a36Sopenharmony_ci			&canclk_lock);
44462306a36Sopenharmony_ci	clk_register_divider(NULL, "can_div0", "can_mux", 0,
44562306a36Sopenharmony_ci			SLCR_CAN_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
44662306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &canclk_lock);
44762306a36Sopenharmony_ci	clk_register_divider(NULL, "can_div1", "can_div0",
44862306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 20, 6,
44962306a36Sopenharmony_ci			CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
45062306a36Sopenharmony_ci			&canclk_lock);
45162306a36Sopenharmony_ci	clk_register_gate(NULL, "can0_gate", "can_div1",
45262306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 0, 0,
45362306a36Sopenharmony_ci			&canclk_lock);
45462306a36Sopenharmony_ci	clk_register_gate(NULL, "can1_gate", "can_div1",
45562306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 1, 0,
45662306a36Sopenharmony_ci			&canclk_lock);
45762306a36Sopenharmony_ci	clk_register_mux(NULL, "can0_mio_mux",
45862306a36Sopenharmony_ci			can_mio_mux_parents, 54, CLK_SET_RATE_PARENT |
45962306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 0, 6, 0,
46062306a36Sopenharmony_ci			&canmioclk_lock);
46162306a36Sopenharmony_ci	clk_register_mux(NULL, "can1_mio_mux",
46262306a36Sopenharmony_ci			can_mio_mux_parents, 54, CLK_SET_RATE_PARENT |
46362306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 16, 6,
46462306a36Sopenharmony_ci			0, &canmioclk_lock);
46562306a36Sopenharmony_ci	clks[can0] = clk_register_mux(NULL, clk_output_name[can0],
46662306a36Sopenharmony_ci			can0_mio_mux2_parents, 2, CLK_SET_RATE_PARENT |
46762306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 6, 1, 0,
46862306a36Sopenharmony_ci			&canmioclk_lock);
46962306a36Sopenharmony_ci	clks[can1] = clk_register_mux(NULL, clk_output_name[can1],
47062306a36Sopenharmony_ci			can1_mio_mux2_parents, 2, CLK_SET_RATE_PARENT |
47162306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 22, 1,
47262306a36Sopenharmony_ci			0, &canmioclk_lock);
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(dbgtrc_emio_input_names); i++) {
47562306a36Sopenharmony_ci		int idx = of_property_match_string(np, "clock-names",
47662306a36Sopenharmony_ci				dbgtrc_emio_input_names[i]);
47762306a36Sopenharmony_ci		if (idx >= 0)
47862306a36Sopenharmony_ci			dbg_emio_mux_parents[i + 1] = of_clk_get_parent_name(np,
47962306a36Sopenharmony_ci					idx);
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci	clk_register_mux(NULL, "dbg_mux", periph_parents, 4,
48262306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_DBG_CLK_CTRL, 4, 2, 0,
48362306a36Sopenharmony_ci			&dbgclk_lock);
48462306a36Sopenharmony_ci	clk_register_divider(NULL, "dbg_div", "dbg_mux", 0,
48562306a36Sopenharmony_ci			SLCR_DBG_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
48662306a36Sopenharmony_ci			CLK_DIVIDER_ALLOW_ZERO, &dbgclk_lock);
48762306a36Sopenharmony_ci	clk_register_mux(NULL, "dbg_emio_mux", dbg_emio_mux_parents, 2,
48862306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT, SLCR_DBG_CLK_CTRL, 6, 1, 0,
48962306a36Sopenharmony_ci			&dbgclk_lock);
49062306a36Sopenharmony_ci	clks[dbg_trc] = clk_register_gate(NULL, clk_output_name[dbg_trc],
49162306a36Sopenharmony_ci			"dbg_emio_mux", CLK_SET_RATE_PARENT, SLCR_DBG_CLK_CTRL,
49262306a36Sopenharmony_ci			0, 0, &dbgclk_lock);
49362306a36Sopenharmony_ci	clks[dbg_apb] = clk_register_gate(NULL, clk_output_name[dbg_apb],
49462306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_DBG_CLK_CTRL, 1, 0,
49562306a36Sopenharmony_ci			&dbgclk_lock);
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	/* leave debug clocks in the state the bootloader set them up to */
49862306a36Sopenharmony_ci	tmp = readl(SLCR_DBG_CLK_CTRL);
49962306a36Sopenharmony_ci	if (tmp & DBG_CLK_CTRL_CLKACT_TRC)
50062306a36Sopenharmony_ci		if (clk_prepare_enable(clks[dbg_trc]))
50162306a36Sopenharmony_ci			pr_warn("%s: trace clk enable failed\n", __func__);
50262306a36Sopenharmony_ci	if (tmp & DBG_CLK_CTRL_CPU_1XCLKACT)
50362306a36Sopenharmony_ci		if (clk_prepare_enable(clks[dbg_apb]))
50462306a36Sopenharmony_ci			pr_warn("%s: debug APB clk enable failed\n", __func__);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	/* One gated clock for all APER clocks. */
50762306a36Sopenharmony_ci	clks[dma] = clk_register_gate(NULL, clk_output_name[dma],
50862306a36Sopenharmony_ci			clk_output_name[cpu_2x], 0, SLCR_APER_CLK_CTRL, 0, 0,
50962306a36Sopenharmony_ci			&aperclk_lock);
51062306a36Sopenharmony_ci	clks[usb0_aper] = clk_register_gate(NULL, clk_output_name[usb0_aper],
51162306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 2, 0,
51262306a36Sopenharmony_ci			&aperclk_lock);
51362306a36Sopenharmony_ci	clks[usb1_aper] = clk_register_gate(NULL, clk_output_name[usb1_aper],
51462306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 3, 0,
51562306a36Sopenharmony_ci			&aperclk_lock);
51662306a36Sopenharmony_ci	clks[gem0_aper] = clk_register_gate(NULL, clk_output_name[gem0_aper],
51762306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 6, 0,
51862306a36Sopenharmony_ci			&aperclk_lock);
51962306a36Sopenharmony_ci	clks[gem1_aper] = clk_register_gate(NULL, clk_output_name[gem1_aper],
52062306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 7, 0,
52162306a36Sopenharmony_ci			&aperclk_lock);
52262306a36Sopenharmony_ci	clks[sdio0_aper] = clk_register_gate(NULL, clk_output_name[sdio0_aper],
52362306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 10, 0,
52462306a36Sopenharmony_ci			&aperclk_lock);
52562306a36Sopenharmony_ci	clks[sdio1_aper] = clk_register_gate(NULL, clk_output_name[sdio1_aper],
52662306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 11, 0,
52762306a36Sopenharmony_ci			&aperclk_lock);
52862306a36Sopenharmony_ci	clks[spi0_aper] = clk_register_gate(NULL, clk_output_name[spi0_aper],
52962306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 14, 0,
53062306a36Sopenharmony_ci			&aperclk_lock);
53162306a36Sopenharmony_ci	clks[spi1_aper] = clk_register_gate(NULL, clk_output_name[spi1_aper],
53262306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 15, 0,
53362306a36Sopenharmony_ci			&aperclk_lock);
53462306a36Sopenharmony_ci	clks[can0_aper] = clk_register_gate(NULL, clk_output_name[can0_aper],
53562306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 16, 0,
53662306a36Sopenharmony_ci			&aperclk_lock);
53762306a36Sopenharmony_ci	clks[can1_aper] = clk_register_gate(NULL, clk_output_name[can1_aper],
53862306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 17, 0,
53962306a36Sopenharmony_ci			&aperclk_lock);
54062306a36Sopenharmony_ci	clks[i2c0_aper] = clk_register_gate(NULL, clk_output_name[i2c0_aper],
54162306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 18, 0,
54262306a36Sopenharmony_ci			&aperclk_lock);
54362306a36Sopenharmony_ci	clks[i2c1_aper] = clk_register_gate(NULL, clk_output_name[i2c1_aper],
54462306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 19, 0,
54562306a36Sopenharmony_ci			&aperclk_lock);
54662306a36Sopenharmony_ci	clks[uart0_aper] = clk_register_gate(NULL, clk_output_name[uart0_aper],
54762306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 20, 0,
54862306a36Sopenharmony_ci			&aperclk_lock);
54962306a36Sopenharmony_ci	clks[uart1_aper] = clk_register_gate(NULL, clk_output_name[uart1_aper],
55062306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 21, 0,
55162306a36Sopenharmony_ci			&aperclk_lock);
55262306a36Sopenharmony_ci	clks[gpio_aper] = clk_register_gate(NULL, clk_output_name[gpio_aper],
55362306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 22, 0,
55462306a36Sopenharmony_ci			&aperclk_lock);
55562306a36Sopenharmony_ci	clks[lqspi_aper] = clk_register_gate(NULL, clk_output_name[lqspi_aper],
55662306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 23, 0,
55762306a36Sopenharmony_ci			&aperclk_lock);
55862306a36Sopenharmony_ci	clks[smc_aper] = clk_register_gate(NULL, clk_output_name[smc_aper],
55962306a36Sopenharmony_ci			clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 24, 0,
56062306a36Sopenharmony_ci			&aperclk_lock);
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(clks); i++) {
56362306a36Sopenharmony_ci		if (IS_ERR(clks[i])) {
56462306a36Sopenharmony_ci			pr_err("Zynq clk %d: register failed with %ld\n",
56562306a36Sopenharmony_ci			       i, PTR_ERR(clks[i]));
56662306a36Sopenharmony_ci			BUG();
56762306a36Sopenharmony_ci		}
56862306a36Sopenharmony_ci	}
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	clk_data.clks = clks;
57162306a36Sopenharmony_ci	clk_data.clk_num = ARRAY_SIZE(clks);
57262306a36Sopenharmony_ci	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
57362306a36Sopenharmony_ci}
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ciCLK_OF_DECLARE(zynq_clkc, "xlnx,ps7-clkc", zynq_clk_setup);
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_civoid __init zynq_clock_init(void)
57862306a36Sopenharmony_ci{
57962306a36Sopenharmony_ci	struct device_node *np;
58062306a36Sopenharmony_ci	struct device_node *slcr;
58162306a36Sopenharmony_ci	struct resource res;
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	np = of_find_compatible_node(NULL, NULL, "xlnx,ps7-clkc");
58462306a36Sopenharmony_ci	if (!np) {
58562306a36Sopenharmony_ci		pr_err("%s: clkc node not found\n", __func__);
58662306a36Sopenharmony_ci		goto np_err;
58762306a36Sopenharmony_ci	}
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci	if (of_address_to_resource(np, 0, &res)) {
59062306a36Sopenharmony_ci		pr_err("%pOFn: failed to get resource\n", np);
59162306a36Sopenharmony_ci		goto np_err;
59262306a36Sopenharmony_ci	}
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	slcr = of_get_parent(np);
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci	if (slcr->data) {
59762306a36Sopenharmony_ci		zynq_clkc_base = (__force void __iomem *)slcr->data + res.start;
59862306a36Sopenharmony_ci	} else {
59962306a36Sopenharmony_ci		pr_err("%pOFn: Unable to get I/O memory\n", np);
60062306a36Sopenharmony_ci		of_node_put(slcr);
60162306a36Sopenharmony_ci		goto np_err;
60262306a36Sopenharmony_ci	}
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	pr_info("%s: clkc starts at %p\n", __func__, zynq_clkc_base);
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	of_node_put(slcr);
60762306a36Sopenharmony_ci	of_node_put(np);
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	return;
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_cinp_err:
61262306a36Sopenharmony_ci	of_node_put(np);
61362306a36Sopenharmony_ci	BUG();
61462306a36Sopenharmony_ci}
615