162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2016 Socionext Inc. 462306a36Sopenharmony_ci * Author: Masahiro Yamada <yamada.masahiro@socionext.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/stddef.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include "clk-uniphier.h" 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#define UNIPHIER_LD4_SYS_CLK_SD \ 1262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 8), \ 1362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-133m", -1, "vpll27a", 1, 2) 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define UNIPHIER_PRO5_SYS_CLK_SD \ 1662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 12), \ 1762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 18) 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define UNIPHIER_LD20_SYS_CLK_SD \ 2062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 10), \ 2162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 15) 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define UNIPHIER_NX1_SYS_CLK_SD \ 2462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 4), \ 2562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 6) 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define UNIPHIER_LD4_SYS_CLK_NAND(idx) \ 2862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("nand-50m", -1, "spll", 1, 32), \ 2962306a36Sopenharmony_ci UNIPHIER_CLK_GATE("nand", (idx), "nand-50m", 0x2104, 2) 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define UNIPHIER_PRO5_SYS_CLK_NAND(idx) \ 3262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("nand-50m", -1, "spll", 1, 48), \ 3362306a36Sopenharmony_ci UNIPHIER_CLK_GATE("nand", (idx), "nand-50m", 0x2104, 2) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_NAND(idx) \ 3662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("nand-50m", -1, "spll", 1, 40), \ 3762306a36Sopenharmony_ci UNIPHIER_CLK_GATE("nand", (idx), "nand-50m", 0x210c, 0) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define UNIPHIER_SYS_CLK_NAND_4X(idx) \ 4062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("nand-4x", (idx), "nand", 4, 1) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_EMMC(idx) \ 4362306a36Sopenharmony_ci UNIPHIER_CLK_GATE("emmc", (idx), NULL, 0x210c, 2) 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci#define UNIPHIER_LD4_SYS_CLK_STDMAC(idx) \ 4662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x2104, 10) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_STDMAC(idx) \ 4962306a36Sopenharmony_ci UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x210c, 8) 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_HSC(idx) \ 5262306a36Sopenharmony_ci UNIPHIER_CLK_GATE("hsc", (idx), NULL, 0x210c, 9) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define UNIPHIER_PRO4_SYS_CLK_GIO(idx) \ 5562306a36Sopenharmony_ci UNIPHIER_CLK_GATE("gio", (idx), NULL, 0x2104, 6) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define UNIPHIER_PRO4_SYS_CLK_USB3(idx, ch) \ 5862306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb3" #ch, (idx), NULL, 0x2104, 16 + (ch)) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define UNIPHIER_PRO4_SYS_CLK_AIO(idx) \ 6162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 8), \ 6262306a36Sopenharmony_ci UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2104, 13) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci#define UNIPHIER_PRO5_SYS_CLK_AIO(idx) \ 6562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 12), \ 6662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2104, 13) 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_AIO(idx) \ 6962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 10), \ 7062306a36Sopenharmony_ci UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2108, 0) 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_EVEA(idx) \ 7362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("evea-io100m", -1, "spll", 1, 20), \ 7462306a36Sopenharmony_ci UNIPHIER_CLK_GATE("evea", (idx), "evea-io100m", 0x2108, 1) 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_EXIV(idx) \ 7762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("exiv-io200m", -1, "spll", 1, 10), \ 7862306a36Sopenharmony_ci UNIPHIER_CLK_GATE("exiv", (idx), "exiv-io200m", 0x2110, 2) 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci#define UNIPHIER_PRO4_SYS_CLK_ETHER(idx) \ 8162306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether", (idx), NULL, 0x2104, 12) 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci#define UNIPHIER_LD11_SYS_CLK_ETHER(idx) \ 8462306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether", (idx), NULL, 0x210c, 6) 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_ld4_sys_clk_data[] = { 8762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 65, 1), /* 1597.44 MHz */ 8862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("upll", -1, "ref", 6000, 512), /* 288 MHz */ 8962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("a2pll", -1, "ref", 24, 1), /* 589.824 MHz */ 9062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 5625, 512), /* 270 MHz */ 9162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 16), 9262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16), 9362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 32), 9462306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_NAND(2), 9562306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 9662306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_SD, 9762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12), 9862306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */ 9962306a36Sopenharmony_ci { /* sentinel */ } 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = { 10362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */ 10462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */ 10562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */ 10662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */ 10762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("gpll", -1, "ref", 10, 1), /* 250 MHz */ 10862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8), 10962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32), 11062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", 1, "spll", 1, 32), 11162306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_NAND(2), 11262306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 11362306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_SD, 11462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12), 11562306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_ETHER(6), 11662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether-gb", 7, "gpll", 0x2104, 5), 11762306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */ 11862306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether-phy", 10, "ref", 0x2260, 0), 11962306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */ 12062306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), 12162306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_USB3(15, 1), 12262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb30-hsphy0", 16, "upll", 1, 12), 12362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb30-ssphy0", 17, "ref", 1, 1), 12462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb31-ssphy0", 20, "ref", 1, 1), 12562306a36Sopenharmony_ci UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 18), 12662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x2104, 19), 12762306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_AIO(40), 12862306a36Sopenharmony_ci { /* sentinel */ } 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_sld8_sys_clk_data[] = { 13262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */ 13362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */ 13462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */ 13562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 20), 13662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16), 13762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 32), 13862306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_NAND(2), 13962306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 14062306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_SD, 14162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12), 14262306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */ 14362306a36Sopenharmony_ci { /* sentinel */ } 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_pro5_sys_clk_data[] = { 14762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 120, 1), /* 2400 MHz */ 14862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("dapll1", -1, "ref", 128, 1), /* 2560 MHz */ 14962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("dapll2", -1, "dapll1", 144, 125), /* 2949.12 MHz */ 15062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "dapll2", 1, 40), 15162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48), 15262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 48), 15362306a36Sopenharmony_ci UNIPHIER_PRO5_SYS_CLK_NAND(2), 15462306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 15562306a36Sopenharmony_ci UNIPHIER_PRO5_SYS_CLK_SD, 15662306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC */ 15762306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_GIO(12), /* PCIe, USB3 */ 15862306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), 15962306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_USB3(15, 1), 16062306a36Sopenharmony_ci UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x2108, 2), 16162306a36Sopenharmony_ci UNIPHIER_PRO5_SYS_CLK_AIO(40), 16262306a36Sopenharmony_ci { /* sentinel */ } 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_pxs2_sys_clk_data[] = { 16662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 96, 1), /* 2400 MHz */ 16762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 27), 16862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48), 16962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 48), 17062306a36Sopenharmony_ci UNIPHIER_PRO5_SYS_CLK_NAND(2), 17162306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 17262306a36Sopenharmony_ci UNIPHIER_PRO5_SYS_CLK_SD, 17362306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_ETHER(6), 17462306a36Sopenharmony_ci UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, RLE */ 17562306a36Sopenharmony_ci /* GIO is always clock-enabled: no function for 0x2104 bit6 */ 17662306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), 17762306a36Sopenharmony_ci UNIPHIER_PRO4_SYS_CLK_USB3(15, 1), 17862306a36Sopenharmony_ci /* The document mentions 0x2104 bit 18, but not functional */ 17962306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x2104, 19), 18062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb30-ssphy0", 17, "ref", 1, 1), 18162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb30-ssphy1", 18, "ref", 1, 1), 18262306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb31-hsphy0", 20, NULL, 0x2104, 20), 18362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb31-ssphy0", 21, "ref", 1, 1), 18462306a36Sopenharmony_ci UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 22), 18562306a36Sopenharmony_ci UNIPHIER_PRO5_SYS_CLK_AIO(40), 18662306a36Sopenharmony_ci { /* sentinel */ } 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_ld11_sys_clk_data[] = { 19062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 392, 5), /* 1960 MHz */ 19162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("mpll", -1, "ref", 64, 1), /* 1600 MHz */ 19262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */ 19362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("vspll", -1, "ref", 80, 1), /* 2000 MHz */ 19462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34), 19562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40), 19662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 40), 19762306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_NAND(2), 19862306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 19962306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EMMC(4), 20062306a36Sopenharmony_ci /* Index 5 reserved for eMMC PHY */ 20162306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_ETHER(6), 20262306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_STDMAC(8), /* HSC, MIO */ 20362306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_HSC(9), 20462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb2", -1, "ref", 24, 25), 20562306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_AIO(40), 20662306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EVEA(41), 20762306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EXIV(42), 20862306a36Sopenharmony_ci /* CPU gears */ 20962306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8), 21062306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("mpll", 2, 3, 4, 8), 21162306a36Sopenharmony_ci UNIPHIER_CLK_DIV3("spll", 3, 4, 8), 21262306a36Sopenharmony_ci /* Note: both gear1 and gear4 are spll/4. This is not a bug. */ 21362306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8, 21462306a36Sopenharmony_ci "cpll/2", "spll/4", "cpll/3", "spll/3", 21562306a36Sopenharmony_ci "spll/4", "spll/8", "cpll/4", "cpll/8"), 21662306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8, 21762306a36Sopenharmony_ci "mpll/2", "spll/4", "mpll/3", "spll/3", 21862306a36Sopenharmony_ci "spll/4", "spll/8", "mpll/4", "mpll/8"), 21962306a36Sopenharmony_ci { /* sentinel */ } 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_ld20_sys_clk_data[] = { 22362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 88, 1), /* ARM: 2200 MHz */ 22462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("gppll", -1, "ref", 52, 1), /* Mali: 1300 MHz */ 22562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("mpll", -1, "ref", 64, 1), /* Codec: 1600 MHz */ 22662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */ 22762306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("s2pll", -1, "ref", 88, 1), /* IPP: 2200 MHz */ 22862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("vppll", -1, "ref", 504, 5), /* 2520 MHz */ 22962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34), 23062306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40), 23162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 40), 23262306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_NAND(2), 23362306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 23462306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EMMC(4), 23562306a36Sopenharmony_ci /* Index 5 reserved for eMMC PHY */ 23662306a36Sopenharmony_ci UNIPHIER_LD20_SYS_CLK_SD, 23762306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_ETHER(6), 23862306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_STDMAC(8), /* HSC */ 23962306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_HSC(9), 24062306a36Sopenharmony_ci /* GIO is always clock-enabled: no function for 0x210c bit5 */ 24162306a36Sopenharmony_ci /* 24262306a36Sopenharmony_ci * clock for USB Link is enabled by the logic "OR" of bit 14 and bit 15. 24362306a36Sopenharmony_ci * We do not use bit 15 here. 24462306a36Sopenharmony_ci */ 24562306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30", 14, NULL, 0x210c, 14), 24662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x210c, 12), 24762306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-hsphy1", 17, NULL, 0x210c, 13), 24862306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb30-ssphy0", 18, "ref", 1, 1), 24962306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("usb30-ssphy1", 19, "ref", 1, 1), 25062306a36Sopenharmony_ci UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 4), 25162306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_AIO(40), 25262306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EVEA(41), 25362306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EXIV(42), 25462306a36Sopenharmony_ci /* CPU gears */ 25562306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8), 25662306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8), 25762306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("s2pll", 2, 3, 4, 8), 25862306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ca72", 32, 0x8000, 0xf, 8, 25962306a36Sopenharmony_ci "cpll/2", "spll/2", "cpll/3", "spll/3", 26062306a36Sopenharmony_ci "spll/4", "spll/8", "cpll/4", "cpll/8"), 26162306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8, 26262306a36Sopenharmony_ci "cpll/2", "spll/2", "cpll/3", "spll/3", 26362306a36Sopenharmony_ci "spll/4", "spll/8", "cpll/4", "cpll/8"), 26462306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8, 26562306a36Sopenharmony_ci "s2pll/2", "spll/2", "s2pll/3", "spll/3", 26662306a36Sopenharmony_ci "spll/4", "spll/8", "s2pll/4", "s2pll/8"), 26762306a36Sopenharmony_ci { /* sentinel */ } 26862306a36Sopenharmony_ci}; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_pxs3_sys_clk_data[] = { 27162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 104, 1), /* ARM: 2600 MHz */ 27262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */ 27362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("s2pll", -1, "ref", 88, 1), /* IPP: 2400 MHz */ 27462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34), 27562306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40), 27662306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spi", -1, "spll", 1, 40), 27762306a36Sopenharmony_ci UNIPHIER_LD20_SYS_CLK_SD, 27862306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_NAND(2), 27962306a36Sopenharmony_ci UNIPHIER_SYS_CLK_NAND_4X(3), 28062306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EMMC(4), 28162306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether0", 6, NULL, 0x210c, 9), 28262306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether1", 7, NULL, 0x210c, 10), 28362306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30", 12, NULL, 0x210c, 4), /* =GIO0 */ 28462306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb31-0", 13, NULL, 0x210c, 5), /* =GIO1 */ 28562306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb31-1", 14, NULL, 0x210c, 6), /* =GIO1-1 */ 28662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x210c, 16), 28762306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-ssphy0", 17, NULL, 0x210c, 18), 28862306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-ssphy1", 18, NULL, 0x210c, 20), 28962306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb31-hsphy0", 20, NULL, 0x210c, 17), 29062306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb31-ssphy0", 21, NULL, 0x210c, 19), 29162306a36Sopenharmony_ci UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 3), 29262306a36Sopenharmony_ci UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x210c, 7), 29362306a36Sopenharmony_ci UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x210c, 8), 29462306a36Sopenharmony_ci UNIPHIER_CLK_GATE("sata-phy", 30, NULL, 0x210c, 21), 29562306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_AIO(40), 29662306a36Sopenharmony_ci UNIPHIER_LD11_SYS_CLK_EXIV(42), 29762306a36Sopenharmony_ci /* CPU gears */ 29862306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8), 29962306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8), 30062306a36Sopenharmony_ci UNIPHIER_CLK_DIV4("s2pll", 2, 3, 4, 8), 30162306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8, 30262306a36Sopenharmony_ci "cpll/2", "spll/2", "cpll/3", "spll/3", 30362306a36Sopenharmony_ci "spll/4", "spll/8", "cpll/4", "cpll/8"), 30462306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8, 30562306a36Sopenharmony_ci "s2pll/2", "spll/2", "s2pll/3", "spll/3", 30662306a36Sopenharmony_ci "spll/4", "spll/8", "s2pll/4", "s2pll/8"), 30762306a36Sopenharmony_ci { /* sentinel */ } 30862306a36Sopenharmony_ci}; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_nx1_sys_clk_data[] = { 31162306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 100, 1), /* ARM: 2500 MHz */ 31262306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("spll", -1, "ref", 32, 1), /* 800 MHz */ 31362306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 6), 31462306a36Sopenharmony_ci UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16), 31562306a36Sopenharmony_ci UNIPHIER_NX1_SYS_CLK_SD, 31662306a36Sopenharmony_ci UNIPHIER_CLK_GATE("emmc", 4, NULL, 0x2108, 8), 31762306a36Sopenharmony_ci UNIPHIER_CLK_GATE("ether", 6, NULL, 0x210c, 0), 31862306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-0", 12, NULL, 0x210c, 16), /* =GIO */ 31962306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-1", 13, NULL, 0x210c, 20), /* =GIO1P */ 32062306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-hsphy0", 16, NULL, 0x210c, 24), 32162306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-ssphy0", 17, NULL, 0x210c, 25), 32262306a36Sopenharmony_ci UNIPHIER_CLK_GATE("usb30-ssphy1", 18, NULL, 0x210c, 26), 32362306a36Sopenharmony_ci UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 8), 32462306a36Sopenharmony_ci UNIPHIER_CLK_GATE("voc", 52, NULL, 0x2110, 0), 32562306a36Sopenharmony_ci UNIPHIER_CLK_GATE("hdmitx", 58, NULL, 0x2110, 8), 32662306a36Sopenharmony_ci /* CPU gears */ 32762306a36Sopenharmony_ci UNIPHIER_CLK_DIV5("cpll", 2, 4, 8, 16, 32), 32862306a36Sopenharmony_ci UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 5, 32962306a36Sopenharmony_ci "cpll/2", "cpll/4", "cpll/8", "cpll/16", 33062306a36Sopenharmony_ci "cpll/32"), 33162306a36Sopenharmony_ci { /* sentinel */ } 33262306a36Sopenharmony_ci}; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ciconst struct uniphier_clk_data uniphier_pro4_sg_clk_data[] = { 33562306a36Sopenharmony_ci UNIPHIER_CLK_DIV("gpll", 4), 33662306a36Sopenharmony_ci { 33762306a36Sopenharmony_ci .name = "sata-ref", 33862306a36Sopenharmony_ci .type = UNIPHIER_CLK_TYPE_MUX, 33962306a36Sopenharmony_ci .idx = 0, 34062306a36Sopenharmony_ci .data.mux = { 34162306a36Sopenharmony_ci .parent_names = { "gpll/4", "ref", }, 34262306a36Sopenharmony_ci .num_parents = 2, 34362306a36Sopenharmony_ci .reg = 0x1a28, 34462306a36Sopenharmony_ci .masks = { 0x1, 0x1, }, 34562306a36Sopenharmony_ci .vals = { 0x0, 0x1, }, 34662306a36Sopenharmony_ci }, 34762306a36Sopenharmony_ci }, 34862306a36Sopenharmony_ci { /* sentinel */ } 34962306a36Sopenharmony_ci}; 350