162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * OMAP gate clock support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Tero Kristo <t-kristo@ti.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/clk-provider.h> 1162306a36Sopenharmony_ci#include <linux/slab.h> 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/of_address.h> 1562306a36Sopenharmony_ci#include <linux/clk/ti.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "clock.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#undef pr_fmt 2062306a36Sopenharmony_ci#define pr_fmt(fmt) "%s: " fmt, __func__ 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw *clk); 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic const struct clk_ops omap_gate_clkdm_clk_ops = { 2562306a36Sopenharmony_ci .init = &omap2_init_clk_clkdm, 2662306a36Sopenharmony_ci .enable = &omap2_clkops_enable_clkdm, 2762306a36Sopenharmony_ci .disable = &omap2_clkops_disable_clkdm, 2862306a36Sopenharmony_ci .restore_context = clk_gate_restore_context, 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ciconst struct clk_ops omap_gate_clk_ops = { 3262306a36Sopenharmony_ci .init = &omap2_init_clk_clkdm, 3362306a36Sopenharmony_ci .enable = &omap2_dflt_clk_enable, 3462306a36Sopenharmony_ci .disable = &omap2_dflt_clk_disable, 3562306a36Sopenharmony_ci .is_enabled = &omap2_dflt_clk_is_enabled, 3662306a36Sopenharmony_ci .restore_context = clk_gate_restore_context, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic const struct clk_ops omap_gate_clk_hsdiv_restore_ops = { 4062306a36Sopenharmony_ci .init = &omap2_init_clk_clkdm, 4162306a36Sopenharmony_ci .enable = &omap36xx_gate_clk_enable_with_hsdiv_restore, 4262306a36Sopenharmony_ci .disable = &omap2_dflt_clk_disable, 4362306a36Sopenharmony_ci .is_enabled = &omap2_dflt_clk_is_enabled, 4462306a36Sopenharmony_ci .restore_context = clk_gate_restore_context, 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci/** 4862306a36Sopenharmony_ci * omap36xx_gate_clk_enable_with_hsdiv_restore - enable clocks suffering 4962306a36Sopenharmony_ci * from HSDivider PWRDN problem Implements Errata ID: i556. 5062306a36Sopenharmony_ci * @hw: DPLL output struct clk_hw 5162306a36Sopenharmony_ci * 5262306a36Sopenharmony_ci * 3630 only: dpll3_m3_ck, dpll4_m2_ck, dpll4_m3_ck, dpll4_m4_ck, 5362306a36Sopenharmony_ci * dpll4_m5_ck & dpll4_m6_ck dividers gets loaded with reset 5462306a36Sopenharmony_ci * valueafter their respective PWRDN bits are set. Any dummy write 5562306a36Sopenharmony_ci * (Any other value different from the Read value) to the 5662306a36Sopenharmony_ci * corresponding CM_CLKSEL register will refresh the dividers. 5762306a36Sopenharmony_ci */ 5862306a36Sopenharmony_cistatic int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw *hw) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci struct clk_omap_divider *parent; 6162306a36Sopenharmony_ci struct clk_hw *parent_hw; 6262306a36Sopenharmony_ci u32 dummy_v, orig_v; 6362306a36Sopenharmony_ci int ret; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci /* Clear PWRDN bit of HSDIVIDER */ 6662306a36Sopenharmony_ci ret = omap2_dflt_clk_enable(hw); 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci /* Parent is the x2 node, get parent of parent for the m2 div */ 6962306a36Sopenharmony_ci parent_hw = clk_hw_get_parent(clk_hw_get_parent(hw)); 7062306a36Sopenharmony_ci parent = to_clk_omap_divider(parent_hw); 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci /* Restore the dividers */ 7362306a36Sopenharmony_ci if (!ret) { 7462306a36Sopenharmony_ci orig_v = ti_clk_ll_ops->clk_readl(&parent->reg); 7562306a36Sopenharmony_ci dummy_v = orig_v; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci /* Write any other value different from the Read value */ 7862306a36Sopenharmony_ci dummy_v ^= (1 << parent->shift); 7962306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(dummy_v, &parent->reg); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci /* Write the original divider */ 8262306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(orig_v, &parent->reg); 8362306a36Sopenharmony_ci } 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci return ret; 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct clk *_register_gate(struct device_node *node, const char *name, 8962306a36Sopenharmony_ci const char *parent_name, unsigned long flags, 9062306a36Sopenharmony_ci struct clk_omap_reg *reg, u8 bit_idx, 9162306a36Sopenharmony_ci u8 clk_gate_flags, const struct clk_ops *ops, 9262306a36Sopenharmony_ci const struct clk_hw_omap_ops *hw_ops) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci struct clk_init_data init = { NULL }; 9562306a36Sopenharmony_ci struct clk_hw_omap *clk_hw; 9662306a36Sopenharmony_ci struct clk *clk; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 9962306a36Sopenharmony_ci if (!clk_hw) 10062306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci clk_hw->hw.init = &init; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci init.name = name; 10562306a36Sopenharmony_ci init.ops = ops; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci memcpy(&clk_hw->enable_reg, reg, sizeof(*reg)); 10862306a36Sopenharmony_ci clk_hw->enable_bit = bit_idx; 10962306a36Sopenharmony_ci clk_hw->ops = hw_ops; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci clk_hw->flags = clk_gate_flags; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci init.parent_names = &parent_name; 11462306a36Sopenharmony_ci init.num_parents = 1; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci init.flags = flags; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci clk = of_ti_clk_register_omap_hw(node, &clk_hw->hw, name); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci if (IS_ERR(clk)) 12162306a36Sopenharmony_ci kfree(clk_hw); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci return clk; 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic void __init _of_ti_gate_clk_setup(struct device_node *node, 12762306a36Sopenharmony_ci const struct clk_ops *ops, 12862306a36Sopenharmony_ci const struct clk_hw_omap_ops *hw_ops) 12962306a36Sopenharmony_ci{ 13062306a36Sopenharmony_ci struct clk *clk; 13162306a36Sopenharmony_ci const char *parent_name; 13262306a36Sopenharmony_ci struct clk_omap_reg reg; 13362306a36Sopenharmony_ci const char *name; 13462306a36Sopenharmony_ci u8 enable_bit = 0; 13562306a36Sopenharmony_ci u32 val; 13662306a36Sopenharmony_ci u32 flags = 0; 13762306a36Sopenharmony_ci u8 clk_gate_flags = 0; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci if (ops != &omap_gate_clkdm_clk_ops) { 14062306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 0, ®)) 14162306a36Sopenharmony_ci return; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci if (!of_property_read_u32(node, "ti,bit-shift", &val)) 14462306a36Sopenharmony_ci enable_bit = val; 14562306a36Sopenharmony_ci } 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci if (of_clk_get_parent_count(node) != 1) { 14862306a36Sopenharmony_ci pr_err("%pOFn must have 1 parent\n", node); 14962306a36Sopenharmony_ci return; 15062306a36Sopenharmony_ci } 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci parent_name = of_clk_get_parent_name(node, 0); 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci if (of_property_read_bool(node, "ti,set-rate-parent")) 15562306a36Sopenharmony_ci flags |= CLK_SET_RATE_PARENT; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci if (of_property_read_bool(node, "ti,set-bit-to-disable")) 15862306a36Sopenharmony_ci clk_gate_flags |= INVERT_ENABLE; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci name = ti_dt_clk_name(node); 16162306a36Sopenharmony_ci clk = _register_gate(node, name, parent_name, flags, ®, 16262306a36Sopenharmony_ci enable_bit, clk_gate_flags, ops, hw_ops); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci if (!IS_ERR(clk)) 16562306a36Sopenharmony_ci of_clk_add_provider(node, of_clk_src_simple_get, clk); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic void __init 16962306a36Sopenharmony_ci_of_ti_composite_gate_clk_setup(struct device_node *node, 17062306a36Sopenharmony_ci const struct clk_hw_omap_ops *hw_ops) 17162306a36Sopenharmony_ci{ 17262306a36Sopenharmony_ci struct clk_hw_omap *gate; 17362306a36Sopenharmony_ci u32 val = 0; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci gate = kzalloc(sizeof(*gate), GFP_KERNEL); 17662306a36Sopenharmony_ci if (!gate) 17762306a36Sopenharmony_ci return; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 0, &gate->enable_reg)) 18062306a36Sopenharmony_ci goto cleanup; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci of_property_read_u32(node, "ti,bit-shift", &val); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci gate->enable_bit = val; 18562306a36Sopenharmony_ci gate->ops = hw_ops; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci if (!ti_clk_add_component(node, &gate->hw, CLK_COMPONENT_TYPE_GATE)) 18862306a36Sopenharmony_ci return; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cicleanup: 19162306a36Sopenharmony_ci kfree(gate); 19262306a36Sopenharmony_ci} 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic void __init 19562306a36Sopenharmony_ciof_ti_composite_no_wait_gate_clk_setup(struct device_node *node) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci _of_ti_composite_gate_clk_setup(node, NULL); 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ciCLK_OF_DECLARE(ti_composite_no_wait_gate_clk, "ti,composite-no-wait-gate-clock", 20062306a36Sopenharmony_ci of_ti_composite_no_wait_gate_clk_setup); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) 20362306a36Sopenharmony_cistatic void __init of_ti_composite_interface_clk_setup(struct device_node *node) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci _of_ti_composite_gate_clk_setup(node, &clkhwops_iclk_wait); 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ciCLK_OF_DECLARE(ti_composite_interface_clk, "ti,composite-interface-clock", 20862306a36Sopenharmony_ci of_ti_composite_interface_clk_setup); 20962306a36Sopenharmony_ci#endif 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic void __init of_ti_composite_gate_clk_setup(struct device_node *node) 21262306a36Sopenharmony_ci{ 21362306a36Sopenharmony_ci _of_ti_composite_gate_clk_setup(node, &clkhwops_wait); 21462306a36Sopenharmony_ci} 21562306a36Sopenharmony_ciCLK_OF_DECLARE(ti_composite_gate_clk, "ti,composite-gate-clock", 21662306a36Sopenharmony_ci of_ti_composite_gate_clk_setup); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic void __init of_ti_clkdm_gate_clk_setup(struct device_node *node) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci _of_ti_gate_clk_setup(node, &omap_gate_clkdm_clk_ops, NULL); 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ciCLK_OF_DECLARE(ti_clkdm_gate_clk, "ti,clkdm-gate-clock", 22462306a36Sopenharmony_ci of_ti_clkdm_gate_clk_setup); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic void __init of_ti_hsdiv_gate_clk_setup(struct device_node *node) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci _of_ti_gate_clk_setup(node, &omap_gate_clk_hsdiv_restore_ops, 22962306a36Sopenharmony_ci &clkhwops_wait); 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ciCLK_OF_DECLARE(ti_hsdiv_gate_clk, "ti,hsdiv-gate-clock", 23262306a36Sopenharmony_ci of_ti_hsdiv_gate_clk_setup); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistatic void __init of_ti_gate_clk_setup(struct device_node *node) 23562306a36Sopenharmony_ci{ 23662306a36Sopenharmony_ci _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, NULL); 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ciCLK_OF_DECLARE(ti_gate_clk, "ti,gate-clock", of_ti_gate_clk_setup); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic void __init of_ti_wait_gate_clk_setup(struct device_node *node) 24162306a36Sopenharmony_ci{ 24262306a36Sopenharmony_ci _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, &clkhwops_wait); 24362306a36Sopenharmony_ci} 24462306a36Sopenharmony_ciCLK_OF_DECLARE(ti_wait_gate_clk, "ti,wait-gate-clock", 24562306a36Sopenharmony_ci of_ti_wait_gate_clk_setup); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP3 24862306a36Sopenharmony_cistatic void __init of_ti_am35xx_gate_clk_setup(struct device_node *node) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, 25162306a36Sopenharmony_ci &clkhwops_am35xx_ipss_module_wait); 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am35xx_gate_clk, "ti,am35xx-gate-clock", 25462306a36Sopenharmony_ci of_ti_am35xx_gate_clk_setup); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic void __init of_ti_dss_gate_clk_setup(struct device_node *node) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, 25962306a36Sopenharmony_ci &clkhwops_omap3430es2_dss_usbhost_wait); 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ciCLK_OF_DECLARE(ti_dss_gate_clk, "ti,dss-gate-clock", 26262306a36Sopenharmony_ci of_ti_dss_gate_clk_setup); 26362306a36Sopenharmony_ci#endif 264