162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * OMAP DPLL clock support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Tero Kristo <t-kristo@ti.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/slab.h> 1362306a36Sopenharmony_ci#include <linux/err.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/of_address.h> 1662306a36Sopenharmony_ci#include <linux/clk/ti.h> 1762306a36Sopenharmony_ci#include "clock.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#undef pr_fmt 2062306a36Sopenharmony_ci#define pr_fmt(fmt) "%s: " fmt, __func__ 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 2362306a36Sopenharmony_ci defined(CONFIG_SOC_DRA7XX) 2462306a36Sopenharmony_cistatic const struct clk_ops dpll_m4xen_ck_ops = { 2562306a36Sopenharmony_ci .enable = &omap3_noncore_dpll_enable, 2662306a36Sopenharmony_ci .disable = &omap3_noncore_dpll_disable, 2762306a36Sopenharmony_ci .recalc_rate = &omap4_dpll_regm4xen_recalc, 2862306a36Sopenharmony_ci .round_rate = &omap4_dpll_regm4xen_round_rate, 2962306a36Sopenharmony_ci .set_rate = &omap3_noncore_dpll_set_rate, 3062306a36Sopenharmony_ci .set_parent = &omap3_noncore_dpll_set_parent, 3162306a36Sopenharmony_ci .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 3262306a36Sopenharmony_ci .determine_rate = &omap4_dpll_regm4xen_determine_rate, 3362306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 3462306a36Sopenharmony_ci .save_context = &omap3_core_dpll_save_context, 3562306a36Sopenharmony_ci .restore_context = &omap3_core_dpll_restore_context, 3662306a36Sopenharmony_ci}; 3762306a36Sopenharmony_ci#else 3862306a36Sopenharmony_cistatic const struct clk_ops dpll_m4xen_ck_ops = {}; 3962306a36Sopenharmony_ci#endif 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4) || \ 4262306a36Sopenharmony_ci defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) || \ 4362306a36Sopenharmony_ci defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) 4462306a36Sopenharmony_cistatic const struct clk_ops dpll_core_ck_ops = { 4562306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 4662306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic const struct clk_ops dpll_ck_ops = { 5062306a36Sopenharmony_ci .enable = &omap3_noncore_dpll_enable, 5162306a36Sopenharmony_ci .disable = &omap3_noncore_dpll_disable, 5262306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 5362306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 5462306a36Sopenharmony_ci .set_rate = &omap3_noncore_dpll_set_rate, 5562306a36Sopenharmony_ci .set_parent = &omap3_noncore_dpll_set_parent, 5662306a36Sopenharmony_ci .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 5762306a36Sopenharmony_ci .determine_rate = &omap3_noncore_dpll_determine_rate, 5862306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 5962306a36Sopenharmony_ci .save_context = &omap3_noncore_dpll_save_context, 6062306a36Sopenharmony_ci .restore_context = &omap3_noncore_dpll_restore_context, 6162306a36Sopenharmony_ci}; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic const struct clk_ops dpll_no_gate_ck_ops = { 6462306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 6562306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 6662306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 6762306a36Sopenharmony_ci .set_rate = &omap3_noncore_dpll_set_rate, 6862306a36Sopenharmony_ci .set_parent = &omap3_noncore_dpll_set_parent, 6962306a36Sopenharmony_ci .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 7062306a36Sopenharmony_ci .determine_rate = &omap3_noncore_dpll_determine_rate, 7162306a36Sopenharmony_ci .save_context = &omap3_noncore_dpll_save_context, 7262306a36Sopenharmony_ci .restore_context = &omap3_noncore_dpll_restore_context 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci#else 7562306a36Sopenharmony_cistatic const struct clk_ops dpll_core_ck_ops = {}; 7662306a36Sopenharmony_cistatic const struct clk_ops dpll_ck_ops = {}; 7762306a36Sopenharmony_cistatic const struct clk_ops dpll_no_gate_ck_ops = {}; 7862306a36Sopenharmony_ciconst struct clk_hw_omap_ops clkhwops_omap3_dpll = {}; 7962306a36Sopenharmony_ci#endif 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP2 8262306a36Sopenharmony_cistatic const struct clk_ops omap2_dpll_core_ck_ops = { 8362306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 8462306a36Sopenharmony_ci .recalc_rate = &omap2_dpllcore_recalc, 8562306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 8662306a36Sopenharmony_ci .set_rate = &omap2_reprogram_dpllcore, 8762306a36Sopenharmony_ci}; 8862306a36Sopenharmony_ci#else 8962306a36Sopenharmony_cistatic const struct clk_ops omap2_dpll_core_ck_ops = {}; 9062306a36Sopenharmony_ci#endif 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP3 9362306a36Sopenharmony_cistatic const struct clk_ops omap3_dpll_core_ck_ops = { 9462306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 9562306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 9662306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 9762306a36Sopenharmony_ci}; 9862306a36Sopenharmony_ci#else 9962306a36Sopenharmony_cistatic const struct clk_ops omap3_dpll_core_ck_ops = {}; 10062306a36Sopenharmony_ci#endif 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP3 10362306a36Sopenharmony_cistatic const struct clk_ops omap3_dpll_ck_ops = { 10462306a36Sopenharmony_ci .enable = &omap3_noncore_dpll_enable, 10562306a36Sopenharmony_ci .disable = &omap3_noncore_dpll_disable, 10662306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 10762306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 10862306a36Sopenharmony_ci .set_rate = &omap3_noncore_dpll_set_rate, 10962306a36Sopenharmony_ci .set_parent = &omap3_noncore_dpll_set_parent, 11062306a36Sopenharmony_ci .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 11162306a36Sopenharmony_ci .determine_rate = &omap3_noncore_dpll_determine_rate, 11262306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 11362306a36Sopenharmony_ci}; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic const struct clk_ops omap3_dpll5_ck_ops = { 11662306a36Sopenharmony_ci .enable = &omap3_noncore_dpll_enable, 11762306a36Sopenharmony_ci .disable = &omap3_noncore_dpll_disable, 11862306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 11962306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 12062306a36Sopenharmony_ci .set_rate = &omap3_dpll5_set_rate, 12162306a36Sopenharmony_ci .set_parent = &omap3_noncore_dpll_set_parent, 12262306a36Sopenharmony_ci .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 12362306a36Sopenharmony_ci .determine_rate = &omap3_noncore_dpll_determine_rate, 12462306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic const struct clk_ops omap3_dpll_per_ck_ops = { 12862306a36Sopenharmony_ci .enable = &omap3_noncore_dpll_enable, 12962306a36Sopenharmony_ci .disable = &omap3_noncore_dpll_disable, 13062306a36Sopenharmony_ci .get_parent = &omap2_init_dpll_parent, 13162306a36Sopenharmony_ci .recalc_rate = &omap3_dpll_recalc, 13262306a36Sopenharmony_ci .set_rate = &omap3_dpll4_set_rate, 13362306a36Sopenharmony_ci .set_parent = &omap3_noncore_dpll_set_parent, 13462306a36Sopenharmony_ci .set_rate_and_parent = &omap3_dpll4_set_rate_and_parent, 13562306a36Sopenharmony_ci .determine_rate = &omap3_noncore_dpll_determine_rate, 13662306a36Sopenharmony_ci .round_rate = &omap2_dpll_round_rate, 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci#endif 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct clk_ops dpll_x2_ck_ops = { 14162306a36Sopenharmony_ci .recalc_rate = &omap3_clkoutx2_recalc, 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci/** 14562306a36Sopenharmony_ci * _register_dpll - low level registration of a DPLL clock 14662306a36Sopenharmony_ci * @user: pointer to the hardware clock definition for the clock 14762306a36Sopenharmony_ci * @node: device node for the clock 14862306a36Sopenharmony_ci * 14962306a36Sopenharmony_ci * Finalizes DPLL registration process. In case a failure (clk-ref or 15062306a36Sopenharmony_ci * clk-bypass is missing), the clock is added to retry list and 15162306a36Sopenharmony_ci * the initialization is retried on later stage. 15262306a36Sopenharmony_ci */ 15362306a36Sopenharmony_cistatic void __init _register_dpll(void *user, 15462306a36Sopenharmony_ci struct device_node *node) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci struct clk_hw *hw = user; 15762306a36Sopenharmony_ci struct clk_hw_omap *clk_hw = to_clk_hw_omap(hw); 15862306a36Sopenharmony_ci struct dpll_data *dd = clk_hw->dpll_data; 15962306a36Sopenharmony_ci const char *name; 16062306a36Sopenharmony_ci struct clk *clk; 16162306a36Sopenharmony_ci const struct clk_init_data *init = hw->init; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci clk = of_clk_get(node, 0); 16462306a36Sopenharmony_ci if (IS_ERR(clk)) { 16562306a36Sopenharmony_ci pr_debug("clk-ref missing for %pOFn, retry later\n", 16662306a36Sopenharmony_ci node); 16762306a36Sopenharmony_ci if (!ti_clk_retry_init(node, hw, _register_dpll)) 16862306a36Sopenharmony_ci return; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci goto cleanup; 17162306a36Sopenharmony_ci } 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci dd->clk_ref = __clk_get_hw(clk); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci clk = of_clk_get(node, 1); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci if (IS_ERR(clk)) { 17862306a36Sopenharmony_ci pr_debug("clk-bypass missing for %pOFn, retry later\n", 17962306a36Sopenharmony_ci node); 18062306a36Sopenharmony_ci if (!ti_clk_retry_init(node, hw, _register_dpll)) 18162306a36Sopenharmony_ci return; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci goto cleanup; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci dd->clk_bypass = __clk_get_hw(clk); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* register the clock */ 18962306a36Sopenharmony_ci name = ti_dt_clk_name(node); 19062306a36Sopenharmony_ci clk = of_ti_clk_register_omap_hw(node, &clk_hw->hw, name); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci if (!IS_ERR(clk)) { 19362306a36Sopenharmony_ci of_clk_add_provider(node, of_clk_src_simple_get, clk); 19462306a36Sopenharmony_ci kfree(init->parent_names); 19562306a36Sopenharmony_ci kfree(init); 19662306a36Sopenharmony_ci return; 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_cicleanup: 20062306a36Sopenharmony_ci kfree(clk_hw->dpll_data); 20162306a36Sopenharmony_ci kfree(init->parent_names); 20262306a36Sopenharmony_ci kfree(init); 20362306a36Sopenharmony_ci kfree(clk_hw); 20462306a36Sopenharmony_ci} 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 20762306a36Sopenharmony_ci defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM33XX) || \ 20862306a36Sopenharmony_ci defined(CONFIG_SOC_AM43XX) 20962306a36Sopenharmony_ci/** 21062306a36Sopenharmony_ci * _register_dpll_x2 - Registers a DPLLx2 clock 21162306a36Sopenharmony_ci * @node: device node for this clock 21262306a36Sopenharmony_ci * @ops: clk_ops for this clock 21362306a36Sopenharmony_ci * @hw_ops: clk_hw_ops for this clock 21462306a36Sopenharmony_ci * 21562306a36Sopenharmony_ci * Initializes a DPLL x 2 clock from device tree data. 21662306a36Sopenharmony_ci */ 21762306a36Sopenharmony_cistatic void _register_dpll_x2(struct device_node *node, 21862306a36Sopenharmony_ci const struct clk_ops *ops, 21962306a36Sopenharmony_ci const struct clk_hw_omap_ops *hw_ops) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci struct clk *clk; 22262306a36Sopenharmony_ci struct clk_init_data init = { NULL }; 22362306a36Sopenharmony_ci struct clk_hw_omap *clk_hw; 22462306a36Sopenharmony_ci const char *name = ti_dt_clk_name(node); 22562306a36Sopenharmony_ci const char *parent_name; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci parent_name = of_clk_get_parent_name(node, 0); 22862306a36Sopenharmony_ci if (!parent_name) { 22962306a36Sopenharmony_ci pr_err("%pOFn must have parent\n", node); 23062306a36Sopenharmony_ci return; 23162306a36Sopenharmony_ci } 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 23462306a36Sopenharmony_ci if (!clk_hw) 23562306a36Sopenharmony_ci return; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci clk_hw->ops = hw_ops; 23862306a36Sopenharmony_ci clk_hw->hw.init = &init; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci init.name = name; 24162306a36Sopenharmony_ci init.ops = ops; 24262306a36Sopenharmony_ci init.parent_names = &parent_name; 24362306a36Sopenharmony_ci init.num_parents = 1; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 24662306a36Sopenharmony_ci defined(CONFIG_SOC_DRA7XX) 24762306a36Sopenharmony_ci if (hw_ops == &clkhwops_omap4_dpllmx) { 24862306a36Sopenharmony_ci int ret; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* Check if register defined, if not, drop hw-ops */ 25162306a36Sopenharmony_ci ret = of_property_count_elems_of_size(node, "reg", 1); 25262306a36Sopenharmony_ci if (ret <= 0) { 25362306a36Sopenharmony_ci clk_hw->ops = NULL; 25462306a36Sopenharmony_ci } else if (ti_clk_get_reg_addr(node, 0, &clk_hw->clksel_reg)) { 25562306a36Sopenharmony_ci kfree(clk_hw); 25662306a36Sopenharmony_ci return; 25762306a36Sopenharmony_ci } 25862306a36Sopenharmony_ci } 25962306a36Sopenharmony_ci#endif 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci /* register the clock */ 26262306a36Sopenharmony_ci clk = of_ti_clk_register_omap_hw(node, &clk_hw->hw, name); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci if (IS_ERR(clk)) 26562306a36Sopenharmony_ci kfree(clk_hw); 26662306a36Sopenharmony_ci else 26762306a36Sopenharmony_ci of_clk_add_provider(node, of_clk_src_simple_get, clk); 26862306a36Sopenharmony_ci} 26962306a36Sopenharmony_ci#endif 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci/** 27262306a36Sopenharmony_ci * of_ti_dpll_setup - Setup function for OMAP DPLL clocks 27362306a36Sopenharmony_ci * @node: device node containing the DPLL info 27462306a36Sopenharmony_ci * @ops: ops for the DPLL 27562306a36Sopenharmony_ci * @ddt: DPLL data template to use 27662306a36Sopenharmony_ci * 27762306a36Sopenharmony_ci * Initializes a DPLL clock from device tree data. 27862306a36Sopenharmony_ci */ 27962306a36Sopenharmony_cistatic void __init of_ti_dpll_setup(struct device_node *node, 28062306a36Sopenharmony_ci const struct clk_ops *ops, 28162306a36Sopenharmony_ci const struct dpll_data *ddt) 28262306a36Sopenharmony_ci{ 28362306a36Sopenharmony_ci struct clk_hw_omap *clk_hw = NULL; 28462306a36Sopenharmony_ci struct clk_init_data *init = NULL; 28562306a36Sopenharmony_ci const char **parent_names = NULL; 28662306a36Sopenharmony_ci struct dpll_data *dd = NULL; 28762306a36Sopenharmony_ci int ssc_clk_index; 28862306a36Sopenharmony_ci u8 dpll_mode = 0; 28962306a36Sopenharmony_ci u32 min_div; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci dd = kmemdup(ddt, sizeof(*dd), GFP_KERNEL); 29262306a36Sopenharmony_ci clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 29362306a36Sopenharmony_ci init = kzalloc(sizeof(*init), GFP_KERNEL); 29462306a36Sopenharmony_ci if (!dd || !clk_hw || !init) 29562306a36Sopenharmony_ci goto cleanup; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci clk_hw->dpll_data = dd; 29862306a36Sopenharmony_ci clk_hw->ops = &clkhwops_omap3_dpll; 29962306a36Sopenharmony_ci clk_hw->hw.init = init; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci init->name = ti_dt_clk_name(node); 30262306a36Sopenharmony_ci init->ops = ops; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci init->num_parents = of_clk_get_parent_count(node); 30562306a36Sopenharmony_ci if (!init->num_parents) { 30662306a36Sopenharmony_ci pr_err("%pOFn must have parent(s)\n", node); 30762306a36Sopenharmony_ci goto cleanup; 30862306a36Sopenharmony_ci } 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci parent_names = kcalloc(init->num_parents, sizeof(char *), GFP_KERNEL); 31162306a36Sopenharmony_ci if (!parent_names) 31262306a36Sopenharmony_ci goto cleanup; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci of_clk_parent_fill(node, parent_names, init->num_parents); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci init->parent_names = parent_names; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 0, &dd->control_reg)) 31962306a36Sopenharmony_ci goto cleanup; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci /* 32262306a36Sopenharmony_ci * Special case for OMAP2 DPLL, register order is different due to 32362306a36Sopenharmony_ci * missing idlest_reg, also clkhwops is different. Detected from 32462306a36Sopenharmony_ci * missing idlest_mask. 32562306a36Sopenharmony_ci */ 32662306a36Sopenharmony_ci if (!dd->idlest_mask) { 32762306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 1, &dd->mult_div1_reg)) 32862306a36Sopenharmony_ci goto cleanup; 32962306a36Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP2 33062306a36Sopenharmony_ci clk_hw->ops = &clkhwops_omap2xxx_dpll; 33162306a36Sopenharmony_ci omap2xxx_clkt_dpllcore_init(&clk_hw->hw); 33262306a36Sopenharmony_ci#endif 33362306a36Sopenharmony_ci } else { 33462306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 1, &dd->idlest_reg)) 33562306a36Sopenharmony_ci goto cleanup; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 2, &dd->mult_div1_reg)) 33862306a36Sopenharmony_ci goto cleanup; 33962306a36Sopenharmony_ci } 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci if (dd->autoidle_mask) { 34262306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, 3, &dd->autoidle_reg)) 34362306a36Sopenharmony_ci goto cleanup; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci ssc_clk_index = 4; 34662306a36Sopenharmony_ci } else { 34762306a36Sopenharmony_ci ssc_clk_index = 3; 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci if (dd->ssc_deltam_int_mask && dd->ssc_deltam_frac_mask && 35162306a36Sopenharmony_ci dd->ssc_modfreq_mant_mask && dd->ssc_modfreq_exp_mask) { 35262306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, ssc_clk_index++, 35362306a36Sopenharmony_ci &dd->ssc_deltam_reg)) 35462306a36Sopenharmony_ci goto cleanup; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci if (ti_clk_get_reg_addr(node, ssc_clk_index++, 35762306a36Sopenharmony_ci &dd->ssc_modfreq_reg)) 35862306a36Sopenharmony_ci goto cleanup; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci of_property_read_u32(node, "ti,ssc-modfreq-hz", 36162306a36Sopenharmony_ci &dd->ssc_modfreq); 36262306a36Sopenharmony_ci of_property_read_u32(node, "ti,ssc-deltam", &dd->ssc_deltam); 36362306a36Sopenharmony_ci dd->ssc_downspread = 36462306a36Sopenharmony_ci of_property_read_bool(node, "ti,ssc-downspread"); 36562306a36Sopenharmony_ci } 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci if (of_property_read_bool(node, "ti,low-power-stop")) 36862306a36Sopenharmony_ci dpll_mode |= 1 << DPLL_LOW_POWER_STOP; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci if (of_property_read_bool(node, "ti,low-power-bypass")) 37162306a36Sopenharmony_ci dpll_mode |= 1 << DPLL_LOW_POWER_BYPASS; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci if (of_property_read_bool(node, "ti,lock")) 37462306a36Sopenharmony_ci dpll_mode |= 1 << DPLL_LOCKED; 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci if (!of_property_read_u32(node, "ti,min-div", &min_div) && 37762306a36Sopenharmony_ci min_div > dd->min_divider) 37862306a36Sopenharmony_ci dd->min_divider = min_div; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci if (dpll_mode) 38162306a36Sopenharmony_ci dd->modes = dpll_mode; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci _register_dpll(&clk_hw->hw, node); 38462306a36Sopenharmony_ci return; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cicleanup: 38762306a36Sopenharmony_ci kfree(dd); 38862306a36Sopenharmony_ci kfree(parent_names); 38962306a36Sopenharmony_ci kfree(init); 39062306a36Sopenharmony_ci kfree(clk_hw); 39162306a36Sopenharmony_ci} 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 39462306a36Sopenharmony_ci defined(CONFIG_SOC_DRA7XX) 39562306a36Sopenharmony_cistatic void __init of_ti_omap4_dpll_x2_setup(struct device_node *node) 39662306a36Sopenharmony_ci{ 39762306a36Sopenharmony_ci _register_dpll_x2(node, &dpll_x2_ck_ops, &clkhwops_omap4_dpllmx); 39862306a36Sopenharmony_ci} 39962306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap4_dpll_x2_clock, "ti,omap4-dpll-x2-clock", 40062306a36Sopenharmony_ci of_ti_omap4_dpll_x2_setup); 40162306a36Sopenharmony_ci#endif 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) 40462306a36Sopenharmony_cistatic void __init of_ti_am3_dpll_x2_setup(struct device_node *node) 40562306a36Sopenharmony_ci{ 40662306a36Sopenharmony_ci _register_dpll_x2(node, &dpll_x2_ck_ops, NULL); 40762306a36Sopenharmony_ci} 40862306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am3_dpll_x2_clock, "ti,am3-dpll-x2-clock", 40962306a36Sopenharmony_ci of_ti_am3_dpll_x2_setup); 41062306a36Sopenharmony_ci#endif 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP3 41362306a36Sopenharmony_cistatic void __init of_ti_omap3_dpll_setup(struct device_node *node) 41462306a36Sopenharmony_ci{ 41562306a36Sopenharmony_ci const struct dpll_data dd = { 41662306a36Sopenharmony_ci .idlest_mask = 0x1, 41762306a36Sopenharmony_ci .enable_mask = 0x7, 41862306a36Sopenharmony_ci .autoidle_mask = 0x7, 41962306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 42062306a36Sopenharmony_ci .div1_mask = 0x7f, 42162306a36Sopenharmony_ci .max_multiplier = 2047, 42262306a36Sopenharmony_ci .max_divider = 128, 42362306a36Sopenharmony_ci .min_divider = 1, 42462306a36Sopenharmony_ci .freqsel_mask = 0xf0, 42562306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 42662306a36Sopenharmony_ci }; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci if ((of_machine_is_compatible("ti,omap3630") || 42962306a36Sopenharmony_ci of_machine_is_compatible("ti,omap36xx")) && 43062306a36Sopenharmony_ci of_node_name_eq(node, "dpll5_ck")) 43162306a36Sopenharmony_ci of_ti_dpll_setup(node, &omap3_dpll5_ck_ops, &dd); 43262306a36Sopenharmony_ci else 43362306a36Sopenharmony_ci of_ti_dpll_setup(node, &omap3_dpll_ck_ops, &dd); 43462306a36Sopenharmony_ci} 43562306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap3_dpll_clock, "ti,omap3-dpll-clock", 43662306a36Sopenharmony_ci of_ti_omap3_dpll_setup); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic void __init of_ti_omap3_core_dpll_setup(struct device_node *node) 43962306a36Sopenharmony_ci{ 44062306a36Sopenharmony_ci const struct dpll_data dd = { 44162306a36Sopenharmony_ci .idlest_mask = 0x1, 44262306a36Sopenharmony_ci .enable_mask = 0x7, 44362306a36Sopenharmony_ci .autoidle_mask = 0x7, 44462306a36Sopenharmony_ci .mult_mask = 0x7ff << 16, 44562306a36Sopenharmony_ci .div1_mask = 0x7f << 8, 44662306a36Sopenharmony_ci .max_multiplier = 2047, 44762306a36Sopenharmony_ci .max_divider = 128, 44862306a36Sopenharmony_ci .min_divider = 1, 44962306a36Sopenharmony_ci .freqsel_mask = 0xf0, 45062306a36Sopenharmony_ci }; 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci of_ti_dpll_setup(node, &omap3_dpll_core_ck_ops, &dd); 45362306a36Sopenharmony_ci} 45462306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap3_core_dpll_clock, "ti,omap3-dpll-core-clock", 45562306a36Sopenharmony_ci of_ti_omap3_core_dpll_setup); 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_cistatic void __init of_ti_omap3_per_dpll_setup(struct device_node *node) 45862306a36Sopenharmony_ci{ 45962306a36Sopenharmony_ci const struct dpll_data dd = { 46062306a36Sopenharmony_ci .idlest_mask = 0x1 << 1, 46162306a36Sopenharmony_ci .enable_mask = 0x7 << 16, 46262306a36Sopenharmony_ci .autoidle_mask = 0x7 << 3, 46362306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 46462306a36Sopenharmony_ci .div1_mask = 0x7f, 46562306a36Sopenharmony_ci .max_multiplier = 2047, 46662306a36Sopenharmony_ci .max_divider = 128, 46762306a36Sopenharmony_ci .min_divider = 1, 46862306a36Sopenharmony_ci .freqsel_mask = 0xf00000, 46962306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED), 47062306a36Sopenharmony_ci }; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd); 47362306a36Sopenharmony_ci} 47462306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap3_per_dpll_clock, "ti,omap3-dpll-per-clock", 47562306a36Sopenharmony_ci of_ti_omap3_per_dpll_setup); 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_cistatic void __init of_ti_omap3_per_jtype_dpll_setup(struct device_node *node) 47862306a36Sopenharmony_ci{ 47962306a36Sopenharmony_ci const struct dpll_data dd = { 48062306a36Sopenharmony_ci .idlest_mask = 0x1 << 1, 48162306a36Sopenharmony_ci .enable_mask = 0x7 << 16, 48262306a36Sopenharmony_ci .autoidle_mask = 0x7 << 3, 48362306a36Sopenharmony_ci .mult_mask = 0xfff << 8, 48462306a36Sopenharmony_ci .div1_mask = 0x7f, 48562306a36Sopenharmony_ci .max_multiplier = 4095, 48662306a36Sopenharmony_ci .max_divider = 128, 48762306a36Sopenharmony_ci .min_divider = 1, 48862306a36Sopenharmony_ci .sddiv_mask = 0xff << 24, 48962306a36Sopenharmony_ci .dco_mask = 0xe << 20, 49062306a36Sopenharmony_ci .flags = DPLL_J_TYPE, 49162306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED), 49262306a36Sopenharmony_ci }; 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd); 49562306a36Sopenharmony_ci} 49662306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap3_per_jtype_dpll_clock, "ti,omap3-dpll-per-j-type-clock", 49762306a36Sopenharmony_ci of_ti_omap3_per_jtype_dpll_setup); 49862306a36Sopenharmony_ci#endif 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_cistatic void __init of_ti_omap4_dpll_setup(struct device_node *node) 50162306a36Sopenharmony_ci{ 50262306a36Sopenharmony_ci const struct dpll_data dd = { 50362306a36Sopenharmony_ci .idlest_mask = 0x1, 50462306a36Sopenharmony_ci .enable_mask = 0x7, 50562306a36Sopenharmony_ci .autoidle_mask = 0x7, 50662306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 50762306a36Sopenharmony_ci .div1_mask = 0x7f, 50862306a36Sopenharmony_ci .max_multiplier = 2047, 50962306a36Sopenharmony_ci .max_divider = 128, 51062306a36Sopenharmony_ci .min_divider = 1, 51162306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 51262306a36Sopenharmony_ci }; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 51562306a36Sopenharmony_ci} 51662306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap4_dpll_clock, "ti,omap4-dpll-clock", 51762306a36Sopenharmony_ci of_ti_omap4_dpll_setup); 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic void __init of_ti_omap5_mpu_dpll_setup(struct device_node *node) 52062306a36Sopenharmony_ci{ 52162306a36Sopenharmony_ci const struct dpll_data dd = { 52262306a36Sopenharmony_ci .idlest_mask = 0x1, 52362306a36Sopenharmony_ci .enable_mask = 0x7, 52462306a36Sopenharmony_ci .autoidle_mask = 0x7, 52562306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 52662306a36Sopenharmony_ci .div1_mask = 0x7f, 52762306a36Sopenharmony_ci .max_multiplier = 2047, 52862306a36Sopenharmony_ci .max_divider = 128, 52962306a36Sopenharmony_ci .dcc_mask = BIT(22), 53062306a36Sopenharmony_ci .dcc_rate = 1400000000, /* DCC beyond 1.4GHz */ 53162306a36Sopenharmony_ci .min_divider = 1, 53262306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 53362306a36Sopenharmony_ci }; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 53662306a36Sopenharmony_ci} 53762306a36Sopenharmony_ciCLK_OF_DECLARE(of_ti_omap5_mpu_dpll_clock, "ti,omap5-mpu-dpll-clock", 53862306a36Sopenharmony_ci of_ti_omap5_mpu_dpll_setup); 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_cistatic void __init of_ti_omap4_core_dpll_setup(struct device_node *node) 54162306a36Sopenharmony_ci{ 54262306a36Sopenharmony_ci const struct dpll_data dd = { 54362306a36Sopenharmony_ci .idlest_mask = 0x1, 54462306a36Sopenharmony_ci .enable_mask = 0x7, 54562306a36Sopenharmony_ci .autoidle_mask = 0x7, 54662306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 54762306a36Sopenharmony_ci .div1_mask = 0x7f, 54862306a36Sopenharmony_ci .max_multiplier = 2047, 54962306a36Sopenharmony_ci .max_divider = 128, 55062306a36Sopenharmony_ci .min_divider = 1, 55162306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 55262306a36Sopenharmony_ci }; 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd); 55562306a36Sopenharmony_ci} 55662306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap4_core_dpll_clock, "ti,omap4-dpll-core-clock", 55762306a36Sopenharmony_ci of_ti_omap4_core_dpll_setup); 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 56062306a36Sopenharmony_ci defined(CONFIG_SOC_DRA7XX) 56162306a36Sopenharmony_cistatic void __init of_ti_omap4_m4xen_dpll_setup(struct device_node *node) 56262306a36Sopenharmony_ci{ 56362306a36Sopenharmony_ci const struct dpll_data dd = { 56462306a36Sopenharmony_ci .idlest_mask = 0x1, 56562306a36Sopenharmony_ci .enable_mask = 0x7, 56662306a36Sopenharmony_ci .autoidle_mask = 0x7, 56762306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 56862306a36Sopenharmony_ci .div1_mask = 0x7f, 56962306a36Sopenharmony_ci .max_multiplier = 2047, 57062306a36Sopenharmony_ci .max_divider = 128, 57162306a36Sopenharmony_ci .min_divider = 1, 57262306a36Sopenharmony_ci .m4xen_mask = 0x800, 57362306a36Sopenharmony_ci .lpmode_mask = 1 << 10, 57462306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 57562306a36Sopenharmony_ci }; 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd); 57862306a36Sopenharmony_ci} 57962306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap4_m4xen_dpll_clock, "ti,omap4-dpll-m4xen-clock", 58062306a36Sopenharmony_ci of_ti_omap4_m4xen_dpll_setup); 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_cistatic void __init of_ti_omap4_jtype_dpll_setup(struct device_node *node) 58362306a36Sopenharmony_ci{ 58462306a36Sopenharmony_ci const struct dpll_data dd = { 58562306a36Sopenharmony_ci .idlest_mask = 0x1, 58662306a36Sopenharmony_ci .enable_mask = 0x7, 58762306a36Sopenharmony_ci .autoidle_mask = 0x7, 58862306a36Sopenharmony_ci .mult_mask = 0xfff << 8, 58962306a36Sopenharmony_ci .div1_mask = 0xff, 59062306a36Sopenharmony_ci .max_multiplier = 4095, 59162306a36Sopenharmony_ci .max_divider = 256, 59262306a36Sopenharmony_ci .min_divider = 1, 59362306a36Sopenharmony_ci .sddiv_mask = 0xff << 24, 59462306a36Sopenharmony_ci .flags = DPLL_J_TYPE, 59562306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 59662306a36Sopenharmony_ci }; 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd); 59962306a36Sopenharmony_ci} 60062306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap4_jtype_dpll_clock, "ti,omap4-dpll-j-type-clock", 60162306a36Sopenharmony_ci of_ti_omap4_jtype_dpll_setup); 60262306a36Sopenharmony_ci#endif 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_cistatic void __init of_ti_am3_no_gate_dpll_setup(struct device_node *node) 60562306a36Sopenharmony_ci{ 60662306a36Sopenharmony_ci const struct dpll_data dd = { 60762306a36Sopenharmony_ci .idlest_mask = 0x1, 60862306a36Sopenharmony_ci .enable_mask = 0x7, 60962306a36Sopenharmony_ci .ssc_enable_mask = 0x1 << 12, 61062306a36Sopenharmony_ci .ssc_downspread_mask = 0x1 << 14, 61162306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 61262306a36Sopenharmony_ci .div1_mask = 0x7f, 61362306a36Sopenharmony_ci .ssc_deltam_int_mask = 0x3 << 18, 61462306a36Sopenharmony_ci .ssc_deltam_frac_mask = 0x3ffff, 61562306a36Sopenharmony_ci .ssc_modfreq_mant_mask = 0x7f, 61662306a36Sopenharmony_ci .ssc_modfreq_exp_mask = 0x7 << 8, 61762306a36Sopenharmony_ci .max_multiplier = 2047, 61862306a36Sopenharmony_ci .max_divider = 128, 61962306a36Sopenharmony_ci .min_divider = 1, 62062306a36Sopenharmony_ci .max_rate = 1000000000, 62162306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 62262306a36Sopenharmony_ci }; 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd); 62562306a36Sopenharmony_ci} 62662306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am3_no_gate_dpll_clock, "ti,am3-dpll-no-gate-clock", 62762306a36Sopenharmony_ci of_ti_am3_no_gate_dpll_setup); 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_cistatic void __init of_ti_am3_jtype_dpll_setup(struct device_node *node) 63062306a36Sopenharmony_ci{ 63162306a36Sopenharmony_ci const struct dpll_data dd = { 63262306a36Sopenharmony_ci .idlest_mask = 0x1, 63362306a36Sopenharmony_ci .enable_mask = 0x7, 63462306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 63562306a36Sopenharmony_ci .div1_mask = 0x7f, 63662306a36Sopenharmony_ci .max_multiplier = 4095, 63762306a36Sopenharmony_ci .max_divider = 256, 63862306a36Sopenharmony_ci .min_divider = 2, 63962306a36Sopenharmony_ci .flags = DPLL_J_TYPE, 64062306a36Sopenharmony_ci .max_rate = 2000000000, 64162306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 64262306a36Sopenharmony_ci }; 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 64562306a36Sopenharmony_ci} 64662306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am3_jtype_dpll_clock, "ti,am3-dpll-j-type-clock", 64762306a36Sopenharmony_ci of_ti_am3_jtype_dpll_setup); 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_cistatic void __init of_ti_am3_no_gate_jtype_dpll_setup(struct device_node *node) 65062306a36Sopenharmony_ci{ 65162306a36Sopenharmony_ci const struct dpll_data dd = { 65262306a36Sopenharmony_ci .idlest_mask = 0x1, 65362306a36Sopenharmony_ci .enable_mask = 0x7, 65462306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 65562306a36Sopenharmony_ci .div1_mask = 0x7f, 65662306a36Sopenharmony_ci .max_multiplier = 2047, 65762306a36Sopenharmony_ci .max_divider = 128, 65862306a36Sopenharmony_ci .min_divider = 1, 65962306a36Sopenharmony_ci .max_rate = 2000000000, 66062306a36Sopenharmony_ci .flags = DPLL_J_TYPE, 66162306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 66262306a36Sopenharmony_ci }; 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd); 66562306a36Sopenharmony_ci} 66662306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am3_no_gate_jtype_dpll_clock, 66762306a36Sopenharmony_ci "ti,am3-dpll-no-gate-j-type-clock", 66862306a36Sopenharmony_ci of_ti_am3_no_gate_jtype_dpll_setup); 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_cistatic void __init of_ti_am3_dpll_setup(struct device_node *node) 67162306a36Sopenharmony_ci{ 67262306a36Sopenharmony_ci const struct dpll_data dd = { 67362306a36Sopenharmony_ci .idlest_mask = 0x1, 67462306a36Sopenharmony_ci .enable_mask = 0x7, 67562306a36Sopenharmony_ci .ssc_enable_mask = 0x1 << 12, 67662306a36Sopenharmony_ci .ssc_downspread_mask = 0x1 << 14, 67762306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 67862306a36Sopenharmony_ci .div1_mask = 0x7f, 67962306a36Sopenharmony_ci .ssc_deltam_int_mask = 0x3 << 18, 68062306a36Sopenharmony_ci .ssc_deltam_frac_mask = 0x3ffff, 68162306a36Sopenharmony_ci .ssc_modfreq_mant_mask = 0x7f, 68262306a36Sopenharmony_ci .ssc_modfreq_exp_mask = 0x7 << 8, 68362306a36Sopenharmony_ci .max_multiplier = 2047, 68462306a36Sopenharmony_ci .max_divider = 128, 68562306a36Sopenharmony_ci .min_divider = 1, 68662306a36Sopenharmony_ci .max_rate = 1000000000, 68762306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 68862306a36Sopenharmony_ci }; 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 69162306a36Sopenharmony_ci} 69262306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am3_dpll_clock, "ti,am3-dpll-clock", of_ti_am3_dpll_setup); 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic void __init of_ti_am3_core_dpll_setup(struct device_node *node) 69562306a36Sopenharmony_ci{ 69662306a36Sopenharmony_ci const struct dpll_data dd = { 69762306a36Sopenharmony_ci .idlest_mask = 0x1, 69862306a36Sopenharmony_ci .enable_mask = 0x7, 69962306a36Sopenharmony_ci .mult_mask = 0x7ff << 8, 70062306a36Sopenharmony_ci .div1_mask = 0x7f, 70162306a36Sopenharmony_ci .max_multiplier = 2047, 70262306a36Sopenharmony_ci .max_divider = 128, 70362306a36Sopenharmony_ci .min_divider = 1, 70462306a36Sopenharmony_ci .max_rate = 1000000000, 70562306a36Sopenharmony_ci .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 70662306a36Sopenharmony_ci }; 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd); 70962306a36Sopenharmony_ci} 71062306a36Sopenharmony_ciCLK_OF_DECLARE(ti_am3_core_dpll_clock, "ti,am3-dpll-core-clock", 71162306a36Sopenharmony_ci of_ti_am3_core_dpll_setup); 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_cistatic void __init of_ti_omap2_core_dpll_setup(struct device_node *node) 71462306a36Sopenharmony_ci{ 71562306a36Sopenharmony_ci const struct dpll_data dd = { 71662306a36Sopenharmony_ci .enable_mask = 0x3, 71762306a36Sopenharmony_ci .mult_mask = 0x3ff << 12, 71862306a36Sopenharmony_ci .div1_mask = 0xf << 8, 71962306a36Sopenharmony_ci .max_divider = 16, 72062306a36Sopenharmony_ci .min_divider = 1, 72162306a36Sopenharmony_ci }; 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci of_ti_dpll_setup(node, &omap2_dpll_core_ck_ops, &dd); 72462306a36Sopenharmony_ci} 72562306a36Sopenharmony_ciCLK_OF_DECLARE(ti_omap2_core_dpll_clock, "ti,omap2-dpll-core-clock", 72662306a36Sopenharmony_ci of_ti_omap2_core_dpll_setup); 727