162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * DRA7 Clock init
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Tero Kristo (t-kristo@ti.com)
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/list.h>
1262306a36Sopenharmony_ci#include <linux/clk.h>
1362306a36Sopenharmony_ci#include <linux/clkdev.h>
1462306a36Sopenharmony_ci#include <linux/clk/ti.h>
1562306a36Sopenharmony_ci#include <dt-bindings/clock/dra7.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clock.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define DRA7_DPLL_GMAC_DEFFREQ				1000000000
2062306a36Sopenharmony_ci#define DRA7_DPLL_USB_DEFFREQ				960000000
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_mpu_clkctrl_regs[] __initconst = {
2362306a36Sopenharmony_ci	{ DRA7_MPU_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
2462306a36Sopenharmony_ci	{ 0 },
2562306a36Sopenharmony_ci};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_dsp1_clkctrl_regs[] __initconst = {
2862306a36Sopenharmony_ci	{ DRA7_DSP1_MMU0_DSP1_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_dsp_m2_ck" },
2962306a36Sopenharmony_ci	{ 0 },
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic const char * const dra7_ipu1_gfclk_mux_parents[] __initconst = {
3362306a36Sopenharmony_ci	"dpll_abe_m2x2_ck",
3462306a36Sopenharmony_ci	"dpll_core_h22x2_ck",
3562306a36Sopenharmony_ci	NULL,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mmu_ipu1_bit_data[] __initconst = {
3962306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_ipu1_gfclk_mux_parents, NULL },
4062306a36Sopenharmony_ci	{ 0 },
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_ipu1_clkctrl_regs[] __initconst = {
4462306a36Sopenharmony_ci	{ DRA7_IPU1_MMU_IPU1_CLKCTRL, dra7_mmu_ipu1_bit_data, CLKF_HW_SUP | CLKF_NO_IDLEST, "ipu1-clkctrl:0000:24" },
4562306a36Sopenharmony_ci	{ 0 },
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistatic const char * const dra7_mcasp1_aux_gfclk_mux_parents[] __initconst = {
4962306a36Sopenharmony_ci	"per_abe_x1_gfclk2_div",
5062306a36Sopenharmony_ci	"video1_clk2_div",
5162306a36Sopenharmony_ci	"video2_clk2_div",
5262306a36Sopenharmony_ci	"hdmi_clk2_div",
5362306a36Sopenharmony_ci	NULL,
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic const char * const dra7_mcasp1_ahclkx_mux_parents[] __initconst = {
5762306a36Sopenharmony_ci	"abe_24m_fclk",
5862306a36Sopenharmony_ci	"abe_sys_clk_div",
5962306a36Sopenharmony_ci	"func_24m_clk",
6062306a36Sopenharmony_ci	"atl_clkin3_ck",
6162306a36Sopenharmony_ci	"atl_clkin2_ck",
6262306a36Sopenharmony_ci	"atl_clkin1_ck",
6362306a36Sopenharmony_ci	"atl_clkin0_ck",
6462306a36Sopenharmony_ci	"sys_clkin2",
6562306a36Sopenharmony_ci	"ref_clkin0_ck",
6662306a36Sopenharmony_ci	"ref_clkin1_ck",
6762306a36Sopenharmony_ci	"ref_clkin2_ck",
6862306a36Sopenharmony_ci	"ref_clkin3_ck",
6962306a36Sopenharmony_ci	"mlb_clk",
7062306a36Sopenharmony_ci	"mlbp_clk",
7162306a36Sopenharmony_ci	NULL,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp1_bit_data[] __initconst = {
7562306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
7662306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
7762306a36Sopenharmony_ci	{ 28, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
7862306a36Sopenharmony_ci	{ 0 },
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic const char * const dra7_timer5_gfclk_mux_parents[] __initconst = {
8262306a36Sopenharmony_ci	"timer_sys_clk_div",
8362306a36Sopenharmony_ci	"sys_32k_ck",
8462306a36Sopenharmony_ci	"sys_clkin2",
8562306a36Sopenharmony_ci	"ref_clkin0_ck",
8662306a36Sopenharmony_ci	"ref_clkin1_ck",
8762306a36Sopenharmony_ci	"ref_clkin2_ck",
8862306a36Sopenharmony_ci	"ref_clkin3_ck",
8962306a36Sopenharmony_ci	"abe_giclk_div",
9062306a36Sopenharmony_ci	"video1_div_clk",
9162306a36Sopenharmony_ci	"video2_div_clk",
9262306a36Sopenharmony_ci	"hdmi_div_clk",
9362306a36Sopenharmony_ci	"clkoutmux0_clk_mux",
9462306a36Sopenharmony_ci	NULL,
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer5_bit_data[] __initconst = {
9862306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
9962306a36Sopenharmony_ci	{ 0 },
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer6_bit_data[] __initconst = {
10362306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
10462306a36Sopenharmony_ci	{ 0 },
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer7_bit_data[] __initconst = {
10862306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
10962306a36Sopenharmony_ci	{ 0 },
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer8_bit_data[] __initconst = {
11362306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
11462306a36Sopenharmony_ci	{ 0 },
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const char * const dra7_uart6_gfclk_mux_parents[] __initconst = {
11862306a36Sopenharmony_ci	"func_48m_fclk",
11962306a36Sopenharmony_ci	"dpll_per_m2x2_ck",
12062306a36Sopenharmony_ci	NULL,
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart6_bit_data[] __initconst = {
12462306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
12562306a36Sopenharmony_ci	{ 0 },
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_ipu_clkctrl_regs[] __initconst = {
12962306a36Sopenharmony_ci	{ DRA7_IPU_MCASP1_CLKCTRL, dra7_mcasp1_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0000:22" },
13062306a36Sopenharmony_ci	{ DRA7_IPU_TIMER5_CLKCTRL, dra7_timer5_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0008:24" },
13162306a36Sopenharmony_ci	{ DRA7_IPU_TIMER6_CLKCTRL, dra7_timer6_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0010:24" },
13262306a36Sopenharmony_ci	{ DRA7_IPU_TIMER7_CLKCTRL, dra7_timer7_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0018:24" },
13362306a36Sopenharmony_ci	{ DRA7_IPU_TIMER8_CLKCTRL, dra7_timer8_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0020:24" },
13462306a36Sopenharmony_ci	{ DRA7_IPU_I2C5_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
13562306a36Sopenharmony_ci	{ DRA7_IPU_UART6_CLKCTRL, dra7_uart6_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0030:24" },
13662306a36Sopenharmony_ci	{ 0 },
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_dsp2_clkctrl_regs[] __initconst = {
14062306a36Sopenharmony_ci	{ DRA7_DSP2_MMU0_DSP2_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_dsp_m2_ck" },
14162306a36Sopenharmony_ci	{ 0 },
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_rtc_clkctrl_regs[] __initconst = {
14562306a36Sopenharmony_ci	{ DRA7_RTC_RTCSS_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
14662306a36Sopenharmony_ci	{ 0 },
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic const char * const dra7_cam_gfclk_mux_parents[] __initconst = {
15062306a36Sopenharmony_ci	"l3_iclk_div",
15162306a36Sopenharmony_ci	"core_iss_main_clk",
15262306a36Sopenharmony_ci	NULL,
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_cam_bit_data[] __initconst = {
15662306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_cam_gfclk_mux_parents, NULL },
15762306a36Sopenharmony_ci	{ 0 },
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_cam_clkctrl_regs[] __initconst = {
16162306a36Sopenharmony_ci	{ DRA7_CAM_VIP1_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
16262306a36Sopenharmony_ci	{ DRA7_CAM_VIP2_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
16362306a36Sopenharmony_ci	{ DRA7_CAM_VIP3_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
16462306a36Sopenharmony_ci	{ 0 },
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_vpe_clkctrl_regs[] __initconst = {
16862306a36Sopenharmony_ci	{ DRA7_VPE_VPE_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h23x2_ck" },
16962306a36Sopenharmony_ci	{ 0 },
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_coreaon_clkctrl_regs[] __initconst = {
17362306a36Sopenharmony_ci	{ DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "wkupaon_iclk_mux" },
17462306a36Sopenharmony_ci	{ DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL, NULL, CLKF_SW_SUP, "wkupaon_iclk_mux" },
17562306a36Sopenharmony_ci	{ 0 },
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l3main1_clkctrl_regs[] __initconst = {
17962306a36Sopenharmony_ci	{ DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_iclk_div" },
18062306a36Sopenharmony_ci	{ DRA7_L3MAIN1_GPMC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
18162306a36Sopenharmony_ci	{ DRA7_L3MAIN1_TPCC_CLKCTRL, NULL, 0, "l3_iclk_div" },
18262306a36Sopenharmony_ci	{ DRA7_L3MAIN1_TPTC0_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
18362306a36Sopenharmony_ci	{ DRA7_L3MAIN1_TPTC1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
18462306a36Sopenharmony_ci	{ DRA7_L3MAIN1_VCP1_CLKCTRL, NULL, 0, "l3_iclk_div" },
18562306a36Sopenharmony_ci	{ DRA7_L3MAIN1_VCP2_CLKCTRL, NULL, 0, "l3_iclk_div" },
18662306a36Sopenharmony_ci	{ 0 },
18762306a36Sopenharmony_ci};
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_ipu2_clkctrl_regs[] __initconst = {
19062306a36Sopenharmony_ci	{ DRA7_IPU2_MMU_IPU2_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_core_h22x2_ck" },
19162306a36Sopenharmony_ci	{ 0 },
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_dma_clkctrl_regs[] __initconst = {
19562306a36Sopenharmony_ci	{ DRA7_DMA_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_iclk_div" },
19662306a36Sopenharmony_ci	{ 0 },
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_emif_clkctrl_regs[] __initconst = {
20062306a36Sopenharmony_ci	{ DRA7_EMIF_DMM_CLKCTRL, NULL, 0, "l3_iclk_div" },
20162306a36Sopenharmony_ci	{ 0 },
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic const char * const dra7_atl_dpll_clk_mux_parents[] __initconst = {
20562306a36Sopenharmony_ci	"sys_32k_ck",
20662306a36Sopenharmony_ci	"video1_clkin_ck",
20762306a36Sopenharmony_ci	"video2_clkin_ck",
20862306a36Sopenharmony_ci	"hdmi_clkin_ck",
20962306a36Sopenharmony_ci	NULL,
21062306a36Sopenharmony_ci};
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic const char * const dra7_atl_gfclk_mux_parents[] __initconst = {
21362306a36Sopenharmony_ci	"l3_iclk_div",
21462306a36Sopenharmony_ci	"dpll_abe_m2_ck",
21562306a36Sopenharmony_ci	"atl-clkctrl:0000:24",
21662306a36Sopenharmony_ci	NULL,
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_atl_bit_data[] __initconst = {
22062306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_atl_dpll_clk_mux_parents, NULL },
22162306a36Sopenharmony_ci	{ 26, TI_CLK_MUX, dra7_atl_gfclk_mux_parents, NULL },
22262306a36Sopenharmony_ci	{ 0 },
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_atl_clkctrl_regs[] __initconst = {
22662306a36Sopenharmony_ci	{ DRA7_ATL_ATL_CLKCTRL, dra7_atl_bit_data, CLKF_SW_SUP, "atl-clkctrl:0000:26" },
22762306a36Sopenharmony_ci	{ 0 },
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l4cfg_clkctrl_regs[] __initconst = {
23162306a36Sopenharmony_ci	{ DRA7_L4CFG_L4_CFG_CLKCTRL, NULL, 0, "l3_iclk_div" },
23262306a36Sopenharmony_ci	{ DRA7_L4CFG_SPINLOCK_CLKCTRL, NULL, 0, "l3_iclk_div" },
23362306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX1_CLKCTRL, NULL, 0, "l3_iclk_div" },
23462306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX2_CLKCTRL, NULL, 0, "l3_iclk_div" },
23562306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX3_CLKCTRL, NULL, 0, "l3_iclk_div" },
23662306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX4_CLKCTRL, NULL, 0, "l3_iclk_div" },
23762306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX5_CLKCTRL, NULL, 0, "l3_iclk_div" },
23862306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX6_CLKCTRL, NULL, 0, "l3_iclk_div" },
23962306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX7_CLKCTRL, NULL, 0, "l3_iclk_div" },
24062306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX8_CLKCTRL, NULL, 0, "l3_iclk_div" },
24162306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX9_CLKCTRL, NULL, 0, "l3_iclk_div" },
24262306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX10_CLKCTRL, NULL, 0, "l3_iclk_div" },
24362306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX11_CLKCTRL, NULL, 0, "l3_iclk_div" },
24462306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX12_CLKCTRL, NULL, 0, "l3_iclk_div" },
24562306a36Sopenharmony_ci	{ DRA7_L4CFG_MAILBOX13_CLKCTRL, NULL, 0, "l3_iclk_div" },
24662306a36Sopenharmony_ci	{ 0 },
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l3instr_clkctrl_regs[] __initconst = {
25062306a36Sopenharmony_ci	{ DRA7_L3INSTR_L3_MAIN_2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
25162306a36Sopenharmony_ci	{ DRA7_L3INSTR_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
25262306a36Sopenharmony_ci	{ 0 },
25362306a36Sopenharmony_ci};
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_iva_clkctrl_regs[] __initconst = {
25662306a36Sopenharmony_ci	{ DRA7_IVA_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_iva_h12x2_ck" },
25762306a36Sopenharmony_ci	{ DRA7_SL2IF_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_h12x2_ck" },
25862306a36Sopenharmony_ci	{ 0 },
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic const char * const dra7_dss_dss_clk_parents[] __initconst = {
26262306a36Sopenharmony_ci	"dpll_per_h12x2_ck",
26362306a36Sopenharmony_ci	NULL,
26462306a36Sopenharmony_ci};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic const char * const dra7_dss_48mhz_clk_parents[] __initconst = {
26762306a36Sopenharmony_ci	"func_48m_fclk",
26862306a36Sopenharmony_ci	NULL,
26962306a36Sopenharmony_ci};
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic const char * const dra7_dss_hdmi_clk_parents[] __initconst = {
27262306a36Sopenharmony_ci	"hdmi_dpll_clk_mux",
27362306a36Sopenharmony_ci	NULL,
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic const char * const dra7_dss_32khz_clk_parents[] __initconst = {
27762306a36Sopenharmony_ci	"sys_32k_ck",
27862306a36Sopenharmony_ci	NULL,
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic const char * const dra7_dss_video1_clk_parents[] __initconst = {
28262306a36Sopenharmony_ci	"video1_dpll_clk_mux",
28362306a36Sopenharmony_ci	NULL,
28462306a36Sopenharmony_ci};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic const char * const dra7_dss_video2_clk_parents[] __initconst = {
28762306a36Sopenharmony_ci	"video2_dpll_clk_mux",
28862306a36Sopenharmony_ci	NULL,
28962306a36Sopenharmony_ci};
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_dss_core_bit_data[] __initconst = {
29262306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_dss_clk_parents, NULL },
29362306a36Sopenharmony_ci	{ 9, TI_CLK_GATE, dra7_dss_48mhz_clk_parents, NULL },
29462306a36Sopenharmony_ci	{ 10, TI_CLK_GATE, dra7_dss_hdmi_clk_parents, NULL },
29562306a36Sopenharmony_ci	{ 11, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
29662306a36Sopenharmony_ci	{ 12, TI_CLK_GATE, dra7_dss_video1_clk_parents, NULL },
29762306a36Sopenharmony_ci	{ 13, TI_CLK_GATE, dra7_dss_video2_clk_parents, NULL },
29862306a36Sopenharmony_ci	{ 0 },
29962306a36Sopenharmony_ci};
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_dss_clkctrl_regs[] __initconst = {
30262306a36Sopenharmony_ci	{ DRA7_DSS_DSS_CORE_CLKCTRL, dra7_dss_core_bit_data, CLKF_SW_SUP, "dss-clkctrl:0000:8" },
30362306a36Sopenharmony_ci	{ DRA7_DSS_BB2D_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_h24x2_ck" },
30462306a36Sopenharmony_ci	{ 0 },
30562306a36Sopenharmony_ci};
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_cistatic const char * const dra7_gpu_core_mux_parents[] __initconst = {
30862306a36Sopenharmony_ci	"dpll_core_h14x2_ck",
30962306a36Sopenharmony_ci	"dpll_per_h14x2_ck",
31062306a36Sopenharmony_ci	"dpll_gpu_m2_ck",
31162306a36Sopenharmony_ci	NULL,
31262306a36Sopenharmony_ci};
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistatic const char * const dra7_gpu_hyd_mux_parents[] __initconst = {
31562306a36Sopenharmony_ci	"dpll_core_h14x2_ck",
31662306a36Sopenharmony_ci	"dpll_per_h14x2_ck",
31762306a36Sopenharmony_ci	"dpll_gpu_m2_ck",
31862306a36Sopenharmony_ci	NULL,
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpu_core_bit_data[] __initconst = {
32262306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_gpu_core_mux_parents, NULL, },
32362306a36Sopenharmony_ci	{ 26, TI_CLK_MUX, dra7_gpu_hyd_mux_parents, NULL, },
32462306a36Sopenharmony_ci	{ 0 },
32562306a36Sopenharmony_ci};
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_gpu_clkctrl_regs[] __initconst = {
32862306a36Sopenharmony_ci	{ DRA7_GPU_CLKCTRL, dra7_gpu_core_bit_data, CLKF_SW_SUP, "gpu-clkctrl:0000:24", },
32962306a36Sopenharmony_ci	{ 0 },
33062306a36Sopenharmony_ci};
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_cistatic const char * const dra7_mmc1_fclk_mux_parents[] __initconst = {
33362306a36Sopenharmony_ci	"func_128m_clk",
33462306a36Sopenharmony_ci	"dpll_per_m2x2_ck",
33562306a36Sopenharmony_ci	NULL,
33662306a36Sopenharmony_ci};
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic const char * const dra7_mmc1_fclk_div_parents[] __initconst = {
33962306a36Sopenharmony_ci	"l3init-clkctrl:0008:24",
34062306a36Sopenharmony_ci	NULL,
34162306a36Sopenharmony_ci};
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data dra7_mmc1_fclk_div_data __initconst = {
34462306a36Sopenharmony_ci	.max_div = 4,
34562306a36Sopenharmony_ci	.flags = CLK_DIVIDER_POWER_OF_TWO,
34662306a36Sopenharmony_ci};
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mmc1_bit_data[] __initconst = {
34962306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
35062306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mmc1_fclk_mux_parents, NULL },
35162306a36Sopenharmony_ci	{ 25, TI_CLK_DIVIDER, dra7_mmc1_fclk_div_parents, &dra7_mmc1_fclk_div_data },
35262306a36Sopenharmony_ci	{ 0 },
35362306a36Sopenharmony_ci};
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic const char * const dra7_mmc2_fclk_div_parents[] __initconst = {
35662306a36Sopenharmony_ci	"l3init-clkctrl:0010:24",
35762306a36Sopenharmony_ci	NULL,
35862306a36Sopenharmony_ci};
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data dra7_mmc2_fclk_div_data __initconst = {
36162306a36Sopenharmony_ci	.max_div = 4,
36262306a36Sopenharmony_ci	.flags = CLK_DIVIDER_POWER_OF_TWO,
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mmc2_bit_data[] __initconst = {
36662306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
36762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mmc1_fclk_mux_parents, NULL },
36862306a36Sopenharmony_ci	{ 25, TI_CLK_DIVIDER, dra7_mmc2_fclk_div_parents, &dra7_mmc2_fclk_div_data },
36962306a36Sopenharmony_ci	{ 0 },
37062306a36Sopenharmony_ci};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic const char * const dra7_usb_otg_ss2_refclk960m_parents[] __initconst = {
37362306a36Sopenharmony_ci	"l3init_960m_gfclk",
37462306a36Sopenharmony_ci	NULL,
37562306a36Sopenharmony_ci};
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_usb_otg_ss2_bit_data[] __initconst = {
37862306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_usb_otg_ss2_refclk960m_parents, NULL },
37962306a36Sopenharmony_ci	{ 0 },
38062306a36Sopenharmony_ci};
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_cistatic const char * const dra7_sata_ref_clk_parents[] __initconst = {
38362306a36Sopenharmony_ci	"sys_clkin1",
38462306a36Sopenharmony_ci	NULL,
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_sata_bit_data[] __initconst = {
38862306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_sata_ref_clk_parents, NULL },
38962306a36Sopenharmony_ci	{ 0 },
39062306a36Sopenharmony_ci};
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_usb_otg_ss1_bit_data[] __initconst = {
39362306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_usb_otg_ss2_refclk960m_parents, NULL },
39462306a36Sopenharmony_ci	{ 0 },
39562306a36Sopenharmony_ci};
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l3init_clkctrl_regs[] __initconst = {
39862306a36Sopenharmony_ci	{ DRA7_L3INIT_MMC1_CLKCTRL, dra7_mmc1_bit_data, CLKF_SW_SUP, "l3init-clkctrl:0008:25" },
39962306a36Sopenharmony_ci	{ DRA7_L3INIT_MMC2_CLKCTRL, dra7_mmc2_bit_data, CLKF_SW_SUP, "l3init-clkctrl:0010:25" },
40062306a36Sopenharmony_ci	{ DRA7_L3INIT_USB_OTG_SS2_CLKCTRL, dra7_usb_otg_ss2_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
40162306a36Sopenharmony_ci	{ DRA7_L3INIT_USB_OTG_SS3_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
40262306a36Sopenharmony_ci	{ DRA7_L3INIT_USB_OTG_SS4_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_DRA74 | CLKF_SOC_DRA76, "dpll_core_h13x2_ck" },
40362306a36Sopenharmony_ci	{ DRA7_L3INIT_SATA_CLKCTRL, dra7_sata_bit_data, CLKF_SW_SUP, "func_48m_fclk" },
40462306a36Sopenharmony_ci	{ DRA7_L3INIT_OCP2SCP1_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
40562306a36Sopenharmony_ci	{ DRA7_L3INIT_OCP2SCP3_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
40662306a36Sopenharmony_ci	{ DRA7_L3INIT_USB_OTG_SS1_CLKCTRL, dra7_usb_otg_ss1_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
40762306a36Sopenharmony_ci	{ 0 },
40862306a36Sopenharmony_ci};
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_cistatic const char * const dra7_optfclk_pciephy1_clk_parents[] __initconst = {
41162306a36Sopenharmony_ci	"apll_pcie_ck",
41262306a36Sopenharmony_ci	NULL,
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic const char * const dra7_optfclk_pciephy1_div_clk_parents[] __initconst = {
41662306a36Sopenharmony_ci	"optfclk_pciephy_div",
41762306a36Sopenharmony_ci	NULL,
41862306a36Sopenharmony_ci};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_pcie1_bit_data[] __initconst = {
42162306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
42262306a36Sopenharmony_ci	{ 9, TI_CLK_GATE, dra7_optfclk_pciephy1_clk_parents, NULL },
42362306a36Sopenharmony_ci	{ 10, TI_CLK_GATE, dra7_optfclk_pciephy1_div_clk_parents, NULL },
42462306a36Sopenharmony_ci	{ 0 },
42562306a36Sopenharmony_ci};
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_pcie2_bit_data[] __initconst = {
42862306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
42962306a36Sopenharmony_ci	{ 9, TI_CLK_GATE, dra7_optfclk_pciephy1_clk_parents, NULL },
43062306a36Sopenharmony_ci	{ 10, TI_CLK_GATE, dra7_optfclk_pciephy1_div_clk_parents, NULL },
43162306a36Sopenharmony_ci	{ 0 },
43262306a36Sopenharmony_ci};
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_pcie_clkctrl_regs[] __initconst = {
43562306a36Sopenharmony_ci	{ DRA7_PCIE_PCIE1_CLKCTRL, dra7_pcie1_bit_data, CLKF_SW_SUP, "l4_root_clk_div" },
43662306a36Sopenharmony_ci	{ DRA7_PCIE_PCIE2_CLKCTRL, dra7_pcie2_bit_data, CLKF_SW_SUP, "l4_root_clk_div" },
43762306a36Sopenharmony_ci	{ 0 },
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const char * const dra7_rmii_50mhz_clk_mux_parents[] __initconst = {
44162306a36Sopenharmony_ci	"dpll_gmac_h11x2_ck",
44262306a36Sopenharmony_ci	"rmii_clk_ck",
44362306a36Sopenharmony_ci	NULL,
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic const char * const dra7_gmac_rft_clk_mux_parents[] __initconst = {
44762306a36Sopenharmony_ci	"video1_clkin_ck",
44862306a36Sopenharmony_ci	"video2_clkin_ck",
44962306a36Sopenharmony_ci	"dpll_abe_m2_ck",
45062306a36Sopenharmony_ci	"hdmi_clkin_ck",
45162306a36Sopenharmony_ci	"l3_iclk_div",
45262306a36Sopenharmony_ci	NULL,
45362306a36Sopenharmony_ci};
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gmac_bit_data[] __initconst = {
45662306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_rmii_50mhz_clk_mux_parents, NULL },
45762306a36Sopenharmony_ci	{ 25, TI_CLK_MUX, dra7_gmac_rft_clk_mux_parents, NULL },
45862306a36Sopenharmony_ci	{ 0 },
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_gmac_clkctrl_regs[] __initconst = {
46262306a36Sopenharmony_ci	{ DRA7_GMAC_GMAC_CLKCTRL, dra7_gmac_bit_data, CLKF_SW_SUP, "gmac_main_clk" },
46362306a36Sopenharmony_ci	{ 0 },
46462306a36Sopenharmony_ci};
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cistatic const char * const dra7_timer10_gfclk_mux_parents[] __initconst = {
46762306a36Sopenharmony_ci	"timer_sys_clk_div",
46862306a36Sopenharmony_ci	"sys_32k_ck",
46962306a36Sopenharmony_ci	"sys_clkin2",
47062306a36Sopenharmony_ci	"ref_clkin0_ck",
47162306a36Sopenharmony_ci	"ref_clkin1_ck",
47262306a36Sopenharmony_ci	"ref_clkin2_ck",
47362306a36Sopenharmony_ci	"ref_clkin3_ck",
47462306a36Sopenharmony_ci	"abe_giclk_div",
47562306a36Sopenharmony_ci	"video1_div_clk",
47662306a36Sopenharmony_ci	"video2_div_clk",
47762306a36Sopenharmony_ci	"hdmi_div_clk",
47862306a36Sopenharmony_ci	NULL,
47962306a36Sopenharmony_ci};
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer10_bit_data[] __initconst = {
48262306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
48362306a36Sopenharmony_ci	{ 0 },
48462306a36Sopenharmony_ci};
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer11_bit_data[] __initconst = {
48762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
48862306a36Sopenharmony_ci	{ 0 },
48962306a36Sopenharmony_ci};
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer2_bit_data[] __initconst = {
49262306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
49362306a36Sopenharmony_ci	{ 0 },
49462306a36Sopenharmony_ci};
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer3_bit_data[] __initconst = {
49762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
49862306a36Sopenharmony_ci	{ 0 },
49962306a36Sopenharmony_ci};
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer4_bit_data[] __initconst = {
50262306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
50362306a36Sopenharmony_ci	{ 0 },
50462306a36Sopenharmony_ci};
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer9_bit_data[] __initconst = {
50762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
50862306a36Sopenharmony_ci	{ 0 },
50962306a36Sopenharmony_ci};
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio2_bit_data[] __initconst = {
51262306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
51362306a36Sopenharmony_ci	{ 0 },
51462306a36Sopenharmony_ci};
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio3_bit_data[] __initconst = {
51762306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
51862306a36Sopenharmony_ci	{ 0 },
51962306a36Sopenharmony_ci};
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio4_bit_data[] __initconst = {
52262306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
52362306a36Sopenharmony_ci	{ 0 },
52462306a36Sopenharmony_ci};
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio5_bit_data[] __initconst = {
52762306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
52862306a36Sopenharmony_ci	{ 0 },
52962306a36Sopenharmony_ci};
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio6_bit_data[] __initconst = {
53262306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
53362306a36Sopenharmony_ci	{ 0 },
53462306a36Sopenharmony_ci};
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio7_bit_data[] __initconst = {
53762306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
53862306a36Sopenharmony_ci	{ 0 },
53962306a36Sopenharmony_ci};
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio8_bit_data[] __initconst = {
54262306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
54362306a36Sopenharmony_ci	{ 0 },
54462306a36Sopenharmony_ci};
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic const char * const dra7_mmc3_gfclk_div_parents[] __initconst = {
54762306a36Sopenharmony_ci	"l4per-clkctrl:00f8:24",
54862306a36Sopenharmony_ci	NULL,
54962306a36Sopenharmony_ci};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data dra7_mmc3_gfclk_div_data __initconst = {
55262306a36Sopenharmony_ci	.max_div = 4,
55362306a36Sopenharmony_ci	.flags = CLK_DIVIDER_POWER_OF_TWO,
55462306a36Sopenharmony_ci};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mmc3_bit_data[] __initconst = {
55762306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
55862306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
55962306a36Sopenharmony_ci	{ 25, TI_CLK_DIVIDER, dra7_mmc3_gfclk_div_parents, &dra7_mmc3_gfclk_div_data },
56062306a36Sopenharmony_ci	{ 0 },
56162306a36Sopenharmony_ci};
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_cistatic const char * const dra7_mmc4_gfclk_div_parents[] __initconst = {
56462306a36Sopenharmony_ci	"l4per-clkctrl:0100:24",
56562306a36Sopenharmony_ci	NULL,
56662306a36Sopenharmony_ci};
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data dra7_mmc4_gfclk_div_data __initconst = {
56962306a36Sopenharmony_ci	.max_div = 4,
57062306a36Sopenharmony_ci	.flags = CLK_DIVIDER_POWER_OF_TWO,
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mmc4_bit_data[] __initconst = {
57462306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
57562306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
57662306a36Sopenharmony_ci	{ 25, TI_CLK_DIVIDER, dra7_mmc4_gfclk_div_parents, &dra7_mmc4_gfclk_div_data },
57762306a36Sopenharmony_ci	{ 0 },
57862306a36Sopenharmony_ci};
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart1_bit_data[] __initconst = {
58162306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
58262306a36Sopenharmony_ci	{ 0 },
58362306a36Sopenharmony_ci};
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart2_bit_data[] __initconst = {
58662306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
58762306a36Sopenharmony_ci	{ 0 },
58862306a36Sopenharmony_ci};
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart3_bit_data[] __initconst = {
59162306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
59262306a36Sopenharmony_ci	{ 0 },
59362306a36Sopenharmony_ci};
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart4_bit_data[] __initconst = {
59662306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
59762306a36Sopenharmony_ci	{ 0 },
59862306a36Sopenharmony_ci};
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart5_bit_data[] __initconst = {
60162306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
60262306a36Sopenharmony_ci	{ 0 },
60362306a36Sopenharmony_ci};
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l4per_clkctrl_regs[] __initconst = {
60662306a36Sopenharmony_ci	{ DRA7_L4PER_TIMER10_CLKCTRL, dra7_timer10_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0000:24" },
60762306a36Sopenharmony_ci	{ DRA7_L4PER_TIMER11_CLKCTRL, dra7_timer11_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0008:24" },
60862306a36Sopenharmony_ci	{ DRA7_L4PER_TIMER2_CLKCTRL, dra7_timer2_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0010:24" },
60962306a36Sopenharmony_ci	{ DRA7_L4PER_TIMER3_CLKCTRL, dra7_timer3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0018:24" },
61062306a36Sopenharmony_ci	{ DRA7_L4PER_TIMER4_CLKCTRL, dra7_timer4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0020:24" },
61162306a36Sopenharmony_ci	{ DRA7_L4PER_TIMER9_CLKCTRL, dra7_timer9_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0028:24" },
61262306a36Sopenharmony_ci	{ DRA7_L4PER_ELM_CLKCTRL, NULL, 0, "l3_iclk_div" },
61362306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO2_CLKCTRL, dra7_gpio2_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
61462306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO3_CLKCTRL, dra7_gpio3_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
61562306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO4_CLKCTRL, dra7_gpio4_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
61662306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO5_CLKCTRL, dra7_gpio5_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
61762306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO6_CLKCTRL, dra7_gpio6_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
61862306a36Sopenharmony_ci	{ DRA7_L4PER_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_fclk" },
61962306a36Sopenharmony_ci	{ DRA7_L4PER_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
62062306a36Sopenharmony_ci	{ DRA7_L4PER_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
62162306a36Sopenharmony_ci	{ DRA7_L4PER_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
62262306a36Sopenharmony_ci	{ DRA7_L4PER_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
62362306a36Sopenharmony_ci	{ DRA7_L4PER_L4_PER1_CLKCTRL, NULL, 0, "l3_iclk_div" },
62462306a36Sopenharmony_ci	{ DRA7_L4PER_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
62562306a36Sopenharmony_ci	{ DRA7_L4PER_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
62662306a36Sopenharmony_ci	{ DRA7_L4PER_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
62762306a36Sopenharmony_ci	{ DRA7_L4PER_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
62862306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO7_CLKCTRL, dra7_gpio7_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
62962306a36Sopenharmony_ci	{ DRA7_L4PER_GPIO8_CLKCTRL, dra7_gpio8_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
63062306a36Sopenharmony_ci	{ DRA7_L4PER_MMC3_CLKCTRL, dra7_mmc3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:00f8:25" },
63162306a36Sopenharmony_ci	{ DRA7_L4PER_MMC4_CLKCTRL, dra7_mmc4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0100:25" },
63262306a36Sopenharmony_ci	{ DRA7_L4PER_UART1_CLKCTRL, dra7_uart1_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0118:24" },
63362306a36Sopenharmony_ci	{ DRA7_L4PER_UART2_CLKCTRL, dra7_uart2_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0120:24" },
63462306a36Sopenharmony_ci	{ DRA7_L4PER_UART3_CLKCTRL, dra7_uart3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0128:24" },
63562306a36Sopenharmony_ci	{ DRA7_L4PER_UART4_CLKCTRL, dra7_uart4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0130:24" },
63662306a36Sopenharmony_ci	{ DRA7_L4PER_UART5_CLKCTRL, dra7_uart5_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0148:24" },
63762306a36Sopenharmony_ci	{ 0 },
63862306a36Sopenharmony_ci};
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l4sec_clkctrl_regs[] __initconst = {
64162306a36Sopenharmony_ci	{ DRA7_L4SEC_AES1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
64262306a36Sopenharmony_ci	{ DRA7_L4SEC_AES2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
64362306a36Sopenharmony_ci	{ DRA7_L4SEC_DES_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
64462306a36Sopenharmony_ci	{ DRA7_L4SEC_RNG_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l4_root_clk_div" },
64562306a36Sopenharmony_ci	{ DRA7_L4SEC_SHAM_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
64662306a36Sopenharmony_ci	{ DRA7_L4SEC_SHAM2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
64762306a36Sopenharmony_ci	{ 0 },
64862306a36Sopenharmony_ci};
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_cistatic const char * const dra7_qspi_gfclk_mux_parents[] __initconst = {
65162306a36Sopenharmony_ci	"func_128m_clk",
65262306a36Sopenharmony_ci	"dpll_per_h13x2_ck",
65362306a36Sopenharmony_ci	NULL,
65462306a36Sopenharmony_ci};
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cistatic const char * const dra7_qspi_gfclk_div_parents[] __initconst = {
65762306a36Sopenharmony_ci	"l4per2-clkctrl:012c:24",
65862306a36Sopenharmony_ci	NULL,
65962306a36Sopenharmony_ci};
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data dra7_qspi_gfclk_div_data __initconst = {
66262306a36Sopenharmony_ci	.max_div = 4,
66362306a36Sopenharmony_ci	.flags = CLK_DIVIDER_POWER_OF_TWO,
66462306a36Sopenharmony_ci};
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_qspi_bit_data[] __initconst = {
66762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_qspi_gfclk_mux_parents, NULL },
66862306a36Sopenharmony_ci	{ 25, TI_CLK_DIVIDER, dra7_qspi_gfclk_div_parents, &dra7_qspi_gfclk_div_data },
66962306a36Sopenharmony_ci	{ 0 },
67062306a36Sopenharmony_ci};
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp2_bit_data[] __initconst = {
67362306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
67462306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
67562306a36Sopenharmony_ci	{ 28, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
67662306a36Sopenharmony_ci	{ 0 },
67762306a36Sopenharmony_ci};
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp3_bit_data[] __initconst = {
68062306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
68162306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
68262306a36Sopenharmony_ci	{ 0 },
68362306a36Sopenharmony_ci};
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp5_bit_data[] __initconst = {
68662306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
68762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
68862306a36Sopenharmony_ci	{ 0 },
68962306a36Sopenharmony_ci};
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp8_bit_data[] __initconst = {
69262306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
69362306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
69462306a36Sopenharmony_ci	{ 0 },
69562306a36Sopenharmony_ci};
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp4_bit_data[] __initconst = {
69862306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
69962306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
70062306a36Sopenharmony_ci	{ 0 },
70162306a36Sopenharmony_ci};
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart7_bit_data[] __initconst = {
70462306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
70562306a36Sopenharmony_ci	{ 0 },
70662306a36Sopenharmony_ci};
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart8_bit_data[] __initconst = {
70962306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
71062306a36Sopenharmony_ci	{ 0 },
71162306a36Sopenharmony_ci};
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart9_bit_data[] __initconst = {
71462306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
71562306a36Sopenharmony_ci	{ 0 },
71662306a36Sopenharmony_ci};
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp6_bit_data[] __initconst = {
71962306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
72062306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
72162306a36Sopenharmony_ci	{ 0 },
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_mcasp7_bit_data[] __initconst = {
72562306a36Sopenharmony_ci	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
72662306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
72762306a36Sopenharmony_ci	{ 0 },
72862306a36Sopenharmony_ci};
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l4per2_clkctrl_regs[] __initconst = {
73162306a36Sopenharmony_ci	{ DRA7_L4PER2_L4_PER2_CLKCTRL, NULL, 0, "l3_iclk_div" },
73262306a36Sopenharmony_ci	{ DRA7_L4PER2_PRUSS1_CLKCTRL, NULL, CLKF_SW_SUP, "" },
73362306a36Sopenharmony_ci	{ DRA7_L4PER2_PRUSS2_CLKCTRL, NULL, CLKF_SW_SUP, "" },
73462306a36Sopenharmony_ci	{ DRA7_L4PER2_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
73562306a36Sopenharmony_ci	{ DRA7_L4PER2_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
73662306a36Sopenharmony_ci	{ DRA7_L4PER2_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
73762306a36Sopenharmony_ci	{ DRA7_L4PER2_QSPI_CLKCTRL, dra7_qspi_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:012c:25" },
73862306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP2_CLKCTRL, dra7_mcasp2_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:0154:22" },
73962306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP3_CLKCTRL, dra7_mcasp3_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:015c:22" },
74062306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP5_CLKCTRL, dra7_mcasp5_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:016c:22" },
74162306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP8_CLKCTRL, dra7_mcasp8_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:0184:22" },
74262306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP4_CLKCTRL, dra7_mcasp4_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:018c:22" },
74362306a36Sopenharmony_ci	{ DRA7_L4PER2_UART7_CLKCTRL, dra7_uart7_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01c4:24" },
74462306a36Sopenharmony_ci	{ DRA7_L4PER2_UART8_CLKCTRL, dra7_uart8_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01d4:24" },
74562306a36Sopenharmony_ci	{ DRA7_L4PER2_UART9_CLKCTRL, dra7_uart9_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01dc:24" },
74662306a36Sopenharmony_ci	{ DRA7_L4PER2_DCAN2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin1" },
74762306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP6_CLKCTRL, dra7_mcasp6_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01f8:22" },
74862306a36Sopenharmony_ci	{ DRA7_L4PER2_MCASP7_CLKCTRL, dra7_mcasp7_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01fc:22" },
74962306a36Sopenharmony_ci	{ 0 },
75062306a36Sopenharmony_ci};
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer13_bit_data[] __initconst = {
75362306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
75462306a36Sopenharmony_ci	{ 0 },
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer14_bit_data[] __initconst = {
75862306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
75962306a36Sopenharmony_ci	{ 0 },
76062306a36Sopenharmony_ci};
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer15_bit_data[] __initconst = {
76362306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
76462306a36Sopenharmony_ci	{ 0 },
76562306a36Sopenharmony_ci};
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer16_bit_data[] __initconst = {
76862306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
76962306a36Sopenharmony_ci	{ 0 },
77062306a36Sopenharmony_ci};
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_l4per3_clkctrl_regs[] __initconst = {
77362306a36Sopenharmony_ci	{ DRA7_L4PER3_L4_PER3_CLKCTRL, NULL, 0, "l3_iclk_div" },
77462306a36Sopenharmony_ci	{ DRA7_L4PER3_TIMER13_CLKCTRL, dra7_timer13_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00b4:24" },
77562306a36Sopenharmony_ci	{ DRA7_L4PER3_TIMER14_CLKCTRL, dra7_timer14_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00bc:24" },
77662306a36Sopenharmony_ci	{ DRA7_L4PER3_TIMER15_CLKCTRL, dra7_timer15_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00c4:24" },
77762306a36Sopenharmony_ci	{ DRA7_L4PER3_TIMER16_CLKCTRL, dra7_timer16_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:011c:24" },
77862306a36Sopenharmony_ci	{ 0 },
77962306a36Sopenharmony_ci};
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_gpio1_bit_data[] __initconst = {
78262306a36Sopenharmony_ci	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
78362306a36Sopenharmony_ci	{ 0 },
78462306a36Sopenharmony_ci};
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_timer1_bit_data[] __initconst = {
78762306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
78862306a36Sopenharmony_ci	{ 0 },
78962306a36Sopenharmony_ci};
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_uart10_bit_data[] __initconst = {
79262306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
79362306a36Sopenharmony_ci	{ 0 },
79462306a36Sopenharmony_ci};
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_cistatic const char * const dra7_dcan1_sys_clk_mux_parents[] __initconst = {
79762306a36Sopenharmony_ci	"sys_clkin1",
79862306a36Sopenharmony_ci	"sys_clkin2",
79962306a36Sopenharmony_ci	NULL,
80062306a36Sopenharmony_ci};
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data dra7_dcan1_bit_data[] __initconst = {
80362306a36Sopenharmony_ci	{ 24, TI_CLK_MUX, dra7_dcan1_sys_clk_mux_parents, NULL },
80462306a36Sopenharmony_ci	{ 0 },
80562306a36Sopenharmony_ci};
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data dra7_wkupaon_clkctrl_regs[] __initconst = {
80862306a36Sopenharmony_ci	{ DRA7_WKUPAON_L4_WKUP_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
80962306a36Sopenharmony_ci	{ DRA7_WKUPAON_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
81062306a36Sopenharmony_ci	{ DRA7_WKUPAON_GPIO1_CLKCTRL, dra7_gpio1_bit_data, CLKF_HW_SUP, "wkupaon_iclk_mux" },
81162306a36Sopenharmony_ci	{ DRA7_WKUPAON_TIMER1_CLKCTRL, dra7_timer1_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0020:24" },
81262306a36Sopenharmony_ci	{ DRA7_WKUPAON_TIMER12_CLKCTRL, NULL, CLKF_SOC_NONSEC, "secure_32k_clk_src_ck" },
81362306a36Sopenharmony_ci	{ DRA7_WKUPAON_COUNTER_32K_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
81462306a36Sopenharmony_ci	{ DRA7_WKUPAON_UART10_CLKCTRL, dra7_uart10_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0060:24" },
81562306a36Sopenharmony_ci	{ DRA7_WKUPAON_DCAN1_CLKCTRL, dra7_dcan1_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0068:24" },
81662306a36Sopenharmony_ci	{ DRA7_WKUPAON_ADC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SOC_DRA76, "mcan_clk" },
81762306a36Sopenharmony_ci	{ 0 },
81862306a36Sopenharmony_ci};
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ciconst struct omap_clkctrl_data dra7_clkctrl_data[] __initconst = {
82162306a36Sopenharmony_ci	{ 0x4a005320, dra7_mpu_clkctrl_regs },
82262306a36Sopenharmony_ci	{ 0x4a005420, dra7_dsp1_clkctrl_regs },
82362306a36Sopenharmony_ci	{ 0x4a005520, dra7_ipu1_clkctrl_regs },
82462306a36Sopenharmony_ci	{ 0x4a005550, dra7_ipu_clkctrl_regs },
82562306a36Sopenharmony_ci	{ 0x4a005620, dra7_dsp2_clkctrl_regs },
82662306a36Sopenharmony_ci	{ 0x4a005720, dra7_rtc_clkctrl_regs },
82762306a36Sopenharmony_ci	{ 0x4a005760, dra7_vpe_clkctrl_regs },
82862306a36Sopenharmony_ci	{ 0x4a008620, dra7_coreaon_clkctrl_regs },
82962306a36Sopenharmony_ci	{ 0x4a008720, dra7_l3main1_clkctrl_regs },
83062306a36Sopenharmony_ci	{ 0x4a008920, dra7_ipu2_clkctrl_regs },
83162306a36Sopenharmony_ci	{ 0x4a008a20, dra7_dma_clkctrl_regs },
83262306a36Sopenharmony_ci	{ 0x4a008b20, dra7_emif_clkctrl_regs },
83362306a36Sopenharmony_ci	{ 0x4a008c00, dra7_atl_clkctrl_regs },
83462306a36Sopenharmony_ci	{ 0x4a008d20, dra7_l4cfg_clkctrl_regs },
83562306a36Sopenharmony_ci	{ 0x4a008e20, dra7_l3instr_clkctrl_regs },
83662306a36Sopenharmony_ci	{ 0x4a008f20, dra7_iva_clkctrl_regs },
83762306a36Sopenharmony_ci	{ 0x4a009020, dra7_cam_clkctrl_regs },
83862306a36Sopenharmony_ci	{ 0x4a009120, dra7_dss_clkctrl_regs },
83962306a36Sopenharmony_ci	{ 0x4a009220, dra7_gpu_clkctrl_regs },
84062306a36Sopenharmony_ci	{ 0x4a009320, dra7_l3init_clkctrl_regs },
84162306a36Sopenharmony_ci	{ 0x4a0093b0, dra7_pcie_clkctrl_regs },
84262306a36Sopenharmony_ci	{ 0x4a0093d0, dra7_gmac_clkctrl_regs },
84362306a36Sopenharmony_ci	{ 0x4a009728, dra7_l4per_clkctrl_regs },
84462306a36Sopenharmony_ci	{ 0x4a0098a0, dra7_l4sec_clkctrl_regs },
84562306a36Sopenharmony_ci	{ 0x4a00970c, dra7_l4per2_clkctrl_regs },
84662306a36Sopenharmony_ci	{ 0x4a009714, dra7_l4per3_clkctrl_regs },
84762306a36Sopenharmony_ci	{ 0x4ae07820, dra7_wkupaon_clkctrl_regs },
84862306a36Sopenharmony_ci	{ 0 },
84962306a36Sopenharmony_ci};
85062306a36Sopenharmony_ci
85162306a36Sopenharmony_cistatic struct ti_dt_clk dra7xx_clks[] = {
85262306a36Sopenharmony_ci	DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
85362306a36Sopenharmony_ci	DT_CLK(NULL, "sys_clkin_ck", "timer_sys_clk_div"),
85462306a36Sopenharmony_ci	DT_CLK(NULL, "sys_clkin", "sys_clkin1"),
85562306a36Sopenharmony_ci	DT_CLK(NULL, "atl_dpll_clk_mux", "atl-clkctrl:0000:24"),
85662306a36Sopenharmony_ci	DT_CLK(NULL, "atl_gfclk_mux", "atl-clkctrl:0000:26"),
85762306a36Sopenharmony_ci	DT_CLK(NULL, "dcan1_sys_clk_mux", "wkupaon-clkctrl:0068:24"),
85862306a36Sopenharmony_ci	DT_CLK(NULL, "dss_32khz_clk", "dss-clkctrl:0000:11"),
85962306a36Sopenharmony_ci	DT_CLK(NULL, "dss_48mhz_clk", "dss-clkctrl:0000:9"),
86062306a36Sopenharmony_ci	DT_CLK(NULL, "dss_dss_clk", "dss-clkctrl:0000:8"),
86162306a36Sopenharmony_ci	DT_CLK(NULL, "dss_hdmi_clk", "dss-clkctrl:0000:10"),
86262306a36Sopenharmony_ci	DT_CLK(NULL, "dss_video1_clk", "dss-clkctrl:0000:12"),
86362306a36Sopenharmony_ci	DT_CLK(NULL, "dss_video2_clk", "dss-clkctrl:0000:13"),
86462306a36Sopenharmony_ci	DT_CLK(NULL, "gmac_rft_clk_mux", "gmac-clkctrl:0000:25"),
86562306a36Sopenharmony_ci	DT_CLK(NULL, "gpio1_dbclk", "wkupaon-clkctrl:0018:8"),
86662306a36Sopenharmony_ci	DT_CLK(NULL, "gpio2_dbclk", "l4per-clkctrl:0038:8"),
86762306a36Sopenharmony_ci	DT_CLK(NULL, "gpio3_dbclk", "l4per-clkctrl:0040:8"),
86862306a36Sopenharmony_ci	DT_CLK(NULL, "gpio4_dbclk", "l4per-clkctrl:0048:8"),
86962306a36Sopenharmony_ci	DT_CLK(NULL, "gpio5_dbclk", "l4per-clkctrl:0050:8"),
87062306a36Sopenharmony_ci	DT_CLK(NULL, "gpio6_dbclk", "l4per-clkctrl:0058:8"),
87162306a36Sopenharmony_ci	DT_CLK(NULL, "gpio7_dbclk", "l4per-clkctrl:00e8:8"),
87262306a36Sopenharmony_ci	DT_CLK(NULL, "gpio8_dbclk", "l4per-clkctrl:00f0:8"),
87362306a36Sopenharmony_ci	DT_CLK(NULL, "ipu1_gfclk_mux", "ipu1-clkctrl:0000:24"),
87462306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp1_ahclkr_mux", "ipu-clkctrl:0000:28"),
87562306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp1_ahclkx_mux", "ipu-clkctrl:0000:24"),
87662306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp1_aux_gfclk_mux", "ipu-clkctrl:0000:22"),
87762306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp2_ahclkr_mux", "l4per2-clkctrl:0154:28"),
87862306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp2_ahclkx_mux", "l4per2-clkctrl:0154:24"),
87962306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp2_aux_gfclk_mux", "l4per2-clkctrl:0154:22"),
88062306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp3_ahclkx_mux", "l4per2-clkctrl:015c:24"),
88162306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp3_aux_gfclk_mux", "l4per2-clkctrl:015c:22"),
88262306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp4_ahclkx_mux", "l4per2-clkctrl:018c:24"),
88362306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp4_aux_gfclk_mux", "l4per2-clkctrl:018c:22"),
88462306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp5_ahclkx_mux", "l4per2-clkctrl:016c:24"),
88562306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp5_aux_gfclk_mux", "l4per2-clkctrl:016c:22"),
88662306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp6_ahclkx_mux", "l4per2-clkctrl:01f8:24"),
88762306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp6_aux_gfclk_mux", "l4per2-clkctrl:01f8:22"),
88862306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp7_ahclkx_mux", "l4per2-clkctrl:01fc:24"),
88962306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp7_aux_gfclk_mux", "l4per2-clkctrl:01fc:22"),
89062306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp8_ahclkx_mux", "l4per2-clkctrl:0184:24"),
89162306a36Sopenharmony_ci	DT_CLK(NULL, "mcasp8_aux_gfclk_mux", "l4per2-clkctrl:0184:22"),
89262306a36Sopenharmony_ci	DT_CLK(NULL, "mmc1_clk32k", "l3init-clkctrl:0008:8"),
89362306a36Sopenharmony_ci	DT_CLK(NULL, "mmc1_fclk_div", "l3init-clkctrl:0008:25"),
89462306a36Sopenharmony_ci	DT_CLK(NULL, "mmc1_fclk_mux", "l3init-clkctrl:0008:24"),
89562306a36Sopenharmony_ci	DT_CLK(NULL, "mmc2_clk32k", "l3init-clkctrl:0010:8"),
89662306a36Sopenharmony_ci	DT_CLK(NULL, "mmc2_fclk_div", "l3init-clkctrl:0010:25"),
89762306a36Sopenharmony_ci	DT_CLK(NULL, "mmc2_fclk_mux", "l3init-clkctrl:0010:24"),
89862306a36Sopenharmony_ci	DT_CLK(NULL, "mmc3_clk32k", "l4per-clkctrl:00f8:8"),
89962306a36Sopenharmony_ci	DT_CLK(NULL, "mmc3_gfclk_div", "l4per-clkctrl:00f8:25"),
90062306a36Sopenharmony_ci	DT_CLK(NULL, "mmc3_gfclk_mux", "l4per-clkctrl:00f8:24"),
90162306a36Sopenharmony_ci	DT_CLK(NULL, "mmc4_clk32k", "l4per-clkctrl:0100:8"),
90262306a36Sopenharmony_ci	DT_CLK(NULL, "mmc4_gfclk_div", "l4per-clkctrl:0100:25"),
90362306a36Sopenharmony_ci	DT_CLK(NULL, "mmc4_gfclk_mux", "l4per-clkctrl:0100:24"),
90462306a36Sopenharmony_ci	DT_CLK(NULL, "optfclk_pciephy1_32khz", "pcie-clkctrl:0000:8"),
90562306a36Sopenharmony_ci	DT_CLK(NULL, "optfclk_pciephy1_clk", "pcie-clkctrl:0000:9"),
90662306a36Sopenharmony_ci	DT_CLK(NULL, "optfclk_pciephy1_div_clk", "pcie-clkctrl:0000:10"),
90762306a36Sopenharmony_ci	DT_CLK(NULL, "optfclk_pciephy2_32khz", "pcie-clkctrl:0008:8"),
90862306a36Sopenharmony_ci	DT_CLK(NULL, "optfclk_pciephy2_clk", "pcie-clkctrl:0008:9"),
90962306a36Sopenharmony_ci	DT_CLK(NULL, "optfclk_pciephy2_div_clk", "pcie-clkctrl:0008:10"),
91062306a36Sopenharmony_ci	DT_CLK(NULL, "qspi_gfclk_div", "l4per2-clkctrl:012c:25"),
91162306a36Sopenharmony_ci	DT_CLK(NULL, "qspi_gfclk_mux", "l4per2-clkctrl:012c:24"),
91262306a36Sopenharmony_ci	DT_CLK(NULL, "rmii_50mhz_clk_mux", "gmac-clkctrl:0000:24"),
91362306a36Sopenharmony_ci	DT_CLK(NULL, "sata_ref_clk", "l3init-clkctrl:0068:8"),
91462306a36Sopenharmony_ci	DT_CLK(NULL, "timer10_gfclk_mux", "l4per-clkctrl:0000:24"),
91562306a36Sopenharmony_ci	DT_CLK(NULL, "timer11_gfclk_mux", "l4per-clkctrl:0008:24"),
91662306a36Sopenharmony_ci	DT_CLK(NULL, "timer13_gfclk_mux", "l4per3-clkctrl:00b4:24"),
91762306a36Sopenharmony_ci	DT_CLK(NULL, "timer14_gfclk_mux", "l4per3-clkctrl:00bc:24"),
91862306a36Sopenharmony_ci	DT_CLK(NULL, "timer15_gfclk_mux", "l4per3-clkctrl:00c4:24"),
91962306a36Sopenharmony_ci	DT_CLK(NULL, "timer16_gfclk_mux", "l4per3-clkctrl:011c:24"),
92062306a36Sopenharmony_ci	DT_CLK(NULL, "timer1_gfclk_mux", "wkupaon-clkctrl:0020:24"),
92162306a36Sopenharmony_ci	DT_CLK(NULL, "timer2_gfclk_mux", "l4per-clkctrl:0010:24"),
92262306a36Sopenharmony_ci	DT_CLK(NULL, "timer3_gfclk_mux", "l4per-clkctrl:0018:24"),
92362306a36Sopenharmony_ci	DT_CLK(NULL, "timer4_gfclk_mux", "l4per-clkctrl:0020:24"),
92462306a36Sopenharmony_ci	DT_CLK(NULL, "timer5_gfclk_mux", "ipu-clkctrl:0008:24"),
92562306a36Sopenharmony_ci	DT_CLK(NULL, "timer6_gfclk_mux", "ipu-clkctrl:0010:24"),
92662306a36Sopenharmony_ci	DT_CLK(NULL, "timer7_gfclk_mux", "ipu-clkctrl:0018:24"),
92762306a36Sopenharmony_ci	DT_CLK(NULL, "timer8_gfclk_mux", "ipu-clkctrl:0020:24"),
92862306a36Sopenharmony_ci	DT_CLK(NULL, "timer9_gfclk_mux", "l4per-clkctrl:0028:24"),
92962306a36Sopenharmony_ci	DT_CLK(NULL, "uart10_gfclk_mux", "wkupaon-clkctrl:0060:24"),
93062306a36Sopenharmony_ci	DT_CLK(NULL, "uart1_gfclk_mux", "l4per-clkctrl:0118:24"),
93162306a36Sopenharmony_ci	DT_CLK(NULL, "uart2_gfclk_mux", "l4per-clkctrl:0120:24"),
93262306a36Sopenharmony_ci	DT_CLK(NULL, "uart3_gfclk_mux", "l4per-clkctrl:0128:24"),
93362306a36Sopenharmony_ci	DT_CLK(NULL, "uart4_gfclk_mux", "l4per-clkctrl:0130:24"),
93462306a36Sopenharmony_ci	DT_CLK(NULL, "uart5_gfclk_mux", "l4per-clkctrl:0148:24"),
93562306a36Sopenharmony_ci	DT_CLK(NULL, "uart6_gfclk_mux", "ipu-clkctrl:0030:24"),
93662306a36Sopenharmony_ci	DT_CLK(NULL, "uart7_gfclk_mux", "l4per2-clkctrl:01c4:24"),
93762306a36Sopenharmony_ci	DT_CLK(NULL, "uart8_gfclk_mux", "l4per2-clkctrl:01d4:24"),
93862306a36Sopenharmony_ci	DT_CLK(NULL, "uart9_gfclk_mux", "l4per2-clkctrl:01dc:24"),
93962306a36Sopenharmony_ci	DT_CLK(NULL, "usb_otg_ss1_refclk960m", "l3init-clkctrl:00d0:8"),
94062306a36Sopenharmony_ci	DT_CLK(NULL, "usb_otg_ss2_refclk960m", "l3init-clkctrl:0020:8"),
94162306a36Sopenharmony_ci	{ .node_name = NULL },
94262306a36Sopenharmony_ci};
94362306a36Sopenharmony_ci
94462306a36Sopenharmony_ciint __init dra7xx_dt_clk_init(void)
94562306a36Sopenharmony_ci{
94662306a36Sopenharmony_ci	int rc;
94762306a36Sopenharmony_ci	struct clk *dpll_ck, *hdcp_ck;
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	ti_dt_clocks_register(dra7xx_clks);
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_ci	omap2_clk_disable_autoidle_all();
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci	ti_clk_add_aliases();
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_ci	dpll_ck = clk_get_sys(NULL, "dpll_gmac_ck");
95662306a36Sopenharmony_ci	rc = clk_set_rate(dpll_ck, DRA7_DPLL_GMAC_DEFFREQ);
95762306a36Sopenharmony_ci	if (rc)
95862306a36Sopenharmony_ci		pr_err("%s: failed to configure GMAC DPLL!\n", __func__);
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_ci	dpll_ck = clk_get_sys(NULL, "dpll_usb_ck");
96162306a36Sopenharmony_ci	rc = clk_set_rate(dpll_ck, DRA7_DPLL_USB_DEFFREQ);
96262306a36Sopenharmony_ci	if (rc)
96362306a36Sopenharmony_ci		pr_err("%s: failed to configure USB DPLL!\n", __func__);
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci	dpll_ck = clk_get_sys(NULL, "dpll_usb_m2_ck");
96662306a36Sopenharmony_ci	rc = clk_set_rate(dpll_ck, DRA7_DPLL_USB_DEFFREQ/2);
96762306a36Sopenharmony_ci	if (rc)
96862306a36Sopenharmony_ci		pr_err("%s: failed to set USB_DPLL M2 OUT\n", __func__);
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci	hdcp_ck = clk_get_sys(NULL, "dss_deshdcp_clk");
97162306a36Sopenharmony_ci	rc = clk_prepare_enable(hdcp_ck);
97262306a36Sopenharmony_ci	if (rc)
97362306a36Sopenharmony_ci		pr_err("%s: failed to set dss_deshdcp_clk\n", __func__);
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	return rc;
97662306a36Sopenharmony_ci}
977