162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * AM43XX Clock init 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc 662306a36Sopenharmony_ci * Tero Kristo (t-kristo@ti.com) 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/list.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/clk-provider.h> 1362306a36Sopenharmony_ci#include <linux/clk/ti.h> 1462306a36Sopenharmony_ci#include <dt-bindings/clock/am4.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "clock.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l3s_tsc_clkctrl_regs[] __initconst = { 1962306a36Sopenharmony_ci { AM4_L3S_TSC_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" }, 2062306a36Sopenharmony_ci { 0 }, 2162306a36Sopenharmony_ci}; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic const char * const am4_synctimer_32kclk_parents[] __initconst = { 2462306a36Sopenharmony_ci "mux_synctimer32k_ck", 2562306a36Sopenharmony_ci NULL, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_counter_32k_bit_data[] __initconst = { 2962306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_synctimer_32kclk_parents, NULL }, 3062306a36Sopenharmony_ci { 0 }, 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4_wkup_aon_clkctrl_regs[] __initconst = { 3462306a36Sopenharmony_ci { AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "sys_clkin_ck" }, 3562306a36Sopenharmony_ci { AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL, am4_counter_32k_bit_data, CLKF_SW_SUP, "l4-wkup-aon-clkctrl:0008:8" }, 3662306a36Sopenharmony_ci { 0 }, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic const char * const am4_gpio0_dbclk_parents[] __initconst = { 4062306a36Sopenharmony_ci "gpio0_dbclk_mux_ck", 4162306a36Sopenharmony_ci NULL, 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio1_bit_data[] __initconst = { 4562306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio0_dbclk_parents, NULL }, 4662306a36Sopenharmony_ci { 0 }, 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4_wkup_clkctrl_regs[] __initconst = { 5062306a36Sopenharmony_ci { AM4_L4_WKUP_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" }, 5162306a36Sopenharmony_ci { AM4_L4_WKUP_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" }, 5262306a36Sopenharmony_ci { AM4_L4_WKUP_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" }, 5362306a36Sopenharmony_ci { AM4_L4_WKUP_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" }, 5462306a36Sopenharmony_ci { AM4_L4_WKUP_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" }, 5562306a36Sopenharmony_ci { AM4_L4_WKUP_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" }, 5662306a36Sopenharmony_ci { AM4_L4_WKUP_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" }, 5762306a36Sopenharmony_ci { AM4_L4_WKUP_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" }, 5862306a36Sopenharmony_ci { AM4_L4_WKUP_GPIO1_CLKCTRL, am4_gpio1_bit_data, CLKF_SW_SUP, "sys_clkin_ck" }, 5962306a36Sopenharmony_ci { 0 }, 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_mpu_clkctrl_regs[] __initconst = { 6362306a36Sopenharmony_ci { AM4_MPU_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" }, 6462306a36Sopenharmony_ci { 0 }, 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_gfx_l3_clkctrl_regs[] __initconst = { 6862306a36Sopenharmony_ci { AM4_GFX_L3_GFX_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "gfx_fck_div_ck" }, 6962306a36Sopenharmony_ci { 0 }, 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4_rtc_clkctrl_regs[] __initconst = { 7362306a36Sopenharmony_ci { AM4_L4_RTC_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ick" }, 7462306a36Sopenharmony_ci { 0 }, 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l3_clkctrl_regs[] __initconst = { 7862306a36Sopenharmony_ci { AM4_L3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 7962306a36Sopenharmony_ci { AM4_L3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck" }, 8062306a36Sopenharmony_ci { AM4_L3_DES_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8162306a36Sopenharmony_ci { AM4_L3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8262306a36Sopenharmony_ci { AM4_L3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8362306a36Sopenharmony_ci { AM4_L3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8462306a36Sopenharmony_ci { AM4_L3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8562306a36Sopenharmony_ci { AM4_L3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8662306a36Sopenharmony_ci { AM4_L3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8762306a36Sopenharmony_ci { AM4_L3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8862306a36Sopenharmony_ci { AM4_L3_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk" }, 8962306a36Sopenharmony_ci { 0 }, 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const char * const am4_usb_otg_ss0_refclk960m_parents[] __initconst = { 9362306a36Sopenharmony_ci "dpll_per_clkdcoldo", 9462306a36Sopenharmony_ci NULL, 9562306a36Sopenharmony_ci}; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_usb_otg_ss0_bit_data[] __initconst = { 9862306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_usb_otg_ss0_refclk960m_parents, NULL }, 9962306a36Sopenharmony_ci { 0 }, 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_usb_otg_ss1_bit_data[] __initconst = { 10362306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_usb_otg_ss0_refclk960m_parents, NULL }, 10462306a36Sopenharmony_ci { 0 }, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l3s_clkctrl_regs[] __initconst = { 10862306a36Sopenharmony_ci { AM4_L3S_VPFE0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 10962306a36Sopenharmony_ci { AM4_L3S_VPFE1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 11062306a36Sopenharmony_ci { AM4_L3S_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" }, 11162306a36Sopenharmony_ci { AM4_L3S_ADC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" }, 11262306a36Sopenharmony_ci { AM4_L3S_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck" }, 11362306a36Sopenharmony_ci { AM4_L3S_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck" }, 11462306a36Sopenharmony_ci { AM4_L3S_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 11562306a36Sopenharmony_ci { AM4_L3S_QSPI_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" }, 11662306a36Sopenharmony_ci { AM4_L3S_USB_OTG_SS0_CLKCTRL, am4_usb_otg_ss0_bit_data, CLKF_SW_SUP, "l3s_gclk" }, 11762306a36Sopenharmony_ci { AM4_L3S_USB_OTG_SS1_CLKCTRL, am4_usb_otg_ss1_bit_data, CLKF_SW_SUP, "l3s_gclk" }, 11862306a36Sopenharmony_ci { 0 }, 11962306a36Sopenharmony_ci}; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_pruss_ocp_clkctrl_regs[] __initconst = { 12262306a36Sopenharmony_ci { AM4_PRUSS_OCP_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "pruss_ocp_gclk" }, 12362306a36Sopenharmony_ci { 0 }, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const char * const am4_gpio1_dbclk_parents[] __initconst = { 12762306a36Sopenharmony_ci "clkdiv32k_ick", 12862306a36Sopenharmony_ci NULL, 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio2_bit_data[] __initconst = { 13262306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 13362306a36Sopenharmony_ci { 0 }, 13462306a36Sopenharmony_ci}; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio3_bit_data[] __initconst = { 13762306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 13862306a36Sopenharmony_ci { 0 }, 13962306a36Sopenharmony_ci}; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio4_bit_data[] __initconst = { 14262306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 14362306a36Sopenharmony_ci { 0 }, 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio5_bit_data[] __initconst = { 14762306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 14862306a36Sopenharmony_ci { 0 }, 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio6_bit_data[] __initconst = { 15262306a36Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 15362306a36Sopenharmony_ci { 0 }, 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4ls_clkctrl_regs[] __initconst = { 15762306a36Sopenharmony_ci { AM4_L4LS_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 15862306a36Sopenharmony_ci { AM4_L4LS_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" }, 15962306a36Sopenharmony_ci { AM4_L4LS_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" }, 16062306a36Sopenharmony_ci { AM4_L4LS_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16162306a36Sopenharmony_ci { AM4_L4LS_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16262306a36Sopenharmony_ci { AM4_L4LS_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16362306a36Sopenharmony_ci { AM4_L4LS_EPWMSS3_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16462306a36Sopenharmony_ci { AM4_L4LS_EPWMSS4_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16562306a36Sopenharmony_ci { AM4_L4LS_EPWMSS5_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16662306a36Sopenharmony_ci { AM4_L4LS_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 16762306a36Sopenharmony_ci { AM4_L4LS_GPIO2_CLKCTRL, am4_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 16862306a36Sopenharmony_ci { AM4_L4LS_GPIO3_CLKCTRL, am4_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 16962306a36Sopenharmony_ci { AM4_L4LS_GPIO4_CLKCTRL, am4_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 17062306a36Sopenharmony_ci { AM4_L4LS_GPIO5_CLKCTRL, am4_gpio5_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 17162306a36Sopenharmony_ci { AM4_L4LS_GPIO6_CLKCTRL, am4_gpio6_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 17262306a36Sopenharmony_ci { AM4_L4LS_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_clk" }, 17362306a36Sopenharmony_ci { AM4_L4LS_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 17462306a36Sopenharmony_ci { AM4_L4LS_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 17562306a36Sopenharmony_ci { AM4_L4LS_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 17662306a36Sopenharmony_ci { AM4_L4LS_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 17762306a36Sopenharmony_ci { AM4_L4LS_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 17862306a36Sopenharmony_ci { AM4_L4LS_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" }, 17962306a36Sopenharmony_ci { AM4_L4LS_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 18062306a36Sopenharmony_ci { AM4_L4LS_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 18162306a36Sopenharmony_ci { AM4_L4LS_SPI2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 18262306a36Sopenharmony_ci { AM4_L4LS_SPI3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 18362306a36Sopenharmony_ci { AM4_L4LS_SPI4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 18462306a36Sopenharmony_ci { AM4_L4LS_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 18562306a36Sopenharmony_ci { AM4_L4LS_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" }, 18662306a36Sopenharmony_ci { AM4_L4LS_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" }, 18762306a36Sopenharmony_ci { AM4_L4LS_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" }, 18862306a36Sopenharmony_ci { AM4_L4LS_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" }, 18962306a36Sopenharmony_ci { AM4_L4LS_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" }, 19062306a36Sopenharmony_ci { AM4_L4LS_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" }, 19162306a36Sopenharmony_ci { AM4_L4LS_TIMER8_CLKCTRL, NULL, CLKF_SW_SUP, "timer8_fck" }, 19262306a36Sopenharmony_ci { AM4_L4LS_TIMER9_CLKCTRL, NULL, CLKF_SW_SUP, "timer9_fck" }, 19362306a36Sopenharmony_ci { AM4_L4LS_TIMER10_CLKCTRL, NULL, CLKF_SW_SUP, "timer10_fck" }, 19462306a36Sopenharmony_ci { AM4_L4LS_TIMER11_CLKCTRL, NULL, CLKF_SW_SUP, "timer11_fck" }, 19562306a36Sopenharmony_ci { AM4_L4LS_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 19662306a36Sopenharmony_ci { AM4_L4LS_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 19762306a36Sopenharmony_ci { AM4_L4LS_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 19862306a36Sopenharmony_ci { AM4_L4LS_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 19962306a36Sopenharmony_ci { AM4_L4LS_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 20062306a36Sopenharmony_ci { AM4_L4LS_OCP2SCP0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 20162306a36Sopenharmony_ci { AM4_L4LS_OCP2SCP1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 20262306a36Sopenharmony_ci { 0 }, 20362306a36Sopenharmony_ci}; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_emif_clkctrl_regs[] __initconst = { 20662306a36Sopenharmony_ci { AM4_EMIF_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_ck" }, 20762306a36Sopenharmony_ci { 0 }, 20862306a36Sopenharmony_ci}; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_dss_clkctrl_regs[] __initconst = { 21162306a36Sopenharmony_ci { AM4_DSS_DSS_CORE_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "disp_clk" }, 21262306a36Sopenharmony_ci { 0 }, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_cpsw_125mhz_clkctrl_regs[] __initconst = { 21662306a36Sopenharmony_ci { AM4_CPSW_125MHZ_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk" }, 21762306a36Sopenharmony_ci { 0 }, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ciconst struct omap_clkctrl_data am4_clkctrl_data[] __initconst = { 22162306a36Sopenharmony_ci { 0x44df2920, am4_l3s_tsc_clkctrl_regs }, 22262306a36Sopenharmony_ci { 0x44df2a28, am4_l4_wkup_aon_clkctrl_regs }, 22362306a36Sopenharmony_ci { 0x44df2a20, am4_l4_wkup_clkctrl_regs }, 22462306a36Sopenharmony_ci { 0x44df8320, am4_mpu_clkctrl_regs }, 22562306a36Sopenharmony_ci { 0x44df8420, am4_gfx_l3_clkctrl_regs }, 22662306a36Sopenharmony_ci { 0x44df8520, am4_l4_rtc_clkctrl_regs }, 22762306a36Sopenharmony_ci { 0x44df8820, am4_l3_clkctrl_regs }, 22862306a36Sopenharmony_ci { 0x44df8868, am4_l3s_clkctrl_regs }, 22962306a36Sopenharmony_ci { 0x44df8b20, am4_pruss_ocp_clkctrl_regs }, 23062306a36Sopenharmony_ci { 0x44df8c20, am4_l4ls_clkctrl_regs }, 23162306a36Sopenharmony_ci { 0x44df8f20, am4_emif_clkctrl_regs }, 23262306a36Sopenharmony_ci { 0x44df9220, am4_dss_clkctrl_regs }, 23362306a36Sopenharmony_ci { 0x44df9320, am4_cpsw_125mhz_clkctrl_regs }, 23462306a36Sopenharmony_ci { 0 }, 23562306a36Sopenharmony_ci}; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ciconst struct omap_clkctrl_data am438x_clkctrl_data[] __initconst = { 23862306a36Sopenharmony_ci { 0x44df2920, am4_l3s_tsc_clkctrl_regs }, 23962306a36Sopenharmony_ci { 0x44df2a28, am4_l4_wkup_aon_clkctrl_regs }, 24062306a36Sopenharmony_ci { 0x44df2a20, am4_l4_wkup_clkctrl_regs }, 24162306a36Sopenharmony_ci { 0x44df8320, am4_mpu_clkctrl_regs }, 24262306a36Sopenharmony_ci { 0x44df8420, am4_gfx_l3_clkctrl_regs }, 24362306a36Sopenharmony_ci { 0x44df8820, am4_l3_clkctrl_regs }, 24462306a36Sopenharmony_ci { 0x44df8868, am4_l3s_clkctrl_regs }, 24562306a36Sopenharmony_ci { 0x44df8b20, am4_pruss_ocp_clkctrl_regs }, 24662306a36Sopenharmony_ci { 0x44df8c20, am4_l4ls_clkctrl_regs }, 24762306a36Sopenharmony_ci { 0x44df8f20, am4_emif_clkctrl_regs }, 24862306a36Sopenharmony_ci { 0x44df9220, am4_dss_clkctrl_regs }, 24962306a36Sopenharmony_ci { 0x44df9320, am4_cpsw_125mhz_clkctrl_regs }, 25062306a36Sopenharmony_ci { 0 }, 25162306a36Sopenharmony_ci}; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_cistatic struct ti_dt_clk am43xx_clks[] = { 25462306a36Sopenharmony_ci DT_CLK(NULL, "timer_32k_ck", "clkdiv32k_ick"), 25562306a36Sopenharmony_ci DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"), 25662306a36Sopenharmony_ci DT_CLK(NULL, "gpio0_dbclk", "l4-wkup-clkctrl:0148:8"), 25762306a36Sopenharmony_ci DT_CLK(NULL, "gpio1_dbclk", "l4ls-clkctrl:0058:8"), 25862306a36Sopenharmony_ci DT_CLK(NULL, "gpio2_dbclk", "l4ls-clkctrl:0060:8"), 25962306a36Sopenharmony_ci DT_CLK(NULL, "gpio3_dbclk", "l4ls-clkctrl:0068:8"), 26062306a36Sopenharmony_ci DT_CLK(NULL, "gpio4_dbclk", "l4ls-clkctrl:0070:8"), 26162306a36Sopenharmony_ci DT_CLK(NULL, "gpio5_dbclk", "l4ls-clkctrl:0078:8"), 26262306a36Sopenharmony_ci DT_CLK(NULL, "synctimer_32kclk", "l4-wkup-aon-clkctrl:0008:8"), 26362306a36Sopenharmony_ci DT_CLK(NULL, "usb_otg_ss0_refclk960m", "l3s-clkctrl:01f8:8"), 26462306a36Sopenharmony_ci DT_CLK(NULL, "usb_otg_ss1_refclk960m", "l3s-clkctrl:0200:8"), 26562306a36Sopenharmony_ci { .node_name = NULL }, 26662306a36Sopenharmony_ci}; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic const char *enable_init_clks[] = { 26962306a36Sopenharmony_ci /* AM4_L3_L3_MAIN_CLKCTRL, needed during suspend */ 27062306a36Sopenharmony_ci "l3-clkctrl:0000:0", 27162306a36Sopenharmony_ci}; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ciint __init am43xx_dt_clk_init(void) 27462306a36Sopenharmony_ci{ 27562306a36Sopenharmony_ci struct clk *clk1, *clk2; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci ti_dt_clocks_register(am43xx_clks); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci omap2_clk_disable_autoidle_all(); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci omap2_clk_enable_init_clocks(enable_init_clks, 28262306a36Sopenharmony_ci ARRAY_SIZE(enable_init_clks)); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci ti_clk_add_aliases(); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci /* 28762306a36Sopenharmony_ci * cpsw_cpts_rft_clk has got the choice of 3 clocksources 28862306a36Sopenharmony_ci * dpll_core_m4_ck, dpll_core_m5_ck and dpll_disp_m2_ck. 28962306a36Sopenharmony_ci * By default dpll_core_m4_ck is selected, witn this as clock 29062306a36Sopenharmony_ci * source the CPTS doesnot work properly. It gives clockcheck errors 29162306a36Sopenharmony_ci * while running PTP. 29262306a36Sopenharmony_ci * clockcheck: clock jumped backward or running slower than expected! 29362306a36Sopenharmony_ci * By selecting dpll_core_m5_ck as the clocksource fixes this issue. 29462306a36Sopenharmony_ci * In AM335x dpll_core_m5_ck is the default clocksource. 29562306a36Sopenharmony_ci */ 29662306a36Sopenharmony_ci clk1 = clk_get_sys(NULL, "cpsw_cpts_rft_clk"); 29762306a36Sopenharmony_ci clk2 = clk_get_sys(NULL, "dpll_core_m5_ck"); 29862306a36Sopenharmony_ci clk_set_parent(clk1, clk2); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci return 0; 30162306a36Sopenharmony_ci} 302