162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * AM33XX Clock init 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc 662306a36Sopenharmony_ci * Tero Kristo (t-kristo@ti.com) 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/list.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/clk-provider.h> 1362306a36Sopenharmony_ci#include <linux/clk/ti.h> 1462306a36Sopenharmony_ci#include <dt-bindings/clock/am3.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "clock.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistatic const char * const am3_gpio1_dbclk_parents[] __initconst = { 1962306a36Sopenharmony_ci "clk-24mhz-clkctrl:0000:0", 2062306a36Sopenharmony_ci NULL, 2162306a36Sopenharmony_ci}; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio2_bit_data[] __initconst = { 2462306a36Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL }, 2562306a36Sopenharmony_ci { 0 }, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio3_bit_data[] __initconst = { 2962306a36Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL }, 3062306a36Sopenharmony_ci { 0 }, 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio4_bit_data[] __initconst = { 3462306a36Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL }, 3562306a36Sopenharmony_ci { 0 }, 3662306a36Sopenharmony_ci}; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4ls_clkctrl_regs[] __initconst = { 3962306a36Sopenharmony_ci { AM3_L4LS_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4062306a36Sopenharmony_ci { AM3_L4LS_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 4162306a36Sopenharmony_ci { AM3_L4LS_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 4262306a36Sopenharmony_ci { AM3_L4LS_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4362306a36Sopenharmony_ci { AM3_L4LS_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4462306a36Sopenharmony_ci { AM3_L4LS_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4562306a36Sopenharmony_ci { AM3_L4LS_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4662306a36Sopenharmony_ci { AM3_L4LS_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 4762306a36Sopenharmony_ci { AM3_L4LS_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4862306a36Sopenharmony_ci { AM3_L4LS_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 4962306a36Sopenharmony_ci { AM3_L4LS_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 5062306a36Sopenharmony_ci { AM3_L4LS_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 5162306a36Sopenharmony_ci { AM3_L4LS_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" }, 5262306a36Sopenharmony_ci { AM3_L4LS_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" }, 5362306a36Sopenharmony_ci { AM3_L4LS_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" }, 5462306a36Sopenharmony_ci { AM3_L4LS_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" }, 5562306a36Sopenharmony_ci { AM3_L4LS_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" }, 5662306a36Sopenharmony_ci { AM3_L4LS_GPIO2_CLKCTRL, am3_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 5762306a36Sopenharmony_ci { AM3_L4LS_GPIO3_CLKCTRL, am3_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 5862306a36Sopenharmony_ci { AM3_L4LS_GPIO4_CLKCTRL, am3_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 5962306a36Sopenharmony_ci { AM3_L4LS_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" }, 6062306a36Sopenharmony_ci { AM3_L4LS_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" }, 6162306a36Sopenharmony_ci { AM3_L4LS_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 6262306a36Sopenharmony_ci { AM3_L4LS_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 6362306a36Sopenharmony_ci { AM3_L4LS_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 6462306a36Sopenharmony_ci { AM3_L4LS_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" }, 6562306a36Sopenharmony_ci { AM3_L4LS_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" }, 6662306a36Sopenharmony_ci { AM3_L4LS_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 6762306a36Sopenharmony_ci { AM3_L4LS_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 6862306a36Sopenharmony_ci { AM3_L4LS_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 6962306a36Sopenharmony_ci { AM3_L4LS_OCPWP_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 7062306a36Sopenharmony_ci { 0 }, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l3s_clkctrl_regs[] __initconst = { 7462306a36Sopenharmony_ci { AM3_L3S_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "usbotg_fck" }, 7562306a36Sopenharmony_ci { AM3_L3S_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" }, 7662306a36Sopenharmony_ci { AM3_L3S_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck" }, 7762306a36Sopenharmony_ci { AM3_L3S_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck" }, 7862306a36Sopenharmony_ci { AM3_L3S_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 7962306a36Sopenharmony_ci { 0 }, 8062306a36Sopenharmony_ci}; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l3_clkctrl_regs[] __initconst = { 8362306a36Sopenharmony_ci { AM3_L3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8462306a36Sopenharmony_ci { AM3_L3_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_div2_ck" }, 8562306a36Sopenharmony_ci { AM3_L3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8662306a36Sopenharmony_ci { AM3_L3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck" }, 8762306a36Sopenharmony_ci { AM3_L3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8862306a36Sopenharmony_ci { AM3_L3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 8962306a36Sopenharmony_ci { AM3_L3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 9062306a36Sopenharmony_ci { AM3_L3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 9162306a36Sopenharmony_ci { AM3_L3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 9262306a36Sopenharmony_ci { AM3_L3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" }, 9362306a36Sopenharmony_ci { 0 }, 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4hs_clkctrl_regs[] __initconst = { 9762306a36Sopenharmony_ci { AM3_L4HS_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk" }, 9862306a36Sopenharmony_ci { 0 }, 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_pruss_ocp_clkctrl_regs[] __initconst = { 10262306a36Sopenharmony_ci { AM3_PRUSS_OCP_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "pruss_ocp_gclk" }, 10362306a36Sopenharmony_ci { 0 }, 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_cpsw_125mhz_clkctrl_regs[] __initconst = { 10762306a36Sopenharmony_ci { AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk" }, 10862306a36Sopenharmony_ci { 0 }, 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_lcdc_clkctrl_regs[] __initconst = { 11262306a36Sopenharmony_ci { AM3_LCDC_LCDC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "lcd_gclk" }, 11362306a36Sopenharmony_ci { 0 }, 11462306a36Sopenharmony_ci}; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_clk_24mhz_clkctrl_regs[] __initconst = { 11762306a36Sopenharmony_ci { AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ck" }, 11862306a36Sopenharmony_ci { 0 }, 11962306a36Sopenharmony_ci}; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic const char * const am3_gpio0_dbclk_parents[] __initconst = { 12262306a36Sopenharmony_ci "gpio0_dbclk_mux_ck", 12362306a36Sopenharmony_ci NULL, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio1_bit_data[] __initconst = { 12762306a36Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio0_dbclk_parents, NULL }, 12862306a36Sopenharmony_ci { 0 }, 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_wkup_clkctrl_regs[] __initconst = { 13262306a36Sopenharmony_ci { AM3_L4_WKUP_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" }, 13362306a36Sopenharmony_ci { AM3_L4_WKUP_GPIO1_CLKCTRL, am3_gpio1_bit_data, CLKF_SW_SUP, "dpll_core_m4_div2_ck" }, 13462306a36Sopenharmony_ci { AM3_L4_WKUP_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" }, 13562306a36Sopenharmony_ci { AM3_L4_WKUP_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" }, 13662306a36Sopenharmony_ci { AM3_L4_WKUP_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" }, 13762306a36Sopenharmony_ci { AM3_L4_WKUP_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" }, 13862306a36Sopenharmony_ci { AM3_L4_WKUP_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" }, 13962306a36Sopenharmony_ci { AM3_L4_WKUP_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" }, 14062306a36Sopenharmony_ci { AM3_L4_WKUP_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" }, 14162306a36Sopenharmony_ci { AM3_L4_WKUP_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" }, 14262306a36Sopenharmony_ci { 0 }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic const char * const am3_dbg_sysclk_ck_parents[] __initconst = { 14662306a36Sopenharmony_ci "sys_clkin_ck", 14762306a36Sopenharmony_ci NULL, 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const char * const am3_trace_pmd_clk_mux_ck_parents[] __initconst = { 15162306a36Sopenharmony_ci "l3-aon-clkctrl:0000:19", 15262306a36Sopenharmony_ci "l3-aon-clkctrl:0000:30", 15362306a36Sopenharmony_ci NULL, 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic const char * const am3_trace_clk_div_ck_parents[] __initconst = { 15762306a36Sopenharmony_ci "l3-aon-clkctrl:0000:20", 15862306a36Sopenharmony_ci NULL, 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data am3_trace_clk_div_ck_data __initconst = { 16262306a36Sopenharmony_ci .max_div = 64, 16362306a36Sopenharmony_ci .flags = CLK_DIVIDER_POWER_OF_TWO, 16462306a36Sopenharmony_ci}; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const char * const am3_stm_clk_div_ck_parents[] __initconst = { 16762306a36Sopenharmony_ci "l3-aon-clkctrl:0000:22", 16862306a36Sopenharmony_ci NULL, 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic const struct omap_clkctrl_div_data am3_stm_clk_div_ck_data __initconst = { 17262306a36Sopenharmony_ci .max_div = 64, 17362306a36Sopenharmony_ci .flags = CLK_DIVIDER_POWER_OF_TWO, 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic const char * const am3_dbg_clka_ck_parents[] __initconst = { 17762306a36Sopenharmony_ci "dpll_core_m4_ck", 17862306a36Sopenharmony_ci NULL, 17962306a36Sopenharmony_ci}; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_debugss_bit_data[] __initconst = { 18262306a36Sopenharmony_ci { 19, TI_CLK_GATE, am3_dbg_sysclk_ck_parents, NULL }, 18362306a36Sopenharmony_ci { 20, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL }, 18462306a36Sopenharmony_ci { 22, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL }, 18562306a36Sopenharmony_ci { 24, TI_CLK_DIVIDER, am3_trace_clk_div_ck_parents, &am3_trace_clk_div_ck_data }, 18662306a36Sopenharmony_ci { 27, TI_CLK_DIVIDER, am3_stm_clk_div_ck_parents, &am3_stm_clk_div_ck_data }, 18762306a36Sopenharmony_ci { 30, TI_CLK_GATE, am3_dbg_clka_ck_parents, NULL }, 18862306a36Sopenharmony_ci { 0 }, 18962306a36Sopenharmony_ci}; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l3_aon_clkctrl_regs[] __initconst = { 19262306a36Sopenharmony_ci { AM3_L3_AON_DEBUGSS_CLKCTRL, am3_debugss_bit_data, CLKF_SW_SUP, "l3-aon-clkctrl:0000:24" }, 19362306a36Sopenharmony_ci { 0 }, 19462306a36Sopenharmony_ci}; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_wkup_aon_clkctrl_regs[] __initconst = { 19762306a36Sopenharmony_ci { AM3_L4_WKUP_AON_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "dpll_core_m4_div2_ck" }, 19862306a36Sopenharmony_ci { 0 }, 19962306a36Sopenharmony_ci}; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_mpu_clkctrl_regs[] __initconst = { 20262306a36Sopenharmony_ci { AM3_MPU_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" }, 20362306a36Sopenharmony_ci { 0 }, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_rtc_clkctrl_regs[] __initconst = { 20762306a36Sopenharmony_ci { AM3_L4_RTC_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk-24mhz-clkctrl:0000:0" }, 20862306a36Sopenharmony_ci { 0 }, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_gfx_l3_clkctrl_regs[] __initconst = { 21262306a36Sopenharmony_ci { AM3_GFX_L3_GFX_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "gfx_fck_div_ck" }, 21362306a36Sopenharmony_ci { 0 }, 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_cefuse_clkctrl_regs[] __initconst = { 21762306a36Sopenharmony_ci { AM3_L4_CEFUSE_CEFUSE_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" }, 21862306a36Sopenharmony_ci { 0 }, 21962306a36Sopenharmony_ci}; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ciconst struct omap_clkctrl_data am3_clkctrl_data[] __initconst = { 22262306a36Sopenharmony_ci { 0x44e00038, am3_l4ls_clkctrl_regs }, 22362306a36Sopenharmony_ci { 0x44e0001c, am3_l3s_clkctrl_regs }, 22462306a36Sopenharmony_ci { 0x44e00024, am3_l3_clkctrl_regs }, 22562306a36Sopenharmony_ci { 0x44e00120, am3_l4hs_clkctrl_regs }, 22662306a36Sopenharmony_ci { 0x44e000e8, am3_pruss_ocp_clkctrl_regs }, 22762306a36Sopenharmony_ci { 0x44e00000, am3_cpsw_125mhz_clkctrl_regs }, 22862306a36Sopenharmony_ci { 0x44e00018, am3_lcdc_clkctrl_regs }, 22962306a36Sopenharmony_ci { 0x44e0014c, am3_clk_24mhz_clkctrl_regs }, 23062306a36Sopenharmony_ci { 0x44e00400, am3_l4_wkup_clkctrl_regs }, 23162306a36Sopenharmony_ci { 0x44e00414, am3_l3_aon_clkctrl_regs }, 23262306a36Sopenharmony_ci { 0x44e004b0, am3_l4_wkup_aon_clkctrl_regs }, 23362306a36Sopenharmony_ci { 0x44e00600, am3_mpu_clkctrl_regs }, 23462306a36Sopenharmony_ci { 0x44e00800, am3_l4_rtc_clkctrl_regs }, 23562306a36Sopenharmony_ci { 0x44e00900, am3_gfx_l3_clkctrl_regs }, 23662306a36Sopenharmony_ci { 0x44e00a00, am3_l4_cefuse_clkctrl_regs }, 23762306a36Sopenharmony_ci { 0 }, 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct ti_dt_clk am33xx_clks[] = { 24162306a36Sopenharmony_ci DT_CLK(NULL, "timer_32k_ck", "clk-24mhz-clkctrl:0000:0"), 24262306a36Sopenharmony_ci DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"), 24362306a36Sopenharmony_ci DT_CLK(NULL, "clkdiv32k_ick", "clk-24mhz-clkctrl:0000:0"), 24462306a36Sopenharmony_ci DT_CLK(NULL, "dbg_clka_ck", "l3-aon-clkctrl:0000:30"), 24562306a36Sopenharmony_ci DT_CLK(NULL, "dbg_sysclk_ck", "l3-aon-clkctrl:0000:19"), 24662306a36Sopenharmony_ci DT_CLK(NULL, "gpio0_dbclk", "l4-wkup-clkctrl:0008:18"), 24762306a36Sopenharmony_ci DT_CLK(NULL, "gpio1_dbclk", "l4ls-clkctrl:0074:18"), 24862306a36Sopenharmony_ci DT_CLK(NULL, "gpio2_dbclk", "l4ls-clkctrl:0078:18"), 24962306a36Sopenharmony_ci DT_CLK(NULL, "gpio3_dbclk", "l4ls-clkctrl:007c:18"), 25062306a36Sopenharmony_ci DT_CLK(NULL, "stm_clk_div_ck", "l3-aon-clkctrl:0000:27"), 25162306a36Sopenharmony_ci DT_CLK(NULL, "stm_pmd_clock_mux_ck", "l3-aon-clkctrl:0000:22"), 25262306a36Sopenharmony_ci DT_CLK(NULL, "trace_clk_div_ck", "l3-aon-clkctrl:0000:24"), 25362306a36Sopenharmony_ci DT_CLK(NULL, "trace_pmd_clk_mux_ck", "l3-aon-clkctrl:0000:20"), 25462306a36Sopenharmony_ci { .node_name = NULL }, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const char *enable_init_clks[] = { 25862306a36Sopenharmony_ci "dpll_ddr_m2_ck", 25962306a36Sopenharmony_ci "dpll_mpu_m2_ck", 26062306a36Sopenharmony_ci "l3_gclk", 26162306a36Sopenharmony_ci /* AM3_L3_L3_MAIN_CLKCTRL, needed during suspend */ 26262306a36Sopenharmony_ci "l3-clkctrl:00bc:0", 26362306a36Sopenharmony_ci "l4hs_gclk", 26462306a36Sopenharmony_ci "l4fw_gclk", 26562306a36Sopenharmony_ci "l4ls_gclk", 26662306a36Sopenharmony_ci /* Required for external peripherals like, Audio codecs */ 26762306a36Sopenharmony_ci "clkout2_ck", 26862306a36Sopenharmony_ci}; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ciint __init am33xx_dt_clk_init(void) 27162306a36Sopenharmony_ci{ 27262306a36Sopenharmony_ci struct clk *clk1, *clk2; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci ti_dt_clocks_register(am33xx_clks); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci omap2_clk_disable_autoidle_all(); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci ti_clk_add_aliases(); 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci omap2_clk_enable_init_clocks(enable_init_clks, 28162306a36Sopenharmony_ci ARRAY_SIZE(enable_init_clks)); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci /* TRM ERRATA: Timer 3 & 6 default parent (TCLKIN) may not be always 28462306a36Sopenharmony_ci * physically present, in such a case HWMOD enabling of 28562306a36Sopenharmony_ci * clock would be failure with default parent. And timer 28662306a36Sopenharmony_ci * probe thinks clock is already enabled, this leads to 28762306a36Sopenharmony_ci * crash upon accessing timer 3 & 6 registers in probe. 28862306a36Sopenharmony_ci * Fix by setting parent of both these timers to master 28962306a36Sopenharmony_ci * oscillator clock. 29062306a36Sopenharmony_ci */ 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci clk1 = clk_get_sys(NULL, "sys_clkin_ck"); 29362306a36Sopenharmony_ci clk2 = clk_get_sys(NULL, "timer3_fck"); 29462306a36Sopenharmony_ci clk_set_parent(clk2, clk1); 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci clk2 = clk_get_sys(NULL, "timer6_fck"); 29762306a36Sopenharmony_ci clk_set_parent(clk2, clk1); 29862306a36Sopenharmony_ci /* 29962306a36Sopenharmony_ci * The On-Chip 32K RC Osc clock is not an accurate clock-source as per 30062306a36Sopenharmony_ci * the design/spec, so as a result, for example, timer which supposed 30162306a36Sopenharmony_ci * to get expired @60Sec, but will expire somewhere ~@40Sec, which is 30262306a36Sopenharmony_ci * not expected by any use-case, so change WDT1 clock source to PRCM 30362306a36Sopenharmony_ci * 32KHz clock. 30462306a36Sopenharmony_ci */ 30562306a36Sopenharmony_ci clk1 = clk_get_sys(NULL, "wdt1_fck"); 30662306a36Sopenharmony_ci clk2 = clk_get_sys(NULL, "clkdiv32k_ick"); 30762306a36Sopenharmony_ci clk_set_parent(clk1, clk2); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci return 0; 31062306a36Sopenharmony_ci} 311