162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * OMAP APLL clock support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * J Keerthy <j-keerthy@ti.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/slab.h> 1462306a36Sopenharmony_ci#include <linux/io.h> 1562306a36Sopenharmony_ci#include <linux/err.h> 1662306a36Sopenharmony_ci#include <linux/string.h> 1762306a36Sopenharmony_ci#include <linux/log2.h> 1862306a36Sopenharmony_ci#include <linux/of.h> 1962306a36Sopenharmony_ci#include <linux/of_address.h> 2062306a36Sopenharmony_ci#include <linux/clk/ti.h> 2162306a36Sopenharmony_ci#include <linux/delay.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#include "clock.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define APLL_FORCE_LOCK 0x1 2662306a36Sopenharmony_ci#define APLL_AUTO_IDLE 0x2 2762306a36Sopenharmony_ci#define MAX_APLL_WAIT_TRIES 1000000 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#undef pr_fmt 3062306a36Sopenharmony_ci#define pr_fmt(fmt) "%s: " fmt, __func__ 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic int dra7_apll_enable(struct clk_hw *hw) 3362306a36Sopenharmony_ci{ 3462306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 3562306a36Sopenharmony_ci int r = 0, i = 0; 3662306a36Sopenharmony_ci struct dpll_data *ad; 3762306a36Sopenharmony_ci const char *clk_name; 3862306a36Sopenharmony_ci u8 state = 1; 3962306a36Sopenharmony_ci u32 v; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci ad = clk->dpll_data; 4262306a36Sopenharmony_ci if (!ad) 4362306a36Sopenharmony_ci return -EINVAL; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci clk_name = clk_hw_get_name(&clk->hw); 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci state <<= __ffs(ad->idlest_mask); 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci /* Check is already locked */ 5062306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->idlest_reg); 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci if ((v & ad->idlest_mask) == state) 5362306a36Sopenharmony_ci return r; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->control_reg); 5662306a36Sopenharmony_ci v &= ~ad->enable_mask; 5762306a36Sopenharmony_ci v |= APLL_FORCE_LOCK << __ffs(ad->enable_mask); 5862306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(v, &ad->control_reg); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci state <<= __ffs(ad->idlest_mask); 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci while (1) { 6362306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->idlest_reg); 6462306a36Sopenharmony_ci if ((v & ad->idlest_mask) == state) 6562306a36Sopenharmony_ci break; 6662306a36Sopenharmony_ci if (i > MAX_APLL_WAIT_TRIES) 6762306a36Sopenharmony_ci break; 6862306a36Sopenharmony_ci i++; 6962306a36Sopenharmony_ci udelay(1); 7062306a36Sopenharmony_ci } 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci if (i == MAX_APLL_WAIT_TRIES) { 7362306a36Sopenharmony_ci pr_warn("clock: %s failed transition to '%s'\n", 7462306a36Sopenharmony_ci clk_name, (state) ? "locked" : "bypassed"); 7562306a36Sopenharmony_ci r = -EBUSY; 7662306a36Sopenharmony_ci } else 7762306a36Sopenharmony_ci pr_debug("clock: %s transition to '%s' in %d loops\n", 7862306a36Sopenharmony_ci clk_name, (state) ? "locked" : "bypassed", i); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci return r; 8162306a36Sopenharmony_ci} 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic void dra7_apll_disable(struct clk_hw *hw) 8462306a36Sopenharmony_ci{ 8562306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 8662306a36Sopenharmony_ci struct dpll_data *ad; 8762306a36Sopenharmony_ci u8 state = 1; 8862306a36Sopenharmony_ci u32 v; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci ad = clk->dpll_data; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci state <<= __ffs(ad->idlest_mask); 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->control_reg); 9562306a36Sopenharmony_ci v &= ~ad->enable_mask; 9662306a36Sopenharmony_ci v |= APLL_AUTO_IDLE << __ffs(ad->enable_mask); 9762306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(v, &ad->control_reg); 9862306a36Sopenharmony_ci} 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic int dra7_apll_is_enabled(struct clk_hw *hw) 10162306a36Sopenharmony_ci{ 10262306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 10362306a36Sopenharmony_ci struct dpll_data *ad; 10462306a36Sopenharmony_ci u32 v; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci ad = clk->dpll_data; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->control_reg); 10962306a36Sopenharmony_ci v &= ad->enable_mask; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci v >>= __ffs(ad->enable_mask); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci return v == APLL_AUTO_IDLE ? 0 : 1; 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic u8 dra7_init_apll_parent(struct clk_hw *hw) 11762306a36Sopenharmony_ci{ 11862306a36Sopenharmony_ci return 0; 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic const struct clk_ops apll_ck_ops = { 12262306a36Sopenharmony_ci .enable = &dra7_apll_enable, 12362306a36Sopenharmony_ci .disable = &dra7_apll_disable, 12462306a36Sopenharmony_ci .is_enabled = &dra7_apll_is_enabled, 12562306a36Sopenharmony_ci .get_parent = &dra7_init_apll_parent, 12662306a36Sopenharmony_ci}; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic void __init omap_clk_register_apll(void *user, 12962306a36Sopenharmony_ci struct device_node *node) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci struct clk_hw *hw = user; 13262306a36Sopenharmony_ci struct clk_hw_omap *clk_hw = to_clk_hw_omap(hw); 13362306a36Sopenharmony_ci struct dpll_data *ad = clk_hw->dpll_data; 13462306a36Sopenharmony_ci const char *name; 13562306a36Sopenharmony_ci struct clk *clk; 13662306a36Sopenharmony_ci const struct clk_init_data *init = clk_hw->hw.init; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci clk = of_clk_get(node, 0); 13962306a36Sopenharmony_ci if (IS_ERR(clk)) { 14062306a36Sopenharmony_ci pr_debug("clk-ref for %pOFn not ready, retry\n", 14162306a36Sopenharmony_ci node); 14262306a36Sopenharmony_ci if (!ti_clk_retry_init(node, hw, omap_clk_register_apll)) 14362306a36Sopenharmony_ci return; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci goto cleanup; 14662306a36Sopenharmony_ci } 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci ad->clk_ref = __clk_get_hw(clk); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci clk = of_clk_get(node, 1); 15162306a36Sopenharmony_ci if (IS_ERR(clk)) { 15262306a36Sopenharmony_ci pr_debug("clk-bypass for %pOFn not ready, retry\n", 15362306a36Sopenharmony_ci node); 15462306a36Sopenharmony_ci if (!ti_clk_retry_init(node, hw, omap_clk_register_apll)) 15562306a36Sopenharmony_ci return; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci goto cleanup; 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci ad->clk_bypass = __clk_get_hw(clk); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci name = ti_dt_clk_name(node); 16362306a36Sopenharmony_ci clk = of_ti_clk_register_omap_hw(node, &clk_hw->hw, name); 16462306a36Sopenharmony_ci if (!IS_ERR(clk)) { 16562306a36Sopenharmony_ci of_clk_add_provider(node, of_clk_src_simple_get, clk); 16662306a36Sopenharmony_ci kfree(init->parent_names); 16762306a36Sopenharmony_ci kfree(init); 16862306a36Sopenharmony_ci return; 16962306a36Sopenharmony_ci } 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cicleanup: 17262306a36Sopenharmony_ci kfree(clk_hw->dpll_data); 17362306a36Sopenharmony_ci kfree(init->parent_names); 17462306a36Sopenharmony_ci kfree(init); 17562306a36Sopenharmony_ci kfree(clk_hw); 17662306a36Sopenharmony_ci} 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic void __init of_dra7_apll_setup(struct device_node *node) 17962306a36Sopenharmony_ci{ 18062306a36Sopenharmony_ci struct dpll_data *ad = NULL; 18162306a36Sopenharmony_ci struct clk_hw_omap *clk_hw = NULL; 18262306a36Sopenharmony_ci struct clk_init_data *init = NULL; 18362306a36Sopenharmony_ci const char **parent_names = NULL; 18462306a36Sopenharmony_ci int ret; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci ad = kzalloc(sizeof(*ad), GFP_KERNEL); 18762306a36Sopenharmony_ci clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 18862306a36Sopenharmony_ci init = kzalloc(sizeof(*init), GFP_KERNEL); 18962306a36Sopenharmony_ci if (!ad || !clk_hw || !init) 19062306a36Sopenharmony_ci goto cleanup; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci clk_hw->dpll_data = ad; 19362306a36Sopenharmony_ci clk_hw->hw.init = init; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci init->name = ti_dt_clk_name(node); 19662306a36Sopenharmony_ci init->ops = &apll_ck_ops; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci init->num_parents = of_clk_get_parent_count(node); 19962306a36Sopenharmony_ci if (init->num_parents < 1) { 20062306a36Sopenharmony_ci pr_err("dra7 apll %pOFn must have parent(s)\n", node); 20162306a36Sopenharmony_ci goto cleanup; 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci parent_names = kcalloc(init->num_parents, sizeof(char *), GFP_KERNEL); 20562306a36Sopenharmony_ci if (!parent_names) 20662306a36Sopenharmony_ci goto cleanup; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci of_clk_parent_fill(node, parent_names, init->num_parents); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci init->parent_names = parent_names; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci ret = ti_clk_get_reg_addr(node, 0, &ad->control_reg); 21362306a36Sopenharmony_ci ret |= ti_clk_get_reg_addr(node, 1, &ad->idlest_reg); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci if (ret) 21662306a36Sopenharmony_ci goto cleanup; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci ad->idlest_mask = 0x1; 21962306a36Sopenharmony_ci ad->enable_mask = 0x3; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci omap_clk_register_apll(&clk_hw->hw, node); 22262306a36Sopenharmony_ci return; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cicleanup: 22562306a36Sopenharmony_ci kfree(parent_names); 22662306a36Sopenharmony_ci kfree(ad); 22762306a36Sopenharmony_ci kfree(clk_hw); 22862306a36Sopenharmony_ci kfree(init); 22962306a36Sopenharmony_ci} 23062306a36Sopenharmony_ciCLK_OF_DECLARE(dra7_apll_clock, "ti,dra7-apll-clock", of_dra7_apll_setup); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci#define OMAP2_EN_APLL_LOCKED 0x3 23362306a36Sopenharmony_ci#define OMAP2_EN_APLL_STOPPED 0x0 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic int omap2_apll_is_enabled(struct clk_hw *hw) 23662306a36Sopenharmony_ci{ 23762306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 23862306a36Sopenharmony_ci struct dpll_data *ad = clk->dpll_data; 23962306a36Sopenharmony_ci u32 v; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->control_reg); 24262306a36Sopenharmony_ci v &= ad->enable_mask; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci v >>= __ffs(ad->enable_mask); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci return v == OMAP2_EN_APLL_LOCKED ? 1 : 0; 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic unsigned long omap2_apll_recalc(struct clk_hw *hw, 25062306a36Sopenharmony_ci unsigned long parent_rate) 25162306a36Sopenharmony_ci{ 25262306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci if (omap2_apll_is_enabled(hw)) 25562306a36Sopenharmony_ci return clk->fixed_rate; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci return 0; 25862306a36Sopenharmony_ci} 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic int omap2_apll_enable(struct clk_hw *hw) 26162306a36Sopenharmony_ci{ 26262306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 26362306a36Sopenharmony_ci struct dpll_data *ad = clk->dpll_data; 26462306a36Sopenharmony_ci u32 v; 26562306a36Sopenharmony_ci int i = 0; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->control_reg); 26862306a36Sopenharmony_ci v &= ~ad->enable_mask; 26962306a36Sopenharmony_ci v |= OMAP2_EN_APLL_LOCKED << __ffs(ad->enable_mask); 27062306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(v, &ad->control_reg); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci while (1) { 27362306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->idlest_reg); 27462306a36Sopenharmony_ci if (v & ad->idlest_mask) 27562306a36Sopenharmony_ci break; 27662306a36Sopenharmony_ci if (i > MAX_APLL_WAIT_TRIES) 27762306a36Sopenharmony_ci break; 27862306a36Sopenharmony_ci i++; 27962306a36Sopenharmony_ci udelay(1); 28062306a36Sopenharmony_ci } 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci if (i == MAX_APLL_WAIT_TRIES) { 28362306a36Sopenharmony_ci pr_warn("%s failed to transition to locked\n", 28462306a36Sopenharmony_ci clk_hw_get_name(&clk->hw)); 28562306a36Sopenharmony_ci return -EBUSY; 28662306a36Sopenharmony_ci } 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci return 0; 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cistatic void omap2_apll_disable(struct clk_hw *hw) 29262306a36Sopenharmony_ci{ 29362306a36Sopenharmony_ci struct clk_hw_omap *clk = to_clk_hw_omap(hw); 29462306a36Sopenharmony_ci struct dpll_data *ad = clk->dpll_data; 29562306a36Sopenharmony_ci u32 v; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->control_reg); 29862306a36Sopenharmony_ci v &= ~ad->enable_mask; 29962306a36Sopenharmony_ci v |= OMAP2_EN_APLL_STOPPED << __ffs(ad->enable_mask); 30062306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(v, &ad->control_reg); 30162306a36Sopenharmony_ci} 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_cistatic const struct clk_ops omap2_apll_ops = { 30462306a36Sopenharmony_ci .enable = &omap2_apll_enable, 30562306a36Sopenharmony_ci .disable = &omap2_apll_disable, 30662306a36Sopenharmony_ci .is_enabled = &omap2_apll_is_enabled, 30762306a36Sopenharmony_ci .recalc_rate = &omap2_apll_recalc, 30862306a36Sopenharmony_ci}; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic void omap2_apll_set_autoidle(struct clk_hw_omap *clk, u32 val) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci struct dpll_data *ad = clk->dpll_data; 31362306a36Sopenharmony_ci u32 v; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci v = ti_clk_ll_ops->clk_readl(&ad->autoidle_reg); 31662306a36Sopenharmony_ci v &= ~ad->autoidle_mask; 31762306a36Sopenharmony_ci v |= val << __ffs(ad->autoidle_mask); 31862306a36Sopenharmony_ci ti_clk_ll_ops->clk_writel(v, &ad->control_reg); 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci#define OMAP2_APLL_AUTOIDLE_LOW_POWER_STOP 0x3 32262306a36Sopenharmony_ci#define OMAP2_APLL_AUTOIDLE_DISABLE 0x0 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_cistatic void omap2_apll_allow_idle(struct clk_hw_omap *clk) 32562306a36Sopenharmony_ci{ 32662306a36Sopenharmony_ci omap2_apll_set_autoidle(clk, OMAP2_APLL_AUTOIDLE_LOW_POWER_STOP); 32762306a36Sopenharmony_ci} 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic void omap2_apll_deny_idle(struct clk_hw_omap *clk) 33062306a36Sopenharmony_ci{ 33162306a36Sopenharmony_ci omap2_apll_set_autoidle(clk, OMAP2_APLL_AUTOIDLE_DISABLE); 33262306a36Sopenharmony_ci} 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_cistatic const struct clk_hw_omap_ops omap2_apll_hwops = { 33562306a36Sopenharmony_ci .allow_idle = &omap2_apll_allow_idle, 33662306a36Sopenharmony_ci .deny_idle = &omap2_apll_deny_idle, 33762306a36Sopenharmony_ci}; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_cistatic void __init of_omap2_apll_setup(struct device_node *node) 34062306a36Sopenharmony_ci{ 34162306a36Sopenharmony_ci struct dpll_data *ad = NULL; 34262306a36Sopenharmony_ci struct clk_hw_omap *clk_hw = NULL; 34362306a36Sopenharmony_ci struct clk_init_data *init = NULL; 34462306a36Sopenharmony_ci const char *name; 34562306a36Sopenharmony_ci struct clk *clk; 34662306a36Sopenharmony_ci const char *parent_name; 34762306a36Sopenharmony_ci u32 val; 34862306a36Sopenharmony_ci int ret; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci ad = kzalloc(sizeof(*ad), GFP_KERNEL); 35162306a36Sopenharmony_ci clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 35262306a36Sopenharmony_ci init = kzalloc(sizeof(*init), GFP_KERNEL); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci if (!ad || !clk_hw || !init) 35562306a36Sopenharmony_ci goto cleanup; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci clk_hw->dpll_data = ad; 35862306a36Sopenharmony_ci clk_hw->hw.init = init; 35962306a36Sopenharmony_ci init->ops = &omap2_apll_ops; 36062306a36Sopenharmony_ci name = ti_dt_clk_name(node); 36162306a36Sopenharmony_ci init->name = name; 36262306a36Sopenharmony_ci clk_hw->ops = &omap2_apll_hwops; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci init->num_parents = of_clk_get_parent_count(node); 36562306a36Sopenharmony_ci if (init->num_parents != 1) { 36662306a36Sopenharmony_ci pr_err("%pOFn must have one parent\n", node); 36762306a36Sopenharmony_ci goto cleanup; 36862306a36Sopenharmony_ci } 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci parent_name = of_clk_get_parent_name(node, 0); 37162306a36Sopenharmony_ci init->parent_names = &parent_name; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci if (of_property_read_u32(node, "ti,clock-frequency", &val)) { 37462306a36Sopenharmony_ci pr_err("%pOFn missing clock-frequency\n", node); 37562306a36Sopenharmony_ci goto cleanup; 37662306a36Sopenharmony_ci } 37762306a36Sopenharmony_ci clk_hw->fixed_rate = val; 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci if (of_property_read_u32(node, "ti,bit-shift", &val)) { 38062306a36Sopenharmony_ci pr_err("%pOFn missing bit-shift\n", node); 38162306a36Sopenharmony_ci goto cleanup; 38262306a36Sopenharmony_ci } 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci clk_hw->enable_bit = val; 38562306a36Sopenharmony_ci ad->enable_mask = 0x3 << val; 38662306a36Sopenharmony_ci ad->autoidle_mask = 0x3 << val; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci if (of_property_read_u32(node, "ti,idlest-shift", &val)) { 38962306a36Sopenharmony_ci pr_err("%pOFn missing idlest-shift\n", node); 39062306a36Sopenharmony_ci goto cleanup; 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci ad->idlest_mask = 1 << val; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci ret = ti_clk_get_reg_addr(node, 0, &ad->control_reg); 39662306a36Sopenharmony_ci ret |= ti_clk_get_reg_addr(node, 1, &ad->autoidle_reg); 39762306a36Sopenharmony_ci ret |= ti_clk_get_reg_addr(node, 2, &ad->idlest_reg); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci if (ret) 40062306a36Sopenharmony_ci goto cleanup; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci name = ti_dt_clk_name(node); 40362306a36Sopenharmony_ci clk = of_ti_clk_register_omap_hw(node, &clk_hw->hw, name); 40462306a36Sopenharmony_ci if (!IS_ERR(clk)) { 40562306a36Sopenharmony_ci of_clk_add_provider(node, of_clk_src_simple_get, clk); 40662306a36Sopenharmony_ci kfree(init); 40762306a36Sopenharmony_ci return; 40862306a36Sopenharmony_ci } 40962306a36Sopenharmony_cicleanup: 41062306a36Sopenharmony_ci kfree(ad); 41162306a36Sopenharmony_ci kfree(clk_hw); 41262306a36Sopenharmony_ci kfree(init); 41362306a36Sopenharmony_ci} 41462306a36Sopenharmony_ciCLK_OF_DECLARE(omap2_apll_clock, "ti,omap2-apll-clock", 41562306a36Sopenharmony_ci of_omap2_apll_setup); 416