162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2016 Icenowy Zheng <icenowy@aosc.xyz> 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/of.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include "ccu_common.h" 1262306a36Sopenharmony_ci#include "ccu_reset.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "ccu_div.h" 1562306a36Sopenharmony_ci#include "ccu_gate.h" 1662306a36Sopenharmony_ci#include "ccu_mp.h" 1762306a36Sopenharmony_ci#include "ccu_nm.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "ccu-sun8i-r.h" 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic const struct clk_parent_data ar100_parents[] = { 2262306a36Sopenharmony_ci { .fw_name = "losc" }, 2362306a36Sopenharmony_ci { .fw_name = "hosc" }, 2462306a36Sopenharmony_ci { .fw_name = "pll-periph" }, 2562306a36Sopenharmony_ci { .fw_name = "iosc" }, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const struct ccu_mux_var_prediv ar100_predivs[] = { 2962306a36Sopenharmony_ci { .index = 2, .shift = 8, .width = 5 }, 3062306a36Sopenharmony_ci}; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic struct ccu_div ar100_clk = { 3362306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO), 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci .mux = { 3662306a36Sopenharmony_ci .shift = 16, 3762306a36Sopenharmony_ci .width = 2, 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci .var_predivs = ar100_predivs, 4062306a36Sopenharmony_ci .n_var_predivs = ARRAY_SIZE(ar100_predivs), 4162306a36Sopenharmony_ci }, 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci .common = { 4462306a36Sopenharmony_ci .reg = 0x00, 4562306a36Sopenharmony_ci .features = CCU_FEATURE_VARIABLE_PREDIV, 4662306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS_DATA("ar100", 4762306a36Sopenharmony_ci ar100_parents, 4862306a36Sopenharmony_ci &ccu_div_ops, 4962306a36Sopenharmony_ci 0), 5062306a36Sopenharmony_ci }, 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(ahb0_clk, "ahb0", &ar100_clk.common.hw, 1, 1, 0); 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic SUNXI_CCU_M(apb0_clk, "apb0", "ahb0", 0x0c, 0, 2, 0); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* 5862306a36Sopenharmony_ci * Define the parent as an array that can be reused to save space 5962306a36Sopenharmony_ci * instead of having compound literals for each gate. Also have it 6062306a36Sopenharmony_ci * non-const so we can change it on the A83T. 6162306a36Sopenharmony_ci */ 6262306a36Sopenharmony_cistatic const struct clk_hw *apb0_gate_parent[] = { &apb0_clk.common.hw }; 6362306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_pio_clk, "apb0-pio", 6462306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(0), 0); 6562306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_ir_clk, "apb0-ir", 6662306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(1), 0); 6762306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_timer_clk, "apb0-timer", 6862306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(2), 0); 6962306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_rsb_clk, "apb0-rsb", 7062306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(3), 0); 7162306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_uart_clk, "apb0-uart", 7262306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(4), 0); 7362306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_i2c_clk, "apb0-i2c", 7462306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(6), 0); 7562306a36Sopenharmony_cistatic SUNXI_CCU_GATE_HWS(apb0_twd_clk, "apb0-twd", 7662306a36Sopenharmony_ci apb0_gate_parent, 0x28, BIT(7), 0); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic const char * const r_mod0_default_parents[] = { "osc32k", "osc24M" }; 7962306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir", 8062306a36Sopenharmony_ci r_mod0_default_parents, 0x54, 8162306a36Sopenharmony_ci 0, 4, /* M */ 8262306a36Sopenharmony_ci 16, 2, /* P */ 8362306a36Sopenharmony_ci 24, 2, /* mux */ 8462306a36Sopenharmony_ci BIT(31), /* gate */ 8562306a36Sopenharmony_ci 0); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic const struct clk_parent_data a83t_r_mod0_parents[] = { 8862306a36Sopenharmony_ci { .fw_name = "iosc" }, 8962306a36Sopenharmony_ci { .fw_name = "hosc" }, 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_cistatic const struct ccu_mux_fixed_prediv a83t_ir_predivs[] = { 9262306a36Sopenharmony_ci { .index = 0, .div = 16 }, 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_cistatic struct ccu_mp a83t_ir_clk = { 9562306a36Sopenharmony_ci .enable = BIT(31), 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV(0, 4), 9862306a36Sopenharmony_ci .p = _SUNXI_CCU_DIV(16, 2), 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci .mux = { 10162306a36Sopenharmony_ci .shift = 24, 10262306a36Sopenharmony_ci .width = 2, 10362306a36Sopenharmony_ci .fixed_predivs = a83t_ir_predivs, 10462306a36Sopenharmony_ci .n_predivs = ARRAY_SIZE(a83t_ir_predivs), 10562306a36Sopenharmony_ci }, 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci .common = { 10862306a36Sopenharmony_ci .reg = 0x54, 10962306a36Sopenharmony_ci .features = CCU_FEATURE_VARIABLE_PREDIV, 11062306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS_DATA("ir", 11162306a36Sopenharmony_ci a83t_r_mod0_parents, 11262306a36Sopenharmony_ci &ccu_mp_ops, 11362306a36Sopenharmony_ci 0), 11462306a36Sopenharmony_ci }, 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic struct ccu_common *sun8i_r_ccu_clks[] = { 11862306a36Sopenharmony_ci &ar100_clk.common, 11962306a36Sopenharmony_ci &apb0_clk.common, 12062306a36Sopenharmony_ci &apb0_pio_clk.common, 12162306a36Sopenharmony_ci &apb0_ir_clk.common, 12262306a36Sopenharmony_ci &apb0_timer_clk.common, 12362306a36Sopenharmony_ci &apb0_rsb_clk.common, 12462306a36Sopenharmony_ci &apb0_uart_clk.common, 12562306a36Sopenharmony_ci &apb0_i2c_clk.common, 12662306a36Sopenharmony_ci &apb0_twd_clk.common, 12762306a36Sopenharmony_ci &ir_clk.common, 12862306a36Sopenharmony_ci &a83t_ir_clk.common, 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun8i_a83t_r_hw_clks = { 13262306a36Sopenharmony_ci .hws = { 13362306a36Sopenharmony_ci [CLK_AR100] = &ar100_clk.common.hw, 13462306a36Sopenharmony_ci [CLK_AHB0] = &ahb0_clk.hw, 13562306a36Sopenharmony_ci [CLK_APB0] = &apb0_clk.common.hw, 13662306a36Sopenharmony_ci [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 13762306a36Sopenharmony_ci [CLK_APB0_IR] = &apb0_ir_clk.common.hw, 13862306a36Sopenharmony_ci [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw, 13962306a36Sopenharmony_ci [CLK_APB0_RSB] = &apb0_rsb_clk.common.hw, 14062306a36Sopenharmony_ci [CLK_APB0_UART] = &apb0_uart_clk.common.hw, 14162306a36Sopenharmony_ci [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw, 14262306a36Sopenharmony_ci [CLK_APB0_TWD] = &apb0_twd_clk.common.hw, 14362306a36Sopenharmony_ci [CLK_IR] = &a83t_ir_clk.common.hw, 14462306a36Sopenharmony_ci }, 14562306a36Sopenharmony_ci .num = CLK_NUMBER, 14662306a36Sopenharmony_ci}; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun8i_h3_r_hw_clks = { 14962306a36Sopenharmony_ci .hws = { 15062306a36Sopenharmony_ci [CLK_AR100] = &ar100_clk.common.hw, 15162306a36Sopenharmony_ci [CLK_AHB0] = &ahb0_clk.hw, 15262306a36Sopenharmony_ci [CLK_APB0] = &apb0_clk.common.hw, 15362306a36Sopenharmony_ci [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 15462306a36Sopenharmony_ci [CLK_APB0_IR] = &apb0_ir_clk.common.hw, 15562306a36Sopenharmony_ci [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw, 15662306a36Sopenharmony_ci [CLK_APB0_UART] = &apb0_uart_clk.common.hw, 15762306a36Sopenharmony_ci [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw, 15862306a36Sopenharmony_ci [CLK_APB0_TWD] = &apb0_twd_clk.common.hw, 15962306a36Sopenharmony_ci [CLK_IR] = &ir_clk.common.hw, 16062306a36Sopenharmony_ci }, 16162306a36Sopenharmony_ci .num = CLK_NUMBER, 16262306a36Sopenharmony_ci}; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun50i_a64_r_hw_clks = { 16562306a36Sopenharmony_ci .hws = { 16662306a36Sopenharmony_ci [CLK_AR100] = &ar100_clk.common.hw, 16762306a36Sopenharmony_ci [CLK_AHB0] = &ahb0_clk.hw, 16862306a36Sopenharmony_ci [CLK_APB0] = &apb0_clk.common.hw, 16962306a36Sopenharmony_ci [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 17062306a36Sopenharmony_ci [CLK_APB0_IR] = &apb0_ir_clk.common.hw, 17162306a36Sopenharmony_ci [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw, 17262306a36Sopenharmony_ci [CLK_APB0_RSB] = &apb0_rsb_clk.common.hw, 17362306a36Sopenharmony_ci [CLK_APB0_UART] = &apb0_uart_clk.common.hw, 17462306a36Sopenharmony_ci [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw, 17562306a36Sopenharmony_ci [CLK_APB0_TWD] = &apb0_twd_clk.common.hw, 17662306a36Sopenharmony_ci [CLK_IR] = &ir_clk.common.hw, 17762306a36Sopenharmony_ci }, 17862306a36Sopenharmony_ci .num = CLK_NUMBER, 17962306a36Sopenharmony_ci}; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic struct ccu_reset_map sun8i_a83t_r_ccu_resets[] = { 18262306a36Sopenharmony_ci [RST_APB0_IR] = { 0xb0, BIT(1) }, 18362306a36Sopenharmony_ci [RST_APB0_TIMER] = { 0xb0, BIT(2) }, 18462306a36Sopenharmony_ci [RST_APB0_RSB] = { 0xb0, BIT(3) }, 18562306a36Sopenharmony_ci [RST_APB0_UART] = { 0xb0, BIT(4) }, 18662306a36Sopenharmony_ci [RST_APB0_I2C] = { 0xb0, BIT(6) }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic struct ccu_reset_map sun8i_h3_r_ccu_resets[] = { 19062306a36Sopenharmony_ci [RST_APB0_IR] = { 0xb0, BIT(1) }, 19162306a36Sopenharmony_ci [RST_APB0_TIMER] = { 0xb0, BIT(2) }, 19262306a36Sopenharmony_ci [RST_APB0_UART] = { 0xb0, BIT(4) }, 19362306a36Sopenharmony_ci [RST_APB0_I2C] = { 0xb0, BIT(6) }, 19462306a36Sopenharmony_ci}; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic struct ccu_reset_map sun50i_a64_r_ccu_resets[] = { 19762306a36Sopenharmony_ci [RST_APB0_IR] = { 0xb0, BIT(1) }, 19862306a36Sopenharmony_ci [RST_APB0_TIMER] = { 0xb0, BIT(2) }, 19962306a36Sopenharmony_ci [RST_APB0_RSB] = { 0xb0, BIT(3) }, 20062306a36Sopenharmony_ci [RST_APB0_UART] = { 0xb0, BIT(4) }, 20162306a36Sopenharmony_ci [RST_APB0_I2C] = { 0xb0, BIT(6) }, 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun8i_a83t_r_ccu_desc = { 20562306a36Sopenharmony_ci .ccu_clks = sun8i_r_ccu_clks, 20662306a36Sopenharmony_ci .num_ccu_clks = ARRAY_SIZE(sun8i_r_ccu_clks), 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci .hw_clks = &sun8i_a83t_r_hw_clks, 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci .resets = sun8i_a83t_r_ccu_resets, 21162306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sun8i_a83t_r_ccu_resets), 21262306a36Sopenharmony_ci}; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun8i_h3_r_ccu_desc = { 21562306a36Sopenharmony_ci .ccu_clks = sun8i_r_ccu_clks, 21662306a36Sopenharmony_ci .num_ccu_clks = ARRAY_SIZE(sun8i_r_ccu_clks), 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci .hw_clks = &sun8i_h3_r_hw_clks, 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci .resets = sun8i_h3_r_ccu_resets, 22162306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sun8i_h3_r_ccu_resets), 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun50i_a64_r_ccu_desc = { 22562306a36Sopenharmony_ci .ccu_clks = sun8i_r_ccu_clks, 22662306a36Sopenharmony_ci .num_ccu_clks = ARRAY_SIZE(sun8i_r_ccu_clks), 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci .hw_clks = &sun50i_a64_r_hw_clks, 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci .resets = sun50i_a64_r_ccu_resets, 23162306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sun50i_a64_r_ccu_resets), 23262306a36Sopenharmony_ci}; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistatic int sun8i_r_ccu_probe(struct platform_device *pdev) 23562306a36Sopenharmony_ci{ 23662306a36Sopenharmony_ci const struct sunxi_ccu_desc *desc; 23762306a36Sopenharmony_ci void __iomem *reg; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci desc = of_device_get_match_data(&pdev->dev); 24062306a36Sopenharmony_ci if (!desc) 24162306a36Sopenharmony_ci return -EINVAL; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci reg = devm_platform_ioremap_resource(pdev, 0); 24462306a36Sopenharmony_ci if (IS_ERR(reg)) 24562306a36Sopenharmony_ci return PTR_ERR(reg); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci return devm_sunxi_ccu_probe(&pdev->dev, reg, desc); 24862306a36Sopenharmony_ci} 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic const struct of_device_id sun8i_r_ccu_ids[] = { 25162306a36Sopenharmony_ci { 25262306a36Sopenharmony_ci .compatible = "allwinner,sun8i-a83t-r-ccu", 25362306a36Sopenharmony_ci .data = &sun8i_a83t_r_ccu_desc, 25462306a36Sopenharmony_ci }, 25562306a36Sopenharmony_ci { 25662306a36Sopenharmony_ci .compatible = "allwinner,sun8i-h3-r-ccu", 25762306a36Sopenharmony_ci .data = &sun8i_h3_r_ccu_desc, 25862306a36Sopenharmony_ci }, 25962306a36Sopenharmony_ci { 26062306a36Sopenharmony_ci .compatible = "allwinner,sun50i-a64-r-ccu", 26162306a36Sopenharmony_ci .data = &sun50i_a64_r_ccu_desc, 26262306a36Sopenharmony_ci }, 26362306a36Sopenharmony_ci { } 26462306a36Sopenharmony_ci}; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cistatic struct platform_driver sun8i_r_ccu_driver = { 26762306a36Sopenharmony_ci .probe = sun8i_r_ccu_probe, 26862306a36Sopenharmony_ci .driver = { 26962306a36Sopenharmony_ci .name = "sun8i-r-ccu", 27062306a36Sopenharmony_ci .suppress_bind_attrs = true, 27162306a36Sopenharmony_ci .of_match_table = sun8i_r_ccu_ids, 27262306a36Sopenharmony_ci }, 27362306a36Sopenharmony_ci}; 27462306a36Sopenharmony_cimodule_platform_driver(sun8i_r_ccu_driver); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ciMODULE_IMPORT_NS(SUNXI_CCU); 27762306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 278