162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2016 Maxime Ripard. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/io.h>
862306a36Sopenharmony_ci#include <linux/of_address.h>
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include "ccu_common.h"
1162306a36Sopenharmony_ci#include "ccu_reset.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "ccu_div.h"
1462306a36Sopenharmony_ci#include "ccu_gate.h"
1562306a36Sopenharmony_ci#include "ccu_mp.h"
1662306a36Sopenharmony_ci#include "ccu_mult.h"
1762306a36Sopenharmony_ci#include "ccu_nk.h"
1862306a36Sopenharmony_ci#include "ccu_nkm.h"
1962306a36Sopenharmony_ci#include "ccu_nkmp.h"
2062306a36Sopenharmony_ci#include "ccu_nm.h"
2162306a36Sopenharmony_ci#include "ccu_phase.h"
2262306a36Sopenharmony_ci#include "ccu_sdm.h"
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include "ccu-sun5i.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic struct ccu_nkmp pll_core_clk = {
2762306a36Sopenharmony_ci	.enable		= BIT(31),
2862306a36Sopenharmony_ci	.n		= _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
2962306a36Sopenharmony_ci	.k		= _SUNXI_CCU_MULT(4, 2),
3062306a36Sopenharmony_ci	.m		= _SUNXI_CCU_DIV(0, 2),
3162306a36Sopenharmony_ci	.p		= _SUNXI_CCU_DIV(16, 2),
3262306a36Sopenharmony_ci	.common		= {
3362306a36Sopenharmony_ci		.reg		= 0x000,
3462306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-core",
3562306a36Sopenharmony_ci					      "hosc",
3662306a36Sopenharmony_ci					      &ccu_nkmp_ops,
3762306a36Sopenharmony_ci					      0),
3862306a36Sopenharmony_ci	},
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci/*
4262306a36Sopenharmony_ci * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
4362306a36Sopenharmony_ci * the base (2x, 4x and 8x), and one variable divider (the one true
4462306a36Sopenharmony_ci * pll audio).
4562306a36Sopenharmony_ci *
4662306a36Sopenharmony_ci * With sigma-delta modulation for fractional-N on the audio PLL,
4762306a36Sopenharmony_ci * we have to use specific dividers. This means the variable divider
4862306a36Sopenharmony_ci * can no longer be used, as the audio codec requests the exact clock
4962306a36Sopenharmony_ci * rates we support through this mechanism. So we now hard code the
5062306a36Sopenharmony_ci * variable divider to 1. This means the clock rates will no longer
5162306a36Sopenharmony_ci * match the clock names.
5262306a36Sopenharmony_ci */
5362306a36Sopenharmony_ci#define SUN5I_PLL_AUDIO_REG	0x008
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic struct ccu_sdm_setting pll_audio_sdm_table[] = {
5662306a36Sopenharmony_ci	{ .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
5762306a36Sopenharmony_ci	{ .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic struct ccu_nm pll_audio_base_clk = {
6162306a36Sopenharmony_ci	.enable		= BIT(31),
6262306a36Sopenharmony_ci	.n		= _SUNXI_CCU_MULT_OFFSET(8, 7, 0),
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	/*
6562306a36Sopenharmony_ci	 * The datasheet is wrong here, this doesn't have any
6662306a36Sopenharmony_ci	 * offset
6762306a36Sopenharmony_ci	 */
6862306a36Sopenharmony_ci	.m		= _SUNXI_CCU_DIV_OFFSET(0, 5, 0),
6962306a36Sopenharmony_ci	.sdm		= _SUNXI_CCU_SDM(pll_audio_sdm_table, 0,
7062306a36Sopenharmony_ci					 0x00c, BIT(31)),
7162306a36Sopenharmony_ci	.common		= {
7262306a36Sopenharmony_ci		.reg		= 0x008,
7362306a36Sopenharmony_ci		.features	= CCU_FEATURE_SIGMA_DELTA_MOD,
7462306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-audio-base",
7562306a36Sopenharmony_ci					      "hosc",
7662306a36Sopenharmony_ci					      &ccu_nm_ops,
7762306a36Sopenharmony_ci					      0),
7862306a36Sopenharmony_ci	},
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic struct ccu_mult pll_video0_clk = {
8262306a36Sopenharmony_ci	.enable		= BIT(31),
8362306a36Sopenharmony_ci	.mult		= _SUNXI_CCU_MULT_OFFSET_MIN_MAX(0, 7, 0, 9, 127),
8462306a36Sopenharmony_ci	.frac		= _SUNXI_CCU_FRAC(BIT(15), BIT(14),
8562306a36Sopenharmony_ci					  270000000, 297000000),
8662306a36Sopenharmony_ci	.common		= {
8762306a36Sopenharmony_ci		.reg		= 0x010,
8862306a36Sopenharmony_ci		.features	= (CCU_FEATURE_FRACTIONAL |
8962306a36Sopenharmony_ci				   CCU_FEATURE_ALL_PREDIV),
9062306a36Sopenharmony_ci		.prediv		= 8,
9162306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-video0",
9262306a36Sopenharmony_ci					      "hosc",
9362306a36Sopenharmony_ci					      &ccu_mult_ops,
9462306a36Sopenharmony_ci					      0),
9562306a36Sopenharmony_ci	},
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic struct ccu_nkmp pll_ve_clk = {
9962306a36Sopenharmony_ci	.enable		= BIT(31),
10062306a36Sopenharmony_ci	.n		= _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
10162306a36Sopenharmony_ci	.k		= _SUNXI_CCU_MULT(4, 2),
10262306a36Sopenharmony_ci	.m		= _SUNXI_CCU_DIV(0, 2),
10362306a36Sopenharmony_ci	.p		= _SUNXI_CCU_DIV(16, 2),
10462306a36Sopenharmony_ci	.common		= {
10562306a36Sopenharmony_ci		.reg		= 0x018,
10662306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-ve",
10762306a36Sopenharmony_ci					      "hosc",
10862306a36Sopenharmony_ci					      &ccu_nkmp_ops,
10962306a36Sopenharmony_ci					      0),
11062306a36Sopenharmony_ci	},
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic struct ccu_nk pll_ddr_base_clk = {
11462306a36Sopenharmony_ci	.enable		= BIT(31),
11562306a36Sopenharmony_ci	.n		= _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
11662306a36Sopenharmony_ci	.k		= _SUNXI_CCU_MULT(4, 2),
11762306a36Sopenharmony_ci	.common		= {
11862306a36Sopenharmony_ci		.reg		= 0x020,
11962306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-ddr-base",
12062306a36Sopenharmony_ci					      "hosc",
12162306a36Sopenharmony_ci					      &ccu_nk_ops,
12262306a36Sopenharmony_ci					      0),
12362306a36Sopenharmony_ci	},
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic SUNXI_CCU_M(pll_ddr_clk, "pll-ddr", "pll-ddr-base", 0x020, 0, 2,
12762306a36Sopenharmony_ci		   CLK_IS_CRITICAL);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic struct ccu_div pll_ddr_other_clk = {
13062306a36Sopenharmony_ci	.div		= _SUNXI_CCU_DIV_FLAGS(16, 2, CLK_DIVIDER_POWER_OF_TWO),
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	.common		= {
13362306a36Sopenharmony_ci		.reg		= 0x020,
13462306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-ddr-other", "pll-ddr-base",
13562306a36Sopenharmony_ci					      &ccu_div_ops,
13662306a36Sopenharmony_ci					      0),
13762306a36Sopenharmony_ci	},
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic struct ccu_nk pll_periph_clk = {
14162306a36Sopenharmony_ci	.enable		= BIT(31),
14262306a36Sopenharmony_ci	.n		= _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
14362306a36Sopenharmony_ci	.k		= _SUNXI_CCU_MULT(4, 2),
14462306a36Sopenharmony_ci	.fixed_post_div	= 2,
14562306a36Sopenharmony_ci	.common		= {
14662306a36Sopenharmony_ci		.reg		= 0x028,
14762306a36Sopenharmony_ci		.features	= CCU_FEATURE_FIXED_POSTDIV,
14862306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-periph",
14962306a36Sopenharmony_ci					      "hosc",
15062306a36Sopenharmony_ci					      &ccu_nk_ops,
15162306a36Sopenharmony_ci					      0),
15262306a36Sopenharmony_ci	},
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic struct ccu_mult pll_video1_clk = {
15662306a36Sopenharmony_ci	.enable		= BIT(31),
15762306a36Sopenharmony_ci	.mult		= _SUNXI_CCU_MULT_OFFSET_MIN_MAX(0, 7, 0, 9, 127),
15862306a36Sopenharmony_ci	.frac		= _SUNXI_CCU_FRAC(BIT(15), BIT(14),
15962306a36Sopenharmony_ci				  270000000, 297000000),
16062306a36Sopenharmony_ci	.common		= {
16162306a36Sopenharmony_ci		.reg		= 0x030,
16262306a36Sopenharmony_ci		.features	= (CCU_FEATURE_FRACTIONAL |
16362306a36Sopenharmony_ci				   CCU_FEATURE_ALL_PREDIV),
16462306a36Sopenharmony_ci		.prediv		= 8,
16562306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT("pll-video1",
16662306a36Sopenharmony_ci					      "hosc",
16762306a36Sopenharmony_ci					      &ccu_mult_ops,
16862306a36Sopenharmony_ci					      0),
16962306a36Sopenharmony_ci	},
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(hosc_clk,	"hosc",	"osc24M", 0x050, BIT(0), 0);
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci#define SUN5I_AHB_REG	0x054
17562306a36Sopenharmony_cistatic const char * const cpu_parents[] = { "osc32k", "hosc",
17662306a36Sopenharmony_ci					    "pll-core" , "pll-periph" };
17762306a36Sopenharmony_cistatic const struct ccu_mux_fixed_prediv cpu_predivs[] = {
17862306a36Sopenharmony_ci	{ .index = 3, .div = 3, },
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_cistatic struct ccu_mux cpu_clk = {
18162306a36Sopenharmony_ci	.mux		= {
18262306a36Sopenharmony_ci		.shift		= 16,
18362306a36Sopenharmony_ci		.width		= 2,
18462306a36Sopenharmony_ci		.fixed_predivs	= cpu_predivs,
18562306a36Sopenharmony_ci		.n_predivs	= ARRAY_SIZE(cpu_predivs),
18662306a36Sopenharmony_ci	},
18762306a36Sopenharmony_ci	.common		= {
18862306a36Sopenharmony_ci		.reg		= 0x054,
18962306a36Sopenharmony_ci		.features	= CCU_FEATURE_FIXED_PREDIV,
19062306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT_PARENTS("cpu",
19162306a36Sopenharmony_ci						      cpu_parents,
19262306a36Sopenharmony_ci						      &ccu_mux_ops,
19362306a36Sopenharmony_ci						      CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
19462306a36Sopenharmony_ci	}
19562306a36Sopenharmony_ci};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic SUNXI_CCU_M(axi_clk, "axi", "cpu", 0x054, 0, 2, 0);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic const char * const ahb_parents[] = { "axi" , "cpu", "pll-periph" };
20062306a36Sopenharmony_cistatic const struct ccu_mux_fixed_prediv ahb_predivs[] = {
20162306a36Sopenharmony_ci	{ .index = 2, .div = 2, },
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_cistatic struct ccu_div ahb_clk = {
20462306a36Sopenharmony_ci	.div		= _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
20562306a36Sopenharmony_ci	.mux		= {
20662306a36Sopenharmony_ci		.shift		= 6,
20762306a36Sopenharmony_ci		.width		= 2,
20862306a36Sopenharmony_ci		.fixed_predivs	= ahb_predivs,
20962306a36Sopenharmony_ci		.n_predivs	= ARRAY_SIZE(ahb_predivs),
21062306a36Sopenharmony_ci	},
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	.common		= {
21362306a36Sopenharmony_ci		.reg		= 0x054,
21462306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT_PARENTS("ahb",
21562306a36Sopenharmony_ci						      ahb_parents,
21662306a36Sopenharmony_ci						      &ccu_div_ops,
21762306a36Sopenharmony_ci						      0),
21862306a36Sopenharmony_ci	},
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic struct clk_div_table apb0_div_table[] = {
22262306a36Sopenharmony_ci	{ .val = 0, .div = 2 },
22362306a36Sopenharmony_ci	{ .val = 1, .div = 2 },
22462306a36Sopenharmony_ci	{ .val = 2, .div = 4 },
22562306a36Sopenharmony_ci	{ .val = 3, .div = 8 },
22662306a36Sopenharmony_ci	{ /* Sentinel */ },
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_cistatic SUNXI_CCU_DIV_TABLE(apb0_clk, "apb0", "ahb",
22962306a36Sopenharmony_ci			   0x054, 8, 2, apb0_div_table, 0);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic const char * const apb1_parents[] = { "hosc", "pll-periph", "osc32k" };
23262306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX(apb1_clk, "apb1", apb1_parents, 0x058,
23362306a36Sopenharmony_ci			     0, 5,	/* M */
23462306a36Sopenharmony_ci			     16, 2,	/* P */
23562306a36Sopenharmony_ci			     24, 2,	/* mux */
23662306a36Sopenharmony_ci			     0);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(axi_dram_clk,	"axi-dram",	"axi",
23962306a36Sopenharmony_ci		      0x05c, BIT(0), 0);
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_otg_clk,	"ahb-otg",	"ahb",
24262306a36Sopenharmony_ci		      0x060, BIT(0), 0);
24362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ehci_clk,	"ahb-ehci",	"ahb",
24462306a36Sopenharmony_ci		      0x060, BIT(1), 0);
24562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ohci_clk,	"ahb-ohci",	"ahb",
24662306a36Sopenharmony_ci		      0x060, BIT(2), 0);
24762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ss_clk,	"ahb-ss",	"ahb",
24862306a36Sopenharmony_ci		      0x060, BIT(5), 0);
24962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_dma_clk,	"ahb-dma",	"ahb",
25062306a36Sopenharmony_ci		      0x060, BIT(6), 0);
25162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_bist_clk,	"ahb-bist",	"ahb",
25262306a36Sopenharmony_ci		      0x060, BIT(7), 0);
25362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc0_clk,	"ahb-mmc0",	"ahb",
25462306a36Sopenharmony_ci		      0x060, BIT(8), 0);
25562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc1_clk,	"ahb-mmc1",	"ahb",
25662306a36Sopenharmony_ci		      0x060, BIT(9), 0);
25762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc2_clk,	"ahb-mmc2",	"ahb",
25862306a36Sopenharmony_ci		      0x060, BIT(10), 0);
25962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_nand_clk,	"ahb-nand",	"ahb",
26062306a36Sopenharmony_ci		      0x060, BIT(13), 0);
26162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_sdram_clk,	"ahb-sdram",	"ahb",
26262306a36Sopenharmony_ci		      0x060, BIT(14), CLK_IS_CRITICAL);
26362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_emac_clk,	"ahb-emac",	"ahb",
26462306a36Sopenharmony_ci		      0x060, BIT(17), 0);
26562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ts_clk,	"ahb-ts",	"ahb",
26662306a36Sopenharmony_ci		      0x060, BIT(18), 0);
26762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi0_clk,	"ahb-spi0",	"ahb",
26862306a36Sopenharmony_ci		      0x060, BIT(20), 0);
26962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi1_clk,	"ahb-spi1",	"ahb",
27062306a36Sopenharmony_ci		      0x060, BIT(21), 0);
27162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi2_clk,	"ahb-spi2",	"ahb",
27262306a36Sopenharmony_ci		      0x060, BIT(22), 0);
27362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_gps_clk,	"ahb-gps",	"ahb",
27462306a36Sopenharmony_ci		      0x060, BIT(26), 0);
27562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_hstimer_clk,	"ahb-hstimer",	"ahb",
27662306a36Sopenharmony_ci		      0x060, BIT(28), 0);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ve_clk,	"ahb-ve",	"ahb",
27962306a36Sopenharmony_ci		      0x064, BIT(0), 0);
28062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_tve_clk,	"ahb-tve",	"ahb",
28162306a36Sopenharmony_ci		      0x064, BIT(2), 0);
28262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_lcd_clk,	"ahb-lcd",	"ahb",
28362306a36Sopenharmony_ci		      0x064, BIT(4), 0);
28462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_csi_clk,	"ahb-csi",	"ahb",
28562306a36Sopenharmony_ci		      0x064, BIT(8), 0);
28662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_hdmi_clk,	"ahb-hdmi",	"ahb",
28762306a36Sopenharmony_ci		      0x064, BIT(11), 0);
28862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_de_be_clk,	"ahb-de-be",	"ahb",
28962306a36Sopenharmony_ci		      0x064, BIT(12), 0);
29062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_de_fe_clk,	"ahb-de-fe",	"ahb",
29162306a36Sopenharmony_ci		      0x064, BIT(14), 0);
29262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_iep_clk,	"ahb-iep",	"ahb",
29362306a36Sopenharmony_ci		      0x064, BIT(19), 0);
29462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_gpu_clk,	"ahb-gpu",	"ahb",
29562306a36Sopenharmony_ci		      0x064, BIT(20), 0);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_codec_clk,	"apb0-codec",	"apb0",
29862306a36Sopenharmony_ci		      0x068, BIT(0), 0);
29962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_spdif_clk,	"apb0-spdif",	"apb0",
30062306a36Sopenharmony_ci		      0x068, BIT(1), 0);
30162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_i2s_clk,	"apb0-i2s",	"apb0",
30262306a36Sopenharmony_ci		      0x068, BIT(3), 0);
30362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_pio_clk,	"apb0-pio",	"apb0",
30462306a36Sopenharmony_ci		      0x068, BIT(5), 0);
30562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_ir_clk,	"apb0-ir",	"apb0",
30662306a36Sopenharmony_ci		      0x068, BIT(6), 0);
30762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_keypad_clk,	"apb0-keypad",	"apb0",
30862306a36Sopenharmony_ci		      0x068, BIT(10), 0);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c0_clk,	"apb1-i2c0",	"apb1",
31162306a36Sopenharmony_ci		      0x06c, BIT(0), 0);
31262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c1_clk,	"apb1-i2c1",	"apb1",
31362306a36Sopenharmony_ci		      0x06c, BIT(1), 0);
31462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c2_clk,	"apb1-i2c2",	"apb1",
31562306a36Sopenharmony_ci		      0x06c, BIT(2), 0);
31662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart0_clk,	"apb1-uart0",	"apb1",
31762306a36Sopenharmony_ci		      0x06c, BIT(16), 0);
31862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart1_clk,	"apb1-uart1",	"apb1",
31962306a36Sopenharmony_ci		      0x06c, BIT(17), 0);
32062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart2_clk,	"apb1-uart2",	"apb1",
32162306a36Sopenharmony_ci		      0x06c, BIT(18), 0);
32262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart3_clk,	"apb1-uart3",	"apb1",
32362306a36Sopenharmony_ci		      0x06c, BIT(19), 0);
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_cistatic const char * const mod0_default_parents[] = { "hosc", "pll-periph",
32662306a36Sopenharmony_ci						     "pll-ddr-other" };
32762306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
32862306a36Sopenharmony_ci				  0, 4,		/* M */
32962306a36Sopenharmony_ci				  16, 2,	/* P */
33062306a36Sopenharmony_ci				  24, 2,	/* mux */
33162306a36Sopenharmony_ci				  BIT(31),	/* gate */
33262306a36Sopenharmony_ci				  0);
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
33562306a36Sopenharmony_ci				  0, 4,		/* M */
33662306a36Sopenharmony_ci				  16, 2,	/* P */
33762306a36Sopenharmony_ci				  24, 2,	/* mux */
33862306a36Sopenharmony_ci				  BIT(31),	/* gate */
33962306a36Sopenharmony_ci				  0);
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
34262306a36Sopenharmony_ci				  0, 4,		/* M */
34362306a36Sopenharmony_ci				  16, 2,	/* P */
34462306a36Sopenharmony_ci				  24, 2,	/* mux */
34562306a36Sopenharmony_ci				  BIT(31),	/* gate */
34662306a36Sopenharmony_ci				  0);
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
34962306a36Sopenharmony_ci				  0, 4,		/* M */
35062306a36Sopenharmony_ci				  16, 2,	/* P */
35162306a36Sopenharmony_ci				  24, 2,	/* mux */
35262306a36Sopenharmony_ci				  BIT(31),	/* gate */
35362306a36Sopenharmony_ci				  0);
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", mod0_default_parents, 0x098,
35662306a36Sopenharmony_ci				  0, 4,		/* M */
35762306a36Sopenharmony_ci				  16, 2,	/* P */
35862306a36Sopenharmony_ci				  24, 2,	/* mux */
35962306a36Sopenharmony_ci				  BIT(31),	/* gate */
36062306a36Sopenharmony_ci				  0);
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ss_clk, "ss", mod0_default_parents, 0x09c,
36362306a36Sopenharmony_ci				  0, 4,		/* M */
36462306a36Sopenharmony_ci				  16, 2,	/* P */
36562306a36Sopenharmony_ci				  24, 2,	/* mux */
36662306a36Sopenharmony_ci				  BIT(31),	/* gate */
36762306a36Sopenharmony_ci				  0);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
37062306a36Sopenharmony_ci				  0, 4,		/* M */
37162306a36Sopenharmony_ci				  16, 2,	/* P */
37262306a36Sopenharmony_ci				  24, 2,	/* mux */
37362306a36Sopenharmony_ci				  BIT(31),	/* gate */
37462306a36Sopenharmony_ci				  0);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
37762306a36Sopenharmony_ci				  0, 4,		/* M */
37862306a36Sopenharmony_ci				  16, 2,	/* P */
37962306a36Sopenharmony_ci				  24, 2,	/* mux */
38062306a36Sopenharmony_ci				  BIT(31),	/* gate */
38162306a36Sopenharmony_ci				  0);
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", mod0_default_parents, 0x0a8,
38462306a36Sopenharmony_ci				  0, 4,		/* M */
38562306a36Sopenharmony_ci				  16, 2,	/* P */
38662306a36Sopenharmony_ci				  24, 2,	/* mux */
38762306a36Sopenharmony_ci				  BIT(31),	/* gate */
38862306a36Sopenharmony_ci				  0);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir", mod0_default_parents, 0x0b0,
39162306a36Sopenharmony_ci				  0, 4,		/* M */
39262306a36Sopenharmony_ci				  16, 2,	/* P */
39362306a36Sopenharmony_ci				  24, 2,	/* mux */
39462306a36Sopenharmony_ci				  BIT(31),	/* gate */
39562306a36Sopenharmony_ci				  0);
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
39862306a36Sopenharmony_ci					    "pll-audio-2x", "pll-audio" };
39962306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(i2s_clk, "i2s", i2s_parents,
40062306a36Sopenharmony_ci			       0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_cistatic const char * const spdif_parents[] = { "pll-audio-8x", "pll-audio-4x",
40362306a36Sopenharmony_ci					    "pll-audio-2x", "pll-audio" };
40462306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(spdif_clk, "spdif", spdif_parents,
40562306a36Sopenharmony_ci			       0x0c0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic const char * const keypad_parents[] = { "hosc", "losc"};
40862306a36Sopenharmony_cistatic const u8 keypad_table[] = { 0, 2 };
40962306a36Sopenharmony_cistatic struct ccu_mp keypad_clk = {
41062306a36Sopenharmony_ci	.enable		= BIT(31),
41162306a36Sopenharmony_ci	.m		= _SUNXI_CCU_DIV(8, 5),
41262306a36Sopenharmony_ci	.p		= _SUNXI_CCU_DIV(20, 2),
41362306a36Sopenharmony_ci	.mux		= _SUNXI_CCU_MUX_TABLE(24, 2, keypad_table),
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	.common		= {
41662306a36Sopenharmony_ci		.reg		= 0x0c4,
41762306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT_PARENTS("keypad",
41862306a36Sopenharmony_ci						      keypad_parents,
41962306a36Sopenharmony_ci						      &ccu_mp_ops,
42062306a36Sopenharmony_ci						      0),
42162306a36Sopenharmony_ci	},
42262306a36Sopenharmony_ci};
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(usb_ohci_clk,	"usb-ohci",	"pll-periph",
42562306a36Sopenharmony_ci		      0x0cc, BIT(6), 0);
42662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(usb_phy0_clk,	"usb-phy0",	"pll-periph",
42762306a36Sopenharmony_ci		      0x0cc, BIT(8), 0);
42862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(usb_phy1_clk,	"usb-phy1",	"pll-periph",
42962306a36Sopenharmony_ci		      0x0cc, BIT(9), 0);
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic const char * const gps_parents[] = { "hosc", "pll-periph",
43262306a36Sopenharmony_ci					    "pll-video1", "pll-ve" };
43362306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(gps_clk, "gps", gps_parents,
43462306a36Sopenharmony_ci				 0x0d0, 0, 3, 24, 2, BIT(31), 0);
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_ve_clk,	"dram-ve",	"pll-ddr",
43762306a36Sopenharmony_ci		      0x100, BIT(0), 0);
43862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_csi_clk,	"dram-csi",	"pll-ddr",
43962306a36Sopenharmony_ci		      0x100, BIT(1), 0);
44062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_ts_clk,	"dram-ts",	"pll-ddr",
44162306a36Sopenharmony_ci		      0x100, BIT(3), 0);
44262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_tve_clk,	"dram-tve",	"pll-ddr",
44362306a36Sopenharmony_ci		      0x100, BIT(5), 0);
44462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_de_fe_clk,	"dram-de-fe",	"pll-ddr",
44562306a36Sopenharmony_ci		      0x100, BIT(25), 0);
44662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_de_be_clk,	"dram-de-be",	"pll-ddr",
44762306a36Sopenharmony_ci		      0x100, BIT(26), 0);
44862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_ace_clk,	"dram-ace",	"pll-ddr",
44962306a36Sopenharmony_ci		      0x100, BIT(29), 0);
45062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_iep_clk,	"dram-iep",	"pll-ddr",
45162306a36Sopenharmony_ci		      0x100, BIT(31), 0);
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_cistatic const char * const de_parents[] = { "pll-video0", "pll-video1",
45462306a36Sopenharmony_ci					   "pll-ddr-other" };
45562306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_be_clk, "de-be", de_parents,
45662306a36Sopenharmony_ci				 0x104, 0, 4, 24, 2, BIT(31), 0);
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_fe_clk, "de-fe", de_parents,
45962306a36Sopenharmony_ci				 0x10c, 0, 4, 24, 2, BIT(31), 0);
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic const char * const tcon_parents[] = { "pll-video0", "pll-video1",
46262306a36Sopenharmony_ci					     "pll-video0-2x", "pll-video1-2x" };
46362306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(tcon_ch0_clk, "tcon-ch0-sclk", tcon_parents,
46462306a36Sopenharmony_ci			       0x118, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(tcon_ch1_sclk2_clk, "tcon-ch1-sclk2",
46762306a36Sopenharmony_ci				 tcon_parents,
46862306a36Sopenharmony_ci				 0x12c, 0, 4, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_GATE(tcon_ch1_sclk1_clk, "tcon-ch1-sclk1", "tcon-ch1-sclk2",
47162306a36Sopenharmony_ci			     0x12c, 11, 1, BIT(15), CLK_SET_RATE_PARENT);
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_cistatic const char * const csi_parents[] = { "hosc", "pll-video0", "pll-video1",
47462306a36Sopenharmony_ci					    "pll-video0-2x", "pll-video1-2x" };
47562306a36Sopenharmony_cistatic const u8 csi_table[] = { 0, 1, 2, 5, 6 };
47662306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_clk, "csi",
47762306a36Sopenharmony_ci				       csi_parents, csi_table,
47862306a36Sopenharmony_ci				       0x134, 0, 5, 24, 3, BIT(31), 0);
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ve_clk,		"ve",		"pll-ve",
48162306a36Sopenharmony_ci		      0x13c, BIT(31), CLK_SET_RATE_PARENT);
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(codec_clk,	"codec",	"pll-audio",
48462306a36Sopenharmony_ci		      0x140, BIT(31), CLK_SET_RATE_PARENT);
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(avs_clk,		"avs",		"hosc",
48762306a36Sopenharmony_ci		      0x144, BIT(31), 0);
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_cistatic const char * const hdmi_parents[] = { "pll-video0", "pll-video0-2x" };
49062306a36Sopenharmony_cistatic const u8 hdmi_table[] = { 0, 2 };
49162306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_TABLE_GATE(hdmi_clk, "hdmi",
49262306a36Sopenharmony_ci				       hdmi_parents, hdmi_table,
49362306a36Sopenharmony_ci				       0x150, 0, 4, 24, 2, BIT(31),
49462306a36Sopenharmony_ci				       CLK_SET_RATE_PARENT);
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic const char * const gpu_parents[] = { "pll-video0", "pll-ve",
49762306a36Sopenharmony_ci					    "pll-ddr-other", "pll-video1",
49862306a36Sopenharmony_ci					    "pll-video1-2x" };
49962306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(gpu_clk, "gpu", gpu_parents,
50062306a36Sopenharmony_ci				 0x154, 0, 4, 24, 3, BIT(31), 0);
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_cistatic const char * const mbus_parents[] = { "hosc", "pll-periph", "pll-ddr" };
50362306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
50462306a36Sopenharmony_ci				  0x15c, 0, 4, 16, 2, 24, 2, BIT(31), CLK_IS_CRITICAL);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(iep_clk,		"iep",		"de-be",
50762306a36Sopenharmony_ci		      0x160, BIT(31), 0);
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic struct ccu_common *sun5i_a10s_ccu_clks[] = {
51062306a36Sopenharmony_ci	&hosc_clk.common,
51162306a36Sopenharmony_ci	&pll_core_clk.common,
51262306a36Sopenharmony_ci	&pll_audio_base_clk.common,
51362306a36Sopenharmony_ci	&pll_video0_clk.common,
51462306a36Sopenharmony_ci	&pll_ve_clk.common,
51562306a36Sopenharmony_ci	&pll_ddr_base_clk.common,
51662306a36Sopenharmony_ci	&pll_ddr_clk.common,
51762306a36Sopenharmony_ci	&pll_ddr_other_clk.common,
51862306a36Sopenharmony_ci	&pll_periph_clk.common,
51962306a36Sopenharmony_ci	&pll_video1_clk.common,
52062306a36Sopenharmony_ci	&cpu_clk.common,
52162306a36Sopenharmony_ci	&axi_clk.common,
52262306a36Sopenharmony_ci	&ahb_clk.common,
52362306a36Sopenharmony_ci	&apb0_clk.common,
52462306a36Sopenharmony_ci	&apb1_clk.common,
52562306a36Sopenharmony_ci	&axi_dram_clk.common,
52662306a36Sopenharmony_ci	&ahb_otg_clk.common,
52762306a36Sopenharmony_ci	&ahb_ehci_clk.common,
52862306a36Sopenharmony_ci	&ahb_ohci_clk.common,
52962306a36Sopenharmony_ci	&ahb_ss_clk.common,
53062306a36Sopenharmony_ci	&ahb_dma_clk.common,
53162306a36Sopenharmony_ci	&ahb_bist_clk.common,
53262306a36Sopenharmony_ci	&ahb_mmc0_clk.common,
53362306a36Sopenharmony_ci	&ahb_mmc1_clk.common,
53462306a36Sopenharmony_ci	&ahb_mmc2_clk.common,
53562306a36Sopenharmony_ci	&ahb_nand_clk.common,
53662306a36Sopenharmony_ci	&ahb_sdram_clk.common,
53762306a36Sopenharmony_ci	&ahb_emac_clk.common,
53862306a36Sopenharmony_ci	&ahb_ts_clk.common,
53962306a36Sopenharmony_ci	&ahb_spi0_clk.common,
54062306a36Sopenharmony_ci	&ahb_spi1_clk.common,
54162306a36Sopenharmony_ci	&ahb_spi2_clk.common,
54262306a36Sopenharmony_ci	&ahb_gps_clk.common,
54362306a36Sopenharmony_ci	&ahb_hstimer_clk.common,
54462306a36Sopenharmony_ci	&ahb_ve_clk.common,
54562306a36Sopenharmony_ci	&ahb_tve_clk.common,
54662306a36Sopenharmony_ci	&ahb_lcd_clk.common,
54762306a36Sopenharmony_ci	&ahb_csi_clk.common,
54862306a36Sopenharmony_ci	&ahb_hdmi_clk.common,
54962306a36Sopenharmony_ci	&ahb_de_be_clk.common,
55062306a36Sopenharmony_ci	&ahb_de_fe_clk.common,
55162306a36Sopenharmony_ci	&ahb_iep_clk.common,
55262306a36Sopenharmony_ci	&ahb_gpu_clk.common,
55362306a36Sopenharmony_ci	&apb0_codec_clk.common,
55462306a36Sopenharmony_ci	&apb0_spdif_clk.common,
55562306a36Sopenharmony_ci	&apb0_i2s_clk.common,
55662306a36Sopenharmony_ci	&apb0_pio_clk.common,
55762306a36Sopenharmony_ci	&apb0_ir_clk.common,
55862306a36Sopenharmony_ci	&apb0_keypad_clk.common,
55962306a36Sopenharmony_ci	&apb1_i2c0_clk.common,
56062306a36Sopenharmony_ci	&apb1_i2c1_clk.common,
56162306a36Sopenharmony_ci	&apb1_i2c2_clk.common,
56262306a36Sopenharmony_ci	&apb1_uart0_clk.common,
56362306a36Sopenharmony_ci	&apb1_uart1_clk.common,
56462306a36Sopenharmony_ci	&apb1_uart2_clk.common,
56562306a36Sopenharmony_ci	&apb1_uart3_clk.common,
56662306a36Sopenharmony_ci	&nand_clk.common,
56762306a36Sopenharmony_ci	&mmc0_clk.common,
56862306a36Sopenharmony_ci	&mmc1_clk.common,
56962306a36Sopenharmony_ci	&mmc2_clk.common,
57062306a36Sopenharmony_ci	&ts_clk.common,
57162306a36Sopenharmony_ci	&ss_clk.common,
57262306a36Sopenharmony_ci	&spi0_clk.common,
57362306a36Sopenharmony_ci	&spi1_clk.common,
57462306a36Sopenharmony_ci	&spi2_clk.common,
57562306a36Sopenharmony_ci	&ir_clk.common,
57662306a36Sopenharmony_ci	&i2s_clk.common,
57762306a36Sopenharmony_ci	&spdif_clk.common,
57862306a36Sopenharmony_ci	&keypad_clk.common,
57962306a36Sopenharmony_ci	&usb_ohci_clk.common,
58062306a36Sopenharmony_ci	&usb_phy0_clk.common,
58162306a36Sopenharmony_ci	&usb_phy1_clk.common,
58262306a36Sopenharmony_ci	&gps_clk.common,
58362306a36Sopenharmony_ci	&dram_ve_clk.common,
58462306a36Sopenharmony_ci	&dram_csi_clk.common,
58562306a36Sopenharmony_ci	&dram_ts_clk.common,
58662306a36Sopenharmony_ci	&dram_tve_clk.common,
58762306a36Sopenharmony_ci	&dram_de_fe_clk.common,
58862306a36Sopenharmony_ci	&dram_de_be_clk.common,
58962306a36Sopenharmony_ci	&dram_ace_clk.common,
59062306a36Sopenharmony_ci	&dram_iep_clk.common,
59162306a36Sopenharmony_ci	&de_be_clk.common,
59262306a36Sopenharmony_ci	&de_fe_clk.common,
59362306a36Sopenharmony_ci	&tcon_ch0_clk.common,
59462306a36Sopenharmony_ci	&tcon_ch1_sclk2_clk.common,
59562306a36Sopenharmony_ci	&tcon_ch1_sclk1_clk.common,
59662306a36Sopenharmony_ci	&csi_clk.common,
59762306a36Sopenharmony_ci	&ve_clk.common,
59862306a36Sopenharmony_ci	&codec_clk.common,
59962306a36Sopenharmony_ci	&avs_clk.common,
60062306a36Sopenharmony_ci	&hdmi_clk.common,
60162306a36Sopenharmony_ci	&gpu_clk.common,
60262306a36Sopenharmony_ci	&mbus_clk.common,
60362306a36Sopenharmony_ci	&iep_clk.common,
60462306a36Sopenharmony_ci};
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_cistatic const struct clk_hw *clk_parent_pll_audio[] = {
60762306a36Sopenharmony_ci	&pll_audio_base_clk.common.hw
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci/* We hardcode the divider to 1 for now */
61162306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
61262306a36Sopenharmony_ci			    clk_parent_pll_audio,
61362306a36Sopenharmony_ci			    1, 1, CLK_SET_RATE_PARENT);
61462306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
61562306a36Sopenharmony_ci			    clk_parent_pll_audio,
61662306a36Sopenharmony_ci			    2, 1, CLK_SET_RATE_PARENT);
61762306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
61862306a36Sopenharmony_ci			    clk_parent_pll_audio,
61962306a36Sopenharmony_ci			    1, 1, CLK_SET_RATE_PARENT);
62062306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
62162306a36Sopenharmony_ci			    clk_parent_pll_audio,
62262306a36Sopenharmony_ci			    1, 2, CLK_SET_RATE_PARENT);
62362306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x",
62462306a36Sopenharmony_ci			   &pll_video0_clk.common.hw,
62562306a36Sopenharmony_ci			   1, 2, CLK_SET_RATE_PARENT);
62662306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(pll_video1_2x_clk, "pll-video1-2x",
62762306a36Sopenharmony_ci			   &pll_video1_clk.common.hw,
62862306a36Sopenharmony_ci			   1, 2, CLK_SET_RATE_PARENT);
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun5i_a10s_hw_clks = {
63162306a36Sopenharmony_ci	.hws	= {
63262306a36Sopenharmony_ci		[CLK_HOSC]		= &hosc_clk.common.hw,
63362306a36Sopenharmony_ci		[CLK_PLL_CORE]		= &pll_core_clk.common.hw,
63462306a36Sopenharmony_ci		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
63562306a36Sopenharmony_ci		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
63662306a36Sopenharmony_ci		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
63762306a36Sopenharmony_ci		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
63862306a36Sopenharmony_ci		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
63962306a36Sopenharmony_ci		[CLK_PLL_VIDEO0]	= &pll_video0_clk.common.hw,
64062306a36Sopenharmony_ci		[CLK_PLL_VIDEO0_2X]	= &pll_video0_2x_clk.hw,
64162306a36Sopenharmony_ci		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
64262306a36Sopenharmony_ci		[CLK_PLL_DDR_BASE]	= &pll_ddr_base_clk.common.hw,
64362306a36Sopenharmony_ci		[CLK_PLL_DDR]		= &pll_ddr_clk.common.hw,
64462306a36Sopenharmony_ci		[CLK_PLL_DDR_OTHER]	= &pll_ddr_other_clk.common.hw,
64562306a36Sopenharmony_ci		[CLK_PLL_PERIPH]	= &pll_periph_clk.common.hw,
64662306a36Sopenharmony_ci		[CLK_PLL_VIDEO1]	= &pll_video1_clk.common.hw,
64762306a36Sopenharmony_ci		[CLK_PLL_VIDEO1_2X]	= &pll_video1_2x_clk.hw,
64862306a36Sopenharmony_ci		[CLK_CPU]		= &cpu_clk.common.hw,
64962306a36Sopenharmony_ci		[CLK_AXI]		= &axi_clk.common.hw,
65062306a36Sopenharmony_ci		[CLK_AHB]		= &ahb_clk.common.hw,
65162306a36Sopenharmony_ci		[CLK_APB0]		= &apb0_clk.common.hw,
65262306a36Sopenharmony_ci		[CLK_APB1]		= &apb1_clk.common.hw,
65362306a36Sopenharmony_ci		[CLK_DRAM_AXI]		= &axi_dram_clk.common.hw,
65462306a36Sopenharmony_ci		[CLK_AHB_OTG]		= &ahb_otg_clk.common.hw,
65562306a36Sopenharmony_ci		[CLK_AHB_EHCI]		= &ahb_ehci_clk.common.hw,
65662306a36Sopenharmony_ci		[CLK_AHB_OHCI]		= &ahb_ohci_clk.common.hw,
65762306a36Sopenharmony_ci		[CLK_AHB_SS]		= &ahb_ss_clk.common.hw,
65862306a36Sopenharmony_ci		[CLK_AHB_DMA]		= &ahb_dma_clk.common.hw,
65962306a36Sopenharmony_ci		[CLK_AHB_BIST]		= &ahb_bist_clk.common.hw,
66062306a36Sopenharmony_ci		[CLK_AHB_MMC0]		= &ahb_mmc0_clk.common.hw,
66162306a36Sopenharmony_ci		[CLK_AHB_MMC1]		= &ahb_mmc1_clk.common.hw,
66262306a36Sopenharmony_ci		[CLK_AHB_MMC2]		= &ahb_mmc2_clk.common.hw,
66362306a36Sopenharmony_ci		[CLK_AHB_NAND]		= &ahb_nand_clk.common.hw,
66462306a36Sopenharmony_ci		[CLK_AHB_SDRAM]		= &ahb_sdram_clk.common.hw,
66562306a36Sopenharmony_ci		[CLK_AHB_EMAC]		= &ahb_emac_clk.common.hw,
66662306a36Sopenharmony_ci		[CLK_AHB_TS]		= &ahb_ts_clk.common.hw,
66762306a36Sopenharmony_ci		[CLK_AHB_SPI0]		= &ahb_spi0_clk.common.hw,
66862306a36Sopenharmony_ci		[CLK_AHB_SPI1]		= &ahb_spi1_clk.common.hw,
66962306a36Sopenharmony_ci		[CLK_AHB_SPI2]		= &ahb_spi2_clk.common.hw,
67062306a36Sopenharmony_ci		[CLK_AHB_GPS]		= &ahb_gps_clk.common.hw,
67162306a36Sopenharmony_ci		[CLK_AHB_HSTIMER]	= &ahb_hstimer_clk.common.hw,
67262306a36Sopenharmony_ci		[CLK_AHB_VE]		= &ahb_ve_clk.common.hw,
67362306a36Sopenharmony_ci		[CLK_AHB_TVE]		= &ahb_tve_clk.common.hw,
67462306a36Sopenharmony_ci		[CLK_AHB_LCD]		= &ahb_lcd_clk.common.hw,
67562306a36Sopenharmony_ci		[CLK_AHB_CSI]		= &ahb_csi_clk.common.hw,
67662306a36Sopenharmony_ci		[CLK_AHB_HDMI]		= &ahb_hdmi_clk.common.hw,
67762306a36Sopenharmony_ci		[CLK_AHB_DE_BE]		= &ahb_de_be_clk.common.hw,
67862306a36Sopenharmony_ci		[CLK_AHB_DE_FE]		= &ahb_de_fe_clk.common.hw,
67962306a36Sopenharmony_ci		[CLK_AHB_IEP]		= &ahb_iep_clk.common.hw,
68062306a36Sopenharmony_ci		[CLK_AHB_GPU]		= &ahb_gpu_clk.common.hw,
68162306a36Sopenharmony_ci		[CLK_APB0_CODEC]	= &apb0_codec_clk.common.hw,
68262306a36Sopenharmony_ci		[CLK_APB0_I2S]		= &apb0_i2s_clk.common.hw,
68362306a36Sopenharmony_ci		[CLK_APB0_PIO]		= &apb0_pio_clk.common.hw,
68462306a36Sopenharmony_ci		[CLK_APB0_IR]		= &apb0_ir_clk.common.hw,
68562306a36Sopenharmony_ci		[CLK_APB0_KEYPAD]	= &apb0_keypad_clk.common.hw,
68662306a36Sopenharmony_ci		[CLK_APB1_I2C0]		= &apb1_i2c0_clk.common.hw,
68762306a36Sopenharmony_ci		[CLK_APB1_I2C1]		= &apb1_i2c1_clk.common.hw,
68862306a36Sopenharmony_ci		[CLK_APB1_I2C2]		= &apb1_i2c2_clk.common.hw,
68962306a36Sopenharmony_ci		[CLK_APB1_UART0]	= &apb1_uart0_clk.common.hw,
69062306a36Sopenharmony_ci		[CLK_APB1_UART1]	= &apb1_uart1_clk.common.hw,
69162306a36Sopenharmony_ci		[CLK_APB1_UART2]	= &apb1_uart2_clk.common.hw,
69262306a36Sopenharmony_ci		[CLK_APB1_UART3]	= &apb1_uart3_clk.common.hw,
69362306a36Sopenharmony_ci		[CLK_NAND]		= &nand_clk.common.hw,
69462306a36Sopenharmony_ci		[CLK_MMC0]		= &mmc0_clk.common.hw,
69562306a36Sopenharmony_ci		[CLK_MMC1]		= &mmc1_clk.common.hw,
69662306a36Sopenharmony_ci		[CLK_MMC2]		= &mmc2_clk.common.hw,
69762306a36Sopenharmony_ci		[CLK_TS]		= &ts_clk.common.hw,
69862306a36Sopenharmony_ci		[CLK_SS]		= &ss_clk.common.hw,
69962306a36Sopenharmony_ci		[CLK_SPI0]		= &spi0_clk.common.hw,
70062306a36Sopenharmony_ci		[CLK_SPI1]		= &spi1_clk.common.hw,
70162306a36Sopenharmony_ci		[CLK_SPI2]		= &spi2_clk.common.hw,
70262306a36Sopenharmony_ci		[CLK_IR]		= &ir_clk.common.hw,
70362306a36Sopenharmony_ci		[CLK_I2S]		= &i2s_clk.common.hw,
70462306a36Sopenharmony_ci		[CLK_KEYPAD]		= &keypad_clk.common.hw,
70562306a36Sopenharmony_ci		[CLK_USB_OHCI]		= &usb_ohci_clk.common.hw,
70662306a36Sopenharmony_ci		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
70762306a36Sopenharmony_ci		[CLK_USB_PHY1]		= &usb_phy1_clk.common.hw,
70862306a36Sopenharmony_ci		[CLK_GPS]		= &gps_clk.common.hw,
70962306a36Sopenharmony_ci		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
71062306a36Sopenharmony_ci		[CLK_DRAM_CSI]		= &dram_csi_clk.common.hw,
71162306a36Sopenharmony_ci		[CLK_DRAM_TS]		= &dram_ts_clk.common.hw,
71262306a36Sopenharmony_ci		[CLK_DRAM_TVE]		= &dram_tve_clk.common.hw,
71362306a36Sopenharmony_ci		[CLK_DRAM_DE_FE]	= &dram_de_fe_clk.common.hw,
71462306a36Sopenharmony_ci		[CLK_DRAM_DE_BE]	= &dram_de_be_clk.common.hw,
71562306a36Sopenharmony_ci		[CLK_DRAM_ACE]		= &dram_ace_clk.common.hw,
71662306a36Sopenharmony_ci		[CLK_DRAM_IEP]		= &dram_iep_clk.common.hw,
71762306a36Sopenharmony_ci		[CLK_DE_BE]		= &de_be_clk.common.hw,
71862306a36Sopenharmony_ci		[CLK_DE_FE]		= &de_fe_clk.common.hw,
71962306a36Sopenharmony_ci		[CLK_TCON_CH0]		= &tcon_ch0_clk.common.hw,
72062306a36Sopenharmony_ci		[CLK_TCON_CH1_SCLK]	= &tcon_ch1_sclk2_clk.common.hw,
72162306a36Sopenharmony_ci		[CLK_TCON_CH1]		= &tcon_ch1_sclk1_clk.common.hw,
72262306a36Sopenharmony_ci		[CLK_CSI]		= &csi_clk.common.hw,
72362306a36Sopenharmony_ci		[CLK_VE]		= &ve_clk.common.hw,
72462306a36Sopenharmony_ci		[CLK_CODEC]		= &codec_clk.common.hw,
72562306a36Sopenharmony_ci		[CLK_AVS]		= &avs_clk.common.hw,
72662306a36Sopenharmony_ci		[CLK_HDMI]		= &hdmi_clk.common.hw,
72762306a36Sopenharmony_ci		[CLK_GPU]		= &gpu_clk.common.hw,
72862306a36Sopenharmony_ci		[CLK_MBUS]		= &mbus_clk.common.hw,
72962306a36Sopenharmony_ci		[CLK_IEP]		= &iep_clk.common.hw,
73062306a36Sopenharmony_ci	},
73162306a36Sopenharmony_ci	.num	= CLK_NUMBER,
73262306a36Sopenharmony_ci};
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_cistatic struct ccu_reset_map sun5i_a10s_ccu_resets[] = {
73562306a36Sopenharmony_ci	[RST_USB_PHY0]		=  { 0x0cc, BIT(0) },
73662306a36Sopenharmony_ci	[RST_USB_PHY1]		=  { 0x0cc, BIT(1) },
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	[RST_GPS]		=  { 0x0d0, BIT(30) },
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci	[RST_DE_BE]		=  { 0x104, BIT(30) },
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci	[RST_DE_FE]		=  { 0x10c, BIT(30) },
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	[RST_TVE]		=  { 0x118, BIT(29) },
74562306a36Sopenharmony_ci	[RST_LCD]		=  { 0x118, BIT(30) },
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_ci	[RST_CSI]		=  { 0x134, BIT(30) },
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	[RST_VE]		=  { 0x13c, BIT(0) },
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	[RST_GPU]		=  { 0x154, BIT(30) },
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci	[RST_IEP]		=  { 0x160, BIT(30) },
75462306a36Sopenharmony_ci};
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun5i_a10s_ccu_desc = {
75762306a36Sopenharmony_ci	.ccu_clks	= sun5i_a10s_ccu_clks,
75862306a36Sopenharmony_ci	.num_ccu_clks	= ARRAY_SIZE(sun5i_a10s_ccu_clks),
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_ci	.hw_clks	= &sun5i_a10s_hw_clks,
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	.resets		= sun5i_a10s_ccu_resets,
76362306a36Sopenharmony_ci	.num_resets	= ARRAY_SIZE(sun5i_a10s_ccu_resets),
76462306a36Sopenharmony_ci};
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_ci/*
76762306a36Sopenharmony_ci * The A13 is the A10s minus the TS, GPS, HDMI, I2S and the keypad
76862306a36Sopenharmony_ci */
76962306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun5i_a13_hw_clks = {
77062306a36Sopenharmony_ci	.hws	= {
77162306a36Sopenharmony_ci		[CLK_HOSC]		= &hosc_clk.common.hw,
77262306a36Sopenharmony_ci		[CLK_PLL_CORE]		= &pll_core_clk.common.hw,
77362306a36Sopenharmony_ci		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
77462306a36Sopenharmony_ci		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
77562306a36Sopenharmony_ci		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
77662306a36Sopenharmony_ci		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
77762306a36Sopenharmony_ci		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
77862306a36Sopenharmony_ci		[CLK_PLL_VIDEO0]	= &pll_video0_clk.common.hw,
77962306a36Sopenharmony_ci		[CLK_PLL_VIDEO0_2X]	= &pll_video0_2x_clk.hw,
78062306a36Sopenharmony_ci		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
78162306a36Sopenharmony_ci		[CLK_PLL_DDR_BASE]	= &pll_ddr_base_clk.common.hw,
78262306a36Sopenharmony_ci		[CLK_PLL_DDR]		= &pll_ddr_clk.common.hw,
78362306a36Sopenharmony_ci		[CLK_PLL_DDR_OTHER]	= &pll_ddr_other_clk.common.hw,
78462306a36Sopenharmony_ci		[CLK_PLL_PERIPH]	= &pll_periph_clk.common.hw,
78562306a36Sopenharmony_ci		[CLK_PLL_VIDEO1]	= &pll_video1_clk.common.hw,
78662306a36Sopenharmony_ci		[CLK_PLL_VIDEO1_2X]	= &pll_video1_2x_clk.hw,
78762306a36Sopenharmony_ci		[CLK_CPU]		= &cpu_clk.common.hw,
78862306a36Sopenharmony_ci		[CLK_AXI]		= &axi_clk.common.hw,
78962306a36Sopenharmony_ci		[CLK_AHB]		= &ahb_clk.common.hw,
79062306a36Sopenharmony_ci		[CLK_APB0]		= &apb0_clk.common.hw,
79162306a36Sopenharmony_ci		[CLK_APB1]		= &apb1_clk.common.hw,
79262306a36Sopenharmony_ci		[CLK_DRAM_AXI]		= &axi_dram_clk.common.hw,
79362306a36Sopenharmony_ci		[CLK_AHB_OTG]		= &ahb_otg_clk.common.hw,
79462306a36Sopenharmony_ci		[CLK_AHB_EHCI]		= &ahb_ehci_clk.common.hw,
79562306a36Sopenharmony_ci		[CLK_AHB_OHCI]		= &ahb_ohci_clk.common.hw,
79662306a36Sopenharmony_ci		[CLK_AHB_SS]		= &ahb_ss_clk.common.hw,
79762306a36Sopenharmony_ci		[CLK_AHB_DMA]		= &ahb_dma_clk.common.hw,
79862306a36Sopenharmony_ci		[CLK_AHB_BIST]		= &ahb_bist_clk.common.hw,
79962306a36Sopenharmony_ci		[CLK_AHB_MMC0]		= &ahb_mmc0_clk.common.hw,
80062306a36Sopenharmony_ci		[CLK_AHB_MMC1]		= &ahb_mmc1_clk.common.hw,
80162306a36Sopenharmony_ci		[CLK_AHB_MMC2]		= &ahb_mmc2_clk.common.hw,
80262306a36Sopenharmony_ci		[CLK_AHB_NAND]		= &ahb_nand_clk.common.hw,
80362306a36Sopenharmony_ci		[CLK_AHB_SDRAM]		= &ahb_sdram_clk.common.hw,
80462306a36Sopenharmony_ci		[CLK_AHB_EMAC]		= &ahb_emac_clk.common.hw,
80562306a36Sopenharmony_ci		[CLK_AHB_SPI0]		= &ahb_spi0_clk.common.hw,
80662306a36Sopenharmony_ci		[CLK_AHB_SPI1]		= &ahb_spi1_clk.common.hw,
80762306a36Sopenharmony_ci		[CLK_AHB_SPI2]		= &ahb_spi2_clk.common.hw,
80862306a36Sopenharmony_ci		[CLK_AHB_HSTIMER]	= &ahb_hstimer_clk.common.hw,
80962306a36Sopenharmony_ci		[CLK_AHB_VE]		= &ahb_ve_clk.common.hw,
81062306a36Sopenharmony_ci		[CLK_AHB_TVE]		= &ahb_tve_clk.common.hw,
81162306a36Sopenharmony_ci		[CLK_AHB_LCD]		= &ahb_lcd_clk.common.hw,
81262306a36Sopenharmony_ci		[CLK_AHB_CSI]		= &ahb_csi_clk.common.hw,
81362306a36Sopenharmony_ci		[CLK_AHB_DE_BE]		= &ahb_de_be_clk.common.hw,
81462306a36Sopenharmony_ci		[CLK_AHB_DE_FE]		= &ahb_de_fe_clk.common.hw,
81562306a36Sopenharmony_ci		[CLK_AHB_IEP]		= &ahb_iep_clk.common.hw,
81662306a36Sopenharmony_ci		[CLK_AHB_GPU]		= &ahb_gpu_clk.common.hw,
81762306a36Sopenharmony_ci		[CLK_APB0_CODEC]	= &apb0_codec_clk.common.hw,
81862306a36Sopenharmony_ci		[CLK_APB0_PIO]		= &apb0_pio_clk.common.hw,
81962306a36Sopenharmony_ci		[CLK_APB0_IR]		= &apb0_ir_clk.common.hw,
82062306a36Sopenharmony_ci		[CLK_APB1_I2C0]		= &apb1_i2c0_clk.common.hw,
82162306a36Sopenharmony_ci		[CLK_APB1_I2C1]		= &apb1_i2c1_clk.common.hw,
82262306a36Sopenharmony_ci		[CLK_APB1_I2C2]		= &apb1_i2c2_clk.common.hw,
82362306a36Sopenharmony_ci		[CLK_APB1_UART0]	= &apb1_uart0_clk.common.hw,
82462306a36Sopenharmony_ci		[CLK_APB1_UART1]	= &apb1_uart1_clk.common.hw,
82562306a36Sopenharmony_ci		[CLK_APB1_UART2]	= &apb1_uart2_clk.common.hw,
82662306a36Sopenharmony_ci		[CLK_APB1_UART3]	= &apb1_uart3_clk.common.hw,
82762306a36Sopenharmony_ci		[CLK_NAND]		= &nand_clk.common.hw,
82862306a36Sopenharmony_ci		[CLK_MMC0]		= &mmc0_clk.common.hw,
82962306a36Sopenharmony_ci		[CLK_MMC1]		= &mmc1_clk.common.hw,
83062306a36Sopenharmony_ci		[CLK_MMC2]		= &mmc2_clk.common.hw,
83162306a36Sopenharmony_ci		[CLK_SS]		= &ss_clk.common.hw,
83262306a36Sopenharmony_ci		[CLK_SPI0]		= &spi0_clk.common.hw,
83362306a36Sopenharmony_ci		[CLK_SPI1]		= &spi1_clk.common.hw,
83462306a36Sopenharmony_ci		[CLK_SPI2]		= &spi2_clk.common.hw,
83562306a36Sopenharmony_ci		[CLK_IR]		= &ir_clk.common.hw,
83662306a36Sopenharmony_ci		[CLK_USB_OHCI]		= &usb_ohci_clk.common.hw,
83762306a36Sopenharmony_ci		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
83862306a36Sopenharmony_ci		[CLK_USB_PHY1]		= &usb_phy1_clk.common.hw,
83962306a36Sopenharmony_ci		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
84062306a36Sopenharmony_ci		[CLK_DRAM_CSI]		= &dram_csi_clk.common.hw,
84162306a36Sopenharmony_ci		[CLK_DRAM_TVE]		= &dram_tve_clk.common.hw,
84262306a36Sopenharmony_ci		[CLK_DRAM_DE_FE]	= &dram_de_fe_clk.common.hw,
84362306a36Sopenharmony_ci		[CLK_DRAM_DE_BE]	= &dram_de_be_clk.common.hw,
84462306a36Sopenharmony_ci		[CLK_DRAM_ACE]		= &dram_ace_clk.common.hw,
84562306a36Sopenharmony_ci		[CLK_DRAM_IEP]		= &dram_iep_clk.common.hw,
84662306a36Sopenharmony_ci		[CLK_DE_BE]		= &de_be_clk.common.hw,
84762306a36Sopenharmony_ci		[CLK_DE_FE]		= &de_fe_clk.common.hw,
84862306a36Sopenharmony_ci		[CLK_TCON_CH0]		= &tcon_ch0_clk.common.hw,
84962306a36Sopenharmony_ci		[CLK_TCON_CH1_SCLK]	= &tcon_ch1_sclk2_clk.common.hw,
85062306a36Sopenharmony_ci		[CLK_TCON_CH1]		= &tcon_ch1_sclk1_clk.common.hw,
85162306a36Sopenharmony_ci		[CLK_CSI]		= &csi_clk.common.hw,
85262306a36Sopenharmony_ci		[CLK_VE]		= &ve_clk.common.hw,
85362306a36Sopenharmony_ci		[CLK_CODEC]		= &codec_clk.common.hw,
85462306a36Sopenharmony_ci		[CLK_AVS]		= &avs_clk.common.hw,
85562306a36Sopenharmony_ci		[CLK_GPU]		= &gpu_clk.common.hw,
85662306a36Sopenharmony_ci		[CLK_MBUS]		= &mbus_clk.common.hw,
85762306a36Sopenharmony_ci		[CLK_IEP]		= &iep_clk.common.hw,
85862306a36Sopenharmony_ci	},
85962306a36Sopenharmony_ci	.num	= CLK_NUMBER,
86062306a36Sopenharmony_ci};
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun5i_a13_ccu_desc = {
86362306a36Sopenharmony_ci	.ccu_clks	= sun5i_a10s_ccu_clks,
86462306a36Sopenharmony_ci	.num_ccu_clks	= ARRAY_SIZE(sun5i_a10s_ccu_clks),
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	.hw_clks	= &sun5i_a13_hw_clks,
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci	.resets		= sun5i_a10s_ccu_resets,
86962306a36Sopenharmony_ci	.num_resets	= ARRAY_SIZE(sun5i_a10s_ccu_resets),
87062306a36Sopenharmony_ci};
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_ci/*
87362306a36Sopenharmony_ci * The GR8 is the A10s CCU minus the HDMI and keypad, plus SPDIF
87462306a36Sopenharmony_ci */
87562306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun5i_gr8_hw_clks = {
87662306a36Sopenharmony_ci	.hws	= {
87762306a36Sopenharmony_ci		[CLK_HOSC]		= &hosc_clk.common.hw,
87862306a36Sopenharmony_ci		[CLK_PLL_CORE]		= &pll_core_clk.common.hw,
87962306a36Sopenharmony_ci		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
88062306a36Sopenharmony_ci		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
88162306a36Sopenharmony_ci		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
88262306a36Sopenharmony_ci		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
88362306a36Sopenharmony_ci		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
88462306a36Sopenharmony_ci		[CLK_PLL_VIDEO0]	= &pll_video0_clk.common.hw,
88562306a36Sopenharmony_ci		[CLK_PLL_VIDEO0_2X]	= &pll_video0_2x_clk.hw,
88662306a36Sopenharmony_ci		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
88762306a36Sopenharmony_ci		[CLK_PLL_DDR_BASE]	= &pll_ddr_base_clk.common.hw,
88862306a36Sopenharmony_ci		[CLK_PLL_DDR]		= &pll_ddr_clk.common.hw,
88962306a36Sopenharmony_ci		[CLK_PLL_DDR_OTHER]	= &pll_ddr_other_clk.common.hw,
89062306a36Sopenharmony_ci		[CLK_PLL_PERIPH]	= &pll_periph_clk.common.hw,
89162306a36Sopenharmony_ci		[CLK_PLL_VIDEO1]	= &pll_video1_clk.common.hw,
89262306a36Sopenharmony_ci		[CLK_PLL_VIDEO1_2X]	= &pll_video1_2x_clk.hw,
89362306a36Sopenharmony_ci		[CLK_CPU]		= &cpu_clk.common.hw,
89462306a36Sopenharmony_ci		[CLK_AXI]		= &axi_clk.common.hw,
89562306a36Sopenharmony_ci		[CLK_AHB]		= &ahb_clk.common.hw,
89662306a36Sopenharmony_ci		[CLK_APB0]		= &apb0_clk.common.hw,
89762306a36Sopenharmony_ci		[CLK_APB1]		= &apb1_clk.common.hw,
89862306a36Sopenharmony_ci		[CLK_DRAM_AXI]		= &axi_dram_clk.common.hw,
89962306a36Sopenharmony_ci		[CLK_AHB_OTG]		= &ahb_otg_clk.common.hw,
90062306a36Sopenharmony_ci		[CLK_AHB_EHCI]		= &ahb_ehci_clk.common.hw,
90162306a36Sopenharmony_ci		[CLK_AHB_OHCI]		= &ahb_ohci_clk.common.hw,
90262306a36Sopenharmony_ci		[CLK_AHB_SS]		= &ahb_ss_clk.common.hw,
90362306a36Sopenharmony_ci		[CLK_AHB_DMA]		= &ahb_dma_clk.common.hw,
90462306a36Sopenharmony_ci		[CLK_AHB_BIST]		= &ahb_bist_clk.common.hw,
90562306a36Sopenharmony_ci		[CLK_AHB_MMC0]		= &ahb_mmc0_clk.common.hw,
90662306a36Sopenharmony_ci		[CLK_AHB_MMC1]		= &ahb_mmc1_clk.common.hw,
90762306a36Sopenharmony_ci		[CLK_AHB_MMC2]		= &ahb_mmc2_clk.common.hw,
90862306a36Sopenharmony_ci		[CLK_AHB_NAND]		= &ahb_nand_clk.common.hw,
90962306a36Sopenharmony_ci		[CLK_AHB_SDRAM]		= &ahb_sdram_clk.common.hw,
91062306a36Sopenharmony_ci		[CLK_AHB_EMAC]		= &ahb_emac_clk.common.hw,
91162306a36Sopenharmony_ci		[CLK_AHB_TS]		= &ahb_ts_clk.common.hw,
91262306a36Sopenharmony_ci		[CLK_AHB_SPI0]		= &ahb_spi0_clk.common.hw,
91362306a36Sopenharmony_ci		[CLK_AHB_SPI1]		= &ahb_spi1_clk.common.hw,
91462306a36Sopenharmony_ci		[CLK_AHB_SPI2]		= &ahb_spi2_clk.common.hw,
91562306a36Sopenharmony_ci		[CLK_AHB_GPS]		= &ahb_gps_clk.common.hw,
91662306a36Sopenharmony_ci		[CLK_AHB_HSTIMER]	= &ahb_hstimer_clk.common.hw,
91762306a36Sopenharmony_ci		[CLK_AHB_VE]		= &ahb_ve_clk.common.hw,
91862306a36Sopenharmony_ci		[CLK_AHB_TVE]		= &ahb_tve_clk.common.hw,
91962306a36Sopenharmony_ci		[CLK_AHB_LCD]		= &ahb_lcd_clk.common.hw,
92062306a36Sopenharmony_ci		[CLK_AHB_CSI]		= &ahb_csi_clk.common.hw,
92162306a36Sopenharmony_ci		[CLK_AHB_DE_BE]		= &ahb_de_be_clk.common.hw,
92262306a36Sopenharmony_ci		[CLK_AHB_DE_FE]		= &ahb_de_fe_clk.common.hw,
92362306a36Sopenharmony_ci		[CLK_AHB_IEP]		= &ahb_iep_clk.common.hw,
92462306a36Sopenharmony_ci		[CLK_AHB_GPU]		= &ahb_gpu_clk.common.hw,
92562306a36Sopenharmony_ci		[CLK_APB0_CODEC]	= &apb0_codec_clk.common.hw,
92662306a36Sopenharmony_ci		[CLK_APB0_SPDIF]	= &apb0_spdif_clk.common.hw,
92762306a36Sopenharmony_ci		[CLK_APB0_I2S]		= &apb0_i2s_clk.common.hw,
92862306a36Sopenharmony_ci		[CLK_APB0_PIO]		= &apb0_pio_clk.common.hw,
92962306a36Sopenharmony_ci		[CLK_APB0_IR]		= &apb0_ir_clk.common.hw,
93062306a36Sopenharmony_ci		[CLK_APB1_I2C0]		= &apb1_i2c0_clk.common.hw,
93162306a36Sopenharmony_ci		[CLK_APB1_I2C1]		= &apb1_i2c1_clk.common.hw,
93262306a36Sopenharmony_ci		[CLK_APB1_I2C2]		= &apb1_i2c2_clk.common.hw,
93362306a36Sopenharmony_ci		[CLK_APB1_UART0]	= &apb1_uart0_clk.common.hw,
93462306a36Sopenharmony_ci		[CLK_APB1_UART1]	= &apb1_uart1_clk.common.hw,
93562306a36Sopenharmony_ci		[CLK_APB1_UART2]	= &apb1_uart2_clk.common.hw,
93662306a36Sopenharmony_ci		[CLK_APB1_UART3]	= &apb1_uart3_clk.common.hw,
93762306a36Sopenharmony_ci		[CLK_NAND]		= &nand_clk.common.hw,
93862306a36Sopenharmony_ci		[CLK_MMC0]		= &mmc0_clk.common.hw,
93962306a36Sopenharmony_ci		[CLK_MMC1]		= &mmc1_clk.common.hw,
94062306a36Sopenharmony_ci		[CLK_MMC2]		= &mmc2_clk.common.hw,
94162306a36Sopenharmony_ci		[CLK_TS]		= &ts_clk.common.hw,
94262306a36Sopenharmony_ci		[CLK_SS]		= &ss_clk.common.hw,
94362306a36Sopenharmony_ci		[CLK_SPI0]		= &spi0_clk.common.hw,
94462306a36Sopenharmony_ci		[CLK_SPI1]		= &spi1_clk.common.hw,
94562306a36Sopenharmony_ci		[CLK_SPI2]		= &spi2_clk.common.hw,
94662306a36Sopenharmony_ci		[CLK_IR]		= &ir_clk.common.hw,
94762306a36Sopenharmony_ci		[CLK_I2S]		= &i2s_clk.common.hw,
94862306a36Sopenharmony_ci		[CLK_SPDIF]		= &spdif_clk.common.hw,
94962306a36Sopenharmony_ci		[CLK_USB_OHCI]		= &usb_ohci_clk.common.hw,
95062306a36Sopenharmony_ci		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
95162306a36Sopenharmony_ci		[CLK_USB_PHY1]		= &usb_phy1_clk.common.hw,
95262306a36Sopenharmony_ci		[CLK_GPS]		= &gps_clk.common.hw,
95362306a36Sopenharmony_ci		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
95462306a36Sopenharmony_ci		[CLK_DRAM_CSI]		= &dram_csi_clk.common.hw,
95562306a36Sopenharmony_ci		[CLK_DRAM_TS]		= &dram_ts_clk.common.hw,
95662306a36Sopenharmony_ci		[CLK_DRAM_TVE]		= &dram_tve_clk.common.hw,
95762306a36Sopenharmony_ci		[CLK_DRAM_DE_FE]	= &dram_de_fe_clk.common.hw,
95862306a36Sopenharmony_ci		[CLK_DRAM_DE_BE]	= &dram_de_be_clk.common.hw,
95962306a36Sopenharmony_ci		[CLK_DRAM_ACE]		= &dram_ace_clk.common.hw,
96062306a36Sopenharmony_ci		[CLK_DRAM_IEP]		= &dram_iep_clk.common.hw,
96162306a36Sopenharmony_ci		[CLK_DE_BE]		= &de_be_clk.common.hw,
96262306a36Sopenharmony_ci		[CLK_DE_FE]		= &de_fe_clk.common.hw,
96362306a36Sopenharmony_ci		[CLK_TCON_CH0]		= &tcon_ch0_clk.common.hw,
96462306a36Sopenharmony_ci		[CLK_TCON_CH1_SCLK]	= &tcon_ch1_sclk2_clk.common.hw,
96562306a36Sopenharmony_ci		[CLK_TCON_CH1]		= &tcon_ch1_sclk1_clk.common.hw,
96662306a36Sopenharmony_ci		[CLK_CSI]		= &csi_clk.common.hw,
96762306a36Sopenharmony_ci		[CLK_VE]		= &ve_clk.common.hw,
96862306a36Sopenharmony_ci		[CLK_CODEC]		= &codec_clk.common.hw,
96962306a36Sopenharmony_ci		[CLK_AVS]		= &avs_clk.common.hw,
97062306a36Sopenharmony_ci		[CLK_GPU]		= &gpu_clk.common.hw,
97162306a36Sopenharmony_ci		[CLK_MBUS]		= &mbus_clk.common.hw,
97262306a36Sopenharmony_ci		[CLK_IEP]		= &iep_clk.common.hw,
97362306a36Sopenharmony_ci	},
97462306a36Sopenharmony_ci	.num	= CLK_NUMBER,
97562306a36Sopenharmony_ci};
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun5i_gr8_ccu_desc = {
97862306a36Sopenharmony_ci	.ccu_clks	= sun5i_a10s_ccu_clks,
97962306a36Sopenharmony_ci	.num_ccu_clks	= ARRAY_SIZE(sun5i_a10s_ccu_clks),
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_ci	.hw_clks	= &sun5i_gr8_hw_clks,
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_ci	.resets		= sun5i_a10s_ccu_resets,
98462306a36Sopenharmony_ci	.num_resets	= ARRAY_SIZE(sun5i_a10s_ccu_resets),
98562306a36Sopenharmony_ci};
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_cistatic void __init sun5i_ccu_init(struct device_node *node,
98862306a36Sopenharmony_ci				  const struct sunxi_ccu_desc *desc)
98962306a36Sopenharmony_ci{
99062306a36Sopenharmony_ci	void __iomem *reg;
99162306a36Sopenharmony_ci	u32 val;
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci	reg = of_io_request_and_map(node, 0, of_node_full_name(node));
99462306a36Sopenharmony_ci	if (IS_ERR(reg)) {
99562306a36Sopenharmony_ci		pr_err("%pOF: Could not map the clock registers\n", node);
99662306a36Sopenharmony_ci		return;
99762306a36Sopenharmony_ci	}
99862306a36Sopenharmony_ci
99962306a36Sopenharmony_ci	/* Force the PLL-Audio-1x divider to 1 */
100062306a36Sopenharmony_ci	val = readl(reg + SUN5I_PLL_AUDIO_REG);
100162306a36Sopenharmony_ci	val &= ~GENMASK(29, 26);
100262306a36Sopenharmony_ci	writel(val | (0 << 26), reg + SUN5I_PLL_AUDIO_REG);
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_ci	/*
100562306a36Sopenharmony_ci	 * Use the peripheral PLL as the AHB parent, instead of CPU /
100662306a36Sopenharmony_ci	 * AXI which have rate changes due to cpufreq.
100762306a36Sopenharmony_ci	 *
100862306a36Sopenharmony_ci	 * This is especially a big deal for the HS timer whose parent
100962306a36Sopenharmony_ci	 * clock is AHB.
101062306a36Sopenharmony_ci	 */
101162306a36Sopenharmony_ci	val = readl(reg + SUN5I_AHB_REG);
101262306a36Sopenharmony_ci	val &= ~GENMASK(7, 6);
101362306a36Sopenharmony_ci	writel(val | (2 << 6), reg + SUN5I_AHB_REG);
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	of_sunxi_ccu_probe(node, reg, desc);
101662306a36Sopenharmony_ci}
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_cistatic void __init sun5i_a10s_ccu_setup(struct device_node *node)
101962306a36Sopenharmony_ci{
102062306a36Sopenharmony_ci	sun5i_ccu_init(node, &sun5i_a10s_ccu_desc);
102162306a36Sopenharmony_ci}
102262306a36Sopenharmony_ciCLK_OF_DECLARE(sun5i_a10s_ccu, "allwinner,sun5i-a10s-ccu",
102362306a36Sopenharmony_ci	       sun5i_a10s_ccu_setup);
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_cistatic void __init sun5i_a13_ccu_setup(struct device_node *node)
102662306a36Sopenharmony_ci{
102762306a36Sopenharmony_ci	sun5i_ccu_init(node, &sun5i_a13_ccu_desc);
102862306a36Sopenharmony_ci}
102962306a36Sopenharmony_ciCLK_OF_DECLARE(sun5i_a13_ccu, "allwinner,sun5i-a13-ccu",
103062306a36Sopenharmony_ci	       sun5i_a13_ccu_setup);
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_cistatic void __init sun5i_gr8_ccu_setup(struct device_node *node)
103362306a36Sopenharmony_ci{
103462306a36Sopenharmony_ci	sun5i_ccu_init(node, &sun5i_gr8_ccu_desc);
103562306a36Sopenharmony_ci}
103662306a36Sopenharmony_ciCLK_OF_DECLARE(sun5i_gr8_ccu, "nextthing,gr8-ccu",
103762306a36Sopenharmony_ci	       sun5i_gr8_ccu_setup);
1038