162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2017 Icenowy Zheng <icenowy@aosc.xyz>
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/of.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include "ccu_common.h"
1262306a36Sopenharmony_ci#include "ccu_reset.h"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "ccu_div.h"
1562306a36Sopenharmony_ci#include "ccu_gate.h"
1662306a36Sopenharmony_ci#include "ccu_mp.h"
1762306a36Sopenharmony_ci#include "ccu_nm.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "ccu-sun50i-h6-r.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/*
2262306a36Sopenharmony_ci * Information about AR100 and AHB/APB clocks in R_CCU are gathered from
2362306a36Sopenharmony_ci * clock definitions in the BSP source code.
2462306a36Sopenharmony_ci */
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic const char * const ar100_r_apb2_parents[] = { "osc24M", "osc32k",
2762306a36Sopenharmony_ci						     "iosc", "pll-periph0" };
2862306a36Sopenharmony_cistatic const struct ccu_mux_var_prediv ar100_r_apb2_predivs[] = {
2962306a36Sopenharmony_ci	{ .index = 3, .shift = 0, .width = 5 },
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic struct ccu_div ar100_clk = {
3362306a36Sopenharmony_ci	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci	.mux		= {
3662306a36Sopenharmony_ci		.shift	= 24,
3762306a36Sopenharmony_ci		.width	= 2,
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci		.var_predivs	= ar100_r_apb2_predivs,
4062306a36Sopenharmony_ci		.n_var_predivs	= ARRAY_SIZE(ar100_r_apb2_predivs),
4162306a36Sopenharmony_ci	},
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	.common		= {
4462306a36Sopenharmony_ci		.reg		= 0x000,
4562306a36Sopenharmony_ci		.features	= CCU_FEATURE_VARIABLE_PREDIV,
4662306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT_PARENTS("ar100",
4762306a36Sopenharmony_ci						      ar100_r_apb2_parents,
4862306a36Sopenharmony_ci						      &ccu_div_ops,
4962306a36Sopenharmony_ci						      0),
5062306a36Sopenharmony_ci	},
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(r_ahb_clk, "r-ahb", &ar100_clk.common.hw, 1, 1, 0);
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic SUNXI_CCU_M(r_apb1_clk, "r-apb1", "r-ahb", 0x00c, 0, 2, 0);
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cistatic struct ccu_div r_apb2_clk = {
5862306a36Sopenharmony_ci	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	.mux		= {
6162306a36Sopenharmony_ci		.shift	= 24,
6262306a36Sopenharmony_ci		.width	= 2,
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci		.var_predivs	= ar100_r_apb2_predivs,
6562306a36Sopenharmony_ci		.n_var_predivs	= ARRAY_SIZE(ar100_r_apb2_predivs),
6662306a36Sopenharmony_ci	},
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	.common		= {
6962306a36Sopenharmony_ci		.reg		= 0x010,
7062306a36Sopenharmony_ci		.features	= CCU_FEATURE_VARIABLE_PREDIV,
7162306a36Sopenharmony_ci		.hw.init	= CLK_HW_INIT_PARENTS("r-apb2",
7262306a36Sopenharmony_ci						      ar100_r_apb2_parents,
7362306a36Sopenharmony_ci						      &ccu_div_ops,
7462306a36Sopenharmony_ci						      0),
7562306a36Sopenharmony_ci	},
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/*
7962306a36Sopenharmony_ci * Information about the gate/resets are gathered from the clock header file
8062306a36Sopenharmony_ci * in the BSP source code, although most of them are unused. The existence
8162306a36Sopenharmony_ci * of the hardware block is verified with "3.1 Memory Mapping" chapter in
8262306a36Sopenharmony_ci * "Allwinner H6 V200 User Manual V1.1"; and the parent APB buses are verified
8362306a36Sopenharmony_ci * with "3.3.2.1 System Bus Tree" chapter inthe same document.
8462306a36Sopenharmony_ci */
8562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb1_timer_clk,	"r-apb1-timer",	"r-apb1",
8662306a36Sopenharmony_ci		      0x11c, BIT(0), 0);
8762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb1_twd_clk,	"r-apb1-twd",	"r-apb1",
8862306a36Sopenharmony_ci		      0x12c, BIT(0), 0);
8962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb1_pwm_clk,	"r-apb1-pwm",	"r-apb1",
9062306a36Sopenharmony_ci		      0x13c, BIT(0), 0);
9162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb2_uart_clk,	"r-apb2-uart",	"r-apb2",
9262306a36Sopenharmony_ci		      0x18c, BIT(0), 0);
9362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb2_i2c_clk,	"r-apb2-i2c",	"r-apb2",
9462306a36Sopenharmony_ci		      0x19c, BIT(0), 0);
9562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb2_rsb_clk,	"r-apb2-rsb",	"r-apb2",
9662306a36Sopenharmony_ci		      0x1bc, BIT(0), 0);
9762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb1_ir_clk,	"r-apb1-ir",	"r-apb1",
9862306a36Sopenharmony_ci		      0x1cc, BIT(0), 0);
9962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb1_w1_clk,	"r-apb1-w1",	"r-apb1",
10062306a36Sopenharmony_ci		      0x1ec, BIT(0), 0);
10162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_apb1_rtc_clk,	"r-apb1-rtc",	"r-apb1",
10262306a36Sopenharmony_ci		      0x20c, BIT(0), CLK_IGNORE_UNUSED);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/* Information of IR(RX) mod clock is gathered from BSP source code */
10562306a36Sopenharmony_cistatic const char * const r_mod0_default_parents[] = { "osc32k", "osc24M" };
10662306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir",
10762306a36Sopenharmony_ci				  r_mod0_default_parents, 0x1c0,
10862306a36Sopenharmony_ci				  0, 5,		/* M */
10962306a36Sopenharmony_ci				  8, 2,		/* P */
11062306a36Sopenharmony_ci				  24, 1,	/* mux */
11162306a36Sopenharmony_ci				  BIT(31),	/* gate */
11262306a36Sopenharmony_ci				  0);
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci/*
11562306a36Sopenharmony_ci * BSP didn't use the 1-wire function at all now, and the information about
11662306a36Sopenharmony_ci * this mod clock is guessed from the IR mod clock above. The existence of
11762306a36Sopenharmony_ci * this mod clock is proven by BSP clock header, and the dividers are verified
11862306a36Sopenharmony_ci * by contents in the 1-wire related chapter of the User Manual.
11962306a36Sopenharmony_ci */
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(w1_clk, "w1",
12262306a36Sopenharmony_ci				  r_mod0_default_parents, 0x1e0,
12362306a36Sopenharmony_ci				  0, 5,		/* M */
12462306a36Sopenharmony_ci				  8, 2,		/* P */
12562306a36Sopenharmony_ci				  24, 1,	/* mux */
12662306a36Sopenharmony_ci				  BIT(31),	/* gate */
12762306a36Sopenharmony_ci				  0);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic struct ccu_common *sun50i_h6_r_ccu_clks[] = {
13062306a36Sopenharmony_ci	&ar100_clk.common,
13162306a36Sopenharmony_ci	&r_apb1_clk.common,
13262306a36Sopenharmony_ci	&r_apb2_clk.common,
13362306a36Sopenharmony_ci	&r_apb1_timer_clk.common,
13462306a36Sopenharmony_ci	&r_apb1_twd_clk.common,
13562306a36Sopenharmony_ci	&r_apb1_pwm_clk.common,
13662306a36Sopenharmony_ci	&r_apb2_uart_clk.common,
13762306a36Sopenharmony_ci	&r_apb2_i2c_clk.common,
13862306a36Sopenharmony_ci	&r_apb2_rsb_clk.common,
13962306a36Sopenharmony_ci	&r_apb1_ir_clk.common,
14062306a36Sopenharmony_ci	&r_apb1_w1_clk.common,
14162306a36Sopenharmony_ci	&r_apb1_rtc_clk.common,
14262306a36Sopenharmony_ci	&ir_clk.common,
14362306a36Sopenharmony_ci	&w1_clk.common,
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun50i_h6_r_hw_clks = {
14762306a36Sopenharmony_ci	.hws	= {
14862306a36Sopenharmony_ci		[CLK_AR100]		= &ar100_clk.common.hw,
14962306a36Sopenharmony_ci		[CLK_R_AHB]		= &r_ahb_clk.hw,
15062306a36Sopenharmony_ci		[CLK_R_APB1]		= &r_apb1_clk.common.hw,
15162306a36Sopenharmony_ci		[CLK_R_APB2]		= &r_apb2_clk.common.hw,
15262306a36Sopenharmony_ci		[CLK_R_APB1_TIMER]	= &r_apb1_timer_clk.common.hw,
15362306a36Sopenharmony_ci		[CLK_R_APB1_TWD]	= &r_apb1_twd_clk.common.hw,
15462306a36Sopenharmony_ci		[CLK_R_APB1_PWM]	= &r_apb1_pwm_clk.common.hw,
15562306a36Sopenharmony_ci		[CLK_R_APB2_UART]	= &r_apb2_uart_clk.common.hw,
15662306a36Sopenharmony_ci		[CLK_R_APB2_I2C]	= &r_apb2_i2c_clk.common.hw,
15762306a36Sopenharmony_ci		[CLK_R_APB2_RSB]	= &r_apb2_rsb_clk.common.hw,
15862306a36Sopenharmony_ci		[CLK_R_APB1_IR]		= &r_apb1_ir_clk.common.hw,
15962306a36Sopenharmony_ci		[CLK_R_APB1_W1]		= &r_apb1_w1_clk.common.hw,
16062306a36Sopenharmony_ci		[CLK_R_APB1_RTC]	= &r_apb1_rtc_clk.common.hw,
16162306a36Sopenharmony_ci		[CLK_IR]		= &ir_clk.common.hw,
16262306a36Sopenharmony_ci		[CLK_W1]		= &w1_clk.common.hw,
16362306a36Sopenharmony_ci	},
16462306a36Sopenharmony_ci	.num	= CLK_NUMBER,
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun50i_h616_r_hw_clks = {
16862306a36Sopenharmony_ci	.hws	= {
16962306a36Sopenharmony_ci		[CLK_R_AHB]		= &r_ahb_clk.hw,
17062306a36Sopenharmony_ci		[CLK_R_APB1]		= &r_apb1_clk.common.hw,
17162306a36Sopenharmony_ci		[CLK_R_APB2]		= &r_apb2_clk.common.hw,
17262306a36Sopenharmony_ci		[CLK_R_APB1_TWD]	= &r_apb1_twd_clk.common.hw,
17362306a36Sopenharmony_ci		[CLK_R_APB2_I2C]	= &r_apb2_i2c_clk.common.hw,
17462306a36Sopenharmony_ci		[CLK_R_APB2_RSB]	= &r_apb2_rsb_clk.common.hw,
17562306a36Sopenharmony_ci		[CLK_R_APB1_IR]		= &r_apb1_ir_clk.common.hw,
17662306a36Sopenharmony_ci		[CLK_R_APB1_RTC]	= &r_apb1_rtc_clk.common.hw,
17762306a36Sopenharmony_ci		[CLK_IR]		= &ir_clk.common.hw,
17862306a36Sopenharmony_ci	},
17962306a36Sopenharmony_ci	.num	= CLK_NUMBER,
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic struct ccu_reset_map sun50i_h6_r_ccu_resets[] = {
18362306a36Sopenharmony_ci	[RST_R_APB1_TIMER]	=  { 0x11c, BIT(16) },
18462306a36Sopenharmony_ci	[RST_R_APB1_TWD]	=  { 0x12c, BIT(16) },
18562306a36Sopenharmony_ci	[RST_R_APB1_PWM]	=  { 0x13c, BIT(16) },
18662306a36Sopenharmony_ci	[RST_R_APB2_UART]	=  { 0x18c, BIT(16) },
18762306a36Sopenharmony_ci	[RST_R_APB2_I2C]	=  { 0x19c, BIT(16) },
18862306a36Sopenharmony_ci	[RST_R_APB2_RSB]	=  { 0x1bc, BIT(16) },
18962306a36Sopenharmony_ci	[RST_R_APB1_IR]		=  { 0x1cc, BIT(16) },
19062306a36Sopenharmony_ci	[RST_R_APB1_W1]		=  { 0x1ec, BIT(16) },
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic struct ccu_reset_map sun50i_h616_r_ccu_resets[] = {
19462306a36Sopenharmony_ci	[RST_R_APB1_TWD]	=  { 0x12c, BIT(16) },
19562306a36Sopenharmony_ci	[RST_R_APB2_I2C]	=  { 0x19c, BIT(16) },
19662306a36Sopenharmony_ci	[RST_R_APB2_RSB]	=  { 0x1bc, BIT(16) },
19762306a36Sopenharmony_ci	[RST_R_APB1_IR]		=  { 0x1cc, BIT(16) },
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun50i_h6_r_ccu_desc = {
20162306a36Sopenharmony_ci	.ccu_clks	= sun50i_h6_r_ccu_clks,
20262306a36Sopenharmony_ci	.num_ccu_clks	= ARRAY_SIZE(sun50i_h6_r_ccu_clks),
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	.hw_clks	= &sun50i_h6_r_hw_clks,
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	.resets		= sun50i_h6_r_ccu_resets,
20762306a36Sopenharmony_ci	.num_resets	= ARRAY_SIZE(sun50i_h6_r_ccu_resets),
20862306a36Sopenharmony_ci};
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun50i_h616_r_ccu_desc = {
21162306a36Sopenharmony_ci	.ccu_clks	= sun50i_h6_r_ccu_clks,
21262306a36Sopenharmony_ci	.num_ccu_clks	= ARRAY_SIZE(sun50i_h6_r_ccu_clks),
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	.hw_clks	= &sun50i_h616_r_hw_clks,
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	.resets		= sun50i_h616_r_ccu_resets,
21762306a36Sopenharmony_ci	.num_resets	= ARRAY_SIZE(sun50i_h616_r_ccu_resets),
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic int sun50i_h6_r_ccu_probe(struct platform_device *pdev)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	const struct sunxi_ccu_desc *desc;
22362306a36Sopenharmony_ci	void __iomem *reg;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	desc = of_device_get_match_data(&pdev->dev);
22662306a36Sopenharmony_ci	if (!desc)
22762306a36Sopenharmony_ci		return -EINVAL;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	reg = devm_platform_ioremap_resource(pdev, 0);
23062306a36Sopenharmony_ci	if (IS_ERR(reg))
23162306a36Sopenharmony_ci		return PTR_ERR(reg);
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	return devm_sunxi_ccu_probe(&pdev->dev, reg, desc);
23462306a36Sopenharmony_ci}
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_cistatic const struct of_device_id sun50i_h6_r_ccu_ids[] = {
23762306a36Sopenharmony_ci	{
23862306a36Sopenharmony_ci		.compatible = "allwinner,sun50i-h6-r-ccu",
23962306a36Sopenharmony_ci		.data = &sun50i_h6_r_ccu_desc,
24062306a36Sopenharmony_ci	},
24162306a36Sopenharmony_ci	{
24262306a36Sopenharmony_ci		.compatible = "allwinner,sun50i-h616-r-ccu",
24362306a36Sopenharmony_ci		.data = &sun50i_h616_r_ccu_desc,
24462306a36Sopenharmony_ci	},
24562306a36Sopenharmony_ci	{ }
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic struct platform_driver sun50i_h6_r_ccu_driver = {
24962306a36Sopenharmony_ci	.probe	= sun50i_h6_r_ccu_probe,
25062306a36Sopenharmony_ci	.driver	= {
25162306a36Sopenharmony_ci		.name			= "sun50i-h6-r-ccu",
25262306a36Sopenharmony_ci		.suppress_bind_attrs	= true,
25362306a36Sopenharmony_ci		.of_match_table		= sun50i_h6_r_ccu_ids,
25462306a36Sopenharmony_ci	},
25562306a36Sopenharmony_ci};
25662306a36Sopenharmony_cimodule_platform_driver(sun50i_h6_r_ccu_driver);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ciMODULE_IMPORT_NS(SUNXI_CCU);
25962306a36Sopenharmony_ciMODULE_LICENSE("GPL");
260