162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020 Yangtao Li <frank@allwinnertech.com> 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/platform_device.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include "ccu_common.h" 1162306a36Sopenharmony_ci#include "ccu_reset.h" 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include "ccu_div.h" 1462306a36Sopenharmony_ci#include "ccu_gate.h" 1562306a36Sopenharmony_ci#include "ccu_mp.h" 1662306a36Sopenharmony_ci#include "ccu_nm.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "ccu-sun50i-a100-r.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic const char * const cpus_r_apb2_parents[] = { "dcxo24M", "osc32k", 2162306a36Sopenharmony_ci "iosc", "pll-periph0" }; 2262306a36Sopenharmony_cistatic const struct ccu_mux_var_prediv cpus_r_apb2_predivs[] = { 2362306a36Sopenharmony_ci { .index = 3, .shift = 0, .width = 5 }, 2462306a36Sopenharmony_ci}; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic struct ccu_div r_cpus_clk = { 2762306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO), 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci .mux = { 3062306a36Sopenharmony_ci .shift = 24, 3162306a36Sopenharmony_ci .width = 2, 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci .var_predivs = cpus_r_apb2_predivs, 3462306a36Sopenharmony_ci .n_var_predivs = ARRAY_SIZE(cpus_r_apb2_predivs), 3562306a36Sopenharmony_ci }, 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci .common = { 3862306a36Sopenharmony_ci .reg = 0x000, 3962306a36Sopenharmony_ci .features = CCU_FEATURE_VARIABLE_PREDIV, 4062306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("cpus", 4162306a36Sopenharmony_ci cpus_r_apb2_parents, 4262306a36Sopenharmony_ci &ccu_div_ops, 4362306a36Sopenharmony_ci 0), 4462306a36Sopenharmony_ci }, 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(r_ahb_clk, "r-ahb", &r_cpus_clk.common.hw, 1, 1, 0); 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic struct ccu_div r_apb1_clk = { 5062306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV(0, 2), 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci .common = { 5362306a36Sopenharmony_ci .reg = 0x00c, 5462306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("r-apb1", 5562306a36Sopenharmony_ci "r-ahb", 5662306a36Sopenharmony_ci &ccu_div_ops, 5762306a36Sopenharmony_ci 0), 5862306a36Sopenharmony_ci }, 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic struct ccu_div r_apb2_clk = { 6262306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO), 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci .mux = { 6562306a36Sopenharmony_ci .shift = 24, 6662306a36Sopenharmony_ci .width = 2, 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci .var_predivs = cpus_r_apb2_predivs, 6962306a36Sopenharmony_ci .n_var_predivs = ARRAY_SIZE(cpus_r_apb2_predivs), 7062306a36Sopenharmony_ci }, 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci .common = { 7362306a36Sopenharmony_ci .reg = 0x010, 7462306a36Sopenharmony_ci .features = CCU_FEATURE_VARIABLE_PREDIV, 7562306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("r-apb2", 7662306a36Sopenharmony_ci cpus_r_apb2_parents, 7762306a36Sopenharmony_ci &ccu_div_ops, 7862306a36Sopenharmony_ci 0), 7962306a36Sopenharmony_ci }, 8062306a36Sopenharmony_ci}; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic const struct clk_parent_data clk_parent_r_apb1[] = { 8362306a36Sopenharmony_ci { .hw = &r_apb1_clk.common.hw }, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic const struct clk_parent_data clk_parent_r_apb2[] = { 8762306a36Sopenharmony_ci { .hw = &r_apb2_clk.common.hw }, 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb1_timer_clk, "r-apb1-timer", clk_parent_r_apb1, 9162306a36Sopenharmony_ci 0x11c, BIT(0), 0); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb1_twd_clk, "r-apb1-twd", clk_parent_r_apb1, 9462306a36Sopenharmony_ci 0x12c, BIT(0), 0); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic const char * const r_apb1_pwm_clk_parents[] = { "dcxo24M", "osc32k", 9762306a36Sopenharmony_ci "iosc" }; 9862306a36Sopenharmony_cistatic SUNXI_CCU_MUX(r_apb1_pwm_clk, "r-apb1-pwm", r_apb1_pwm_clk_parents, 9962306a36Sopenharmony_ci 0x130, 24, 2, 0); 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb1_bus_pwm_clk, "r-apb1-bus-pwm", 10262306a36Sopenharmony_ci clk_parent_r_apb1, 0x13c, BIT(0), 0); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb1_ppu_clk, "r-apb1-ppu", clk_parent_r_apb1, 10562306a36Sopenharmony_ci 0x17c, BIT(0), 0); 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb2_uart_clk, "r-apb2-uart", clk_parent_r_apb2, 10862306a36Sopenharmony_ci 0x18c, BIT(0), 0); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb2_i2c0_clk, "r-apb2-i2c0", clk_parent_r_apb2, 11162306a36Sopenharmony_ci 0x19c, BIT(0), 0); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb2_i2c1_clk, "r-apb2-i2c1", clk_parent_r_apb2, 11462306a36Sopenharmony_ci 0x19c, BIT(1), 0); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic const char * const r_apb1_ir_rx_parents[] = { "osc32k", "dcxo24M" }; 11762306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(r_apb1_ir_rx_clk, "r-apb1-ir-rx", 11862306a36Sopenharmony_ci r_apb1_ir_rx_parents, 0x1c0, 11962306a36Sopenharmony_ci 0, 5, /* M */ 12062306a36Sopenharmony_ci 8, 2, /* P */ 12162306a36Sopenharmony_ci 24, 1, /* mux */ 12262306a36Sopenharmony_ci BIT(31), /* gate */ 12362306a36Sopenharmony_ci 0); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic SUNXI_CCU_GATE_DATA(r_apb1_bus_ir_rx_clk, "r-apb1-bus-ir-rx", 12662306a36Sopenharmony_ci clk_parent_r_apb1, 0x1cc, BIT(0), 0); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(r_ahb_bus_rtc_clk, "r-ahb-rtc", "r-ahb", 12962306a36Sopenharmony_ci 0x20c, BIT(0), 0); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic struct ccu_common *sun50i_a100_r_ccu_clks[] = { 13262306a36Sopenharmony_ci &r_cpus_clk.common, 13362306a36Sopenharmony_ci &r_apb1_clk.common, 13462306a36Sopenharmony_ci &r_apb2_clk.common, 13562306a36Sopenharmony_ci &r_apb1_timer_clk.common, 13662306a36Sopenharmony_ci &r_apb1_twd_clk.common, 13762306a36Sopenharmony_ci &r_apb1_pwm_clk.common, 13862306a36Sopenharmony_ci &r_apb1_bus_pwm_clk.common, 13962306a36Sopenharmony_ci &r_apb1_ppu_clk.common, 14062306a36Sopenharmony_ci &r_apb2_uart_clk.common, 14162306a36Sopenharmony_ci &r_apb2_i2c0_clk.common, 14262306a36Sopenharmony_ci &r_apb2_i2c1_clk.common, 14362306a36Sopenharmony_ci &r_apb1_ir_rx_clk.common, 14462306a36Sopenharmony_ci &r_apb1_bus_ir_rx_clk.common, 14562306a36Sopenharmony_ci &r_ahb_bus_rtc_clk.common, 14662306a36Sopenharmony_ci}; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun50i_a100_r_hw_clks = { 14962306a36Sopenharmony_ci .hws = { 15062306a36Sopenharmony_ci [CLK_R_CPUS] = &r_cpus_clk.common.hw, 15162306a36Sopenharmony_ci [CLK_R_AHB] = &r_ahb_clk.hw, 15262306a36Sopenharmony_ci [CLK_R_APB1] = &r_apb1_clk.common.hw, 15362306a36Sopenharmony_ci [CLK_R_APB2] = &r_apb2_clk.common.hw, 15462306a36Sopenharmony_ci [CLK_R_APB1_TIMER] = &r_apb1_timer_clk.common.hw, 15562306a36Sopenharmony_ci [CLK_R_APB1_TWD] = &r_apb1_twd_clk.common.hw, 15662306a36Sopenharmony_ci [CLK_R_APB1_PWM] = &r_apb1_pwm_clk.common.hw, 15762306a36Sopenharmony_ci [CLK_R_APB1_BUS_PWM] = &r_apb1_bus_pwm_clk.common.hw, 15862306a36Sopenharmony_ci [CLK_R_APB1_PPU] = &r_apb1_ppu_clk.common.hw, 15962306a36Sopenharmony_ci [CLK_R_APB2_UART] = &r_apb2_uart_clk.common.hw, 16062306a36Sopenharmony_ci [CLK_R_APB2_I2C0] = &r_apb2_i2c0_clk.common.hw, 16162306a36Sopenharmony_ci [CLK_R_APB2_I2C1] = &r_apb2_i2c1_clk.common.hw, 16262306a36Sopenharmony_ci [CLK_R_APB1_IR] = &r_apb1_ir_rx_clk.common.hw, 16362306a36Sopenharmony_ci [CLK_R_APB1_BUS_IR] = &r_apb1_bus_ir_rx_clk.common.hw, 16462306a36Sopenharmony_ci [CLK_R_AHB_BUS_RTC] = &r_ahb_bus_rtc_clk.common.hw, 16562306a36Sopenharmony_ci }, 16662306a36Sopenharmony_ci .num = CLK_NUMBER, 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic struct ccu_reset_map sun50i_a100_r_ccu_resets[] = { 17062306a36Sopenharmony_ci [RST_R_APB1_TIMER] = { 0x11c, BIT(16) }, 17162306a36Sopenharmony_ci [RST_R_APB1_BUS_PWM] = { 0x13c, BIT(16) }, 17262306a36Sopenharmony_ci [RST_R_APB1_PPU] = { 0x17c, BIT(16) }, 17362306a36Sopenharmony_ci [RST_R_APB2_UART] = { 0x18c, BIT(16) }, 17462306a36Sopenharmony_ci [RST_R_APB2_I2C0] = { 0x19c, BIT(16) }, 17562306a36Sopenharmony_ci [RST_R_APB2_I2C1] = { 0x19c, BIT(17) }, 17662306a36Sopenharmony_ci [RST_R_APB1_BUS_IR] = { 0x1cc, BIT(16) }, 17762306a36Sopenharmony_ci [RST_R_AHB_BUS_RTC] = { 0x20c, BIT(16) }, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun50i_a100_r_ccu_desc = { 18162306a36Sopenharmony_ci .ccu_clks = sun50i_a100_r_ccu_clks, 18262306a36Sopenharmony_ci .num_ccu_clks = ARRAY_SIZE(sun50i_a100_r_ccu_clks), 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci .hw_clks = &sun50i_a100_r_hw_clks, 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci .resets = sun50i_a100_r_ccu_resets, 18762306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sun50i_a100_r_ccu_resets), 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic int sun50i_a100_r_ccu_probe(struct platform_device *pdev) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci void __iomem *reg; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci reg = devm_platform_ioremap_resource(pdev, 0); 19562306a36Sopenharmony_ci if (IS_ERR(reg)) 19662306a36Sopenharmony_ci return PTR_ERR(reg); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci return devm_sunxi_ccu_probe(&pdev->dev, reg, &sun50i_a100_r_ccu_desc); 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic const struct of_device_id sun50i_a100_r_ccu_ids[] = { 20262306a36Sopenharmony_ci { .compatible = "allwinner,sun50i-a100-r-ccu" }, 20362306a36Sopenharmony_ci { } 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic struct platform_driver sun50i_a100_r_ccu_driver = { 20762306a36Sopenharmony_ci .probe = sun50i_a100_r_ccu_probe, 20862306a36Sopenharmony_ci .driver = { 20962306a36Sopenharmony_ci .name = "sun50i-a100-r-ccu", 21062306a36Sopenharmony_ci .suppress_bind_attrs = true, 21162306a36Sopenharmony_ci .of_match_table = sun50i_a100_r_ccu_ids, 21262306a36Sopenharmony_ci }, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_cimodule_platform_driver(sun50i_a100_r_ccu_driver); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ciMODULE_IMPORT_NS(SUNXI_CCU); 21762306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 218