162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 Priit Laes <plaes@plaes.org>. 462306a36Sopenharmony_ci * Copyright (c) 2017 Maxime Ripard. 562306a36Sopenharmony_ci * Copyright (c) 2017 Jonathan Liu. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "ccu_common.h" 1562306a36Sopenharmony_ci#include "ccu_reset.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "ccu_div.h" 1862306a36Sopenharmony_ci#include "ccu_gate.h" 1962306a36Sopenharmony_ci#include "ccu_mp.h" 2062306a36Sopenharmony_ci#include "ccu_mult.h" 2162306a36Sopenharmony_ci#include "ccu_nk.h" 2262306a36Sopenharmony_ci#include "ccu_nkm.h" 2362306a36Sopenharmony_ci#include "ccu_nkmp.h" 2462306a36Sopenharmony_ci#include "ccu_nm.h" 2562306a36Sopenharmony_ci#include "ccu_phase.h" 2662306a36Sopenharmony_ci#include "ccu_sdm.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include "ccu-sun4i-a10.h" 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic struct ccu_nkmp pll_core_clk = { 3162306a36Sopenharmony_ci .enable = BIT(31), 3262306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0), 3362306a36Sopenharmony_ci .k = _SUNXI_CCU_MULT(4, 2), 3462306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV(0, 2), 3562306a36Sopenharmony_ci .p = _SUNXI_CCU_DIV(16, 2), 3662306a36Sopenharmony_ci .common = { 3762306a36Sopenharmony_ci .reg = 0x000, 3862306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-core", 3962306a36Sopenharmony_ci "hosc", 4062306a36Sopenharmony_ci &ccu_nkmp_ops, 4162306a36Sopenharmony_ci 0), 4262306a36Sopenharmony_ci }, 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* 4662306a36Sopenharmony_ci * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from 4762306a36Sopenharmony_ci * the base (2x, 4x and 8x), and one variable divider (the one true 4862306a36Sopenharmony_ci * pll audio). 4962306a36Sopenharmony_ci * 5062306a36Sopenharmony_ci * With sigma-delta modulation for fractional-N on the audio PLL, 5162306a36Sopenharmony_ci * we have to use specific dividers. This means the variable divider 5262306a36Sopenharmony_ci * can no longer be used, as the audio codec requests the exact clock 5362306a36Sopenharmony_ci * rates we support through this mechanism. So we now hard code the 5462306a36Sopenharmony_ci * variable divider to 1. This means the clock rates will no longer 5562306a36Sopenharmony_ci * match the clock names. 5662306a36Sopenharmony_ci */ 5762306a36Sopenharmony_ci#define SUN4I_PLL_AUDIO_REG 0x008 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic struct ccu_sdm_setting pll_audio_sdm_table[] = { 6062306a36Sopenharmony_ci { .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 }, 6162306a36Sopenharmony_ci { .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 }, 6262306a36Sopenharmony_ci}; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic struct ccu_nm pll_audio_base_clk = { 6562306a36Sopenharmony_ci .enable = BIT(31), 6662306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 7, 0), 6762306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV_OFFSET(0, 5, 0), 6862306a36Sopenharmony_ci .sdm = _SUNXI_CCU_SDM(pll_audio_sdm_table, 0, 6962306a36Sopenharmony_ci 0x00c, BIT(31)), 7062306a36Sopenharmony_ci .common = { 7162306a36Sopenharmony_ci .reg = 0x008, 7262306a36Sopenharmony_ci .features = CCU_FEATURE_SIGMA_DELTA_MOD, 7362306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-audio-base", 7462306a36Sopenharmony_ci "hosc", 7562306a36Sopenharmony_ci &ccu_nm_ops, 7662306a36Sopenharmony_ci 0), 7762306a36Sopenharmony_ci }, 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci}; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic struct ccu_mult pll_video0_clk = { 8262306a36Sopenharmony_ci .enable = BIT(31), 8362306a36Sopenharmony_ci .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(0, 7, 0, 9, 127), 8462306a36Sopenharmony_ci .frac = _SUNXI_CCU_FRAC(BIT(15), BIT(14), 8562306a36Sopenharmony_ci 270000000, 297000000), 8662306a36Sopenharmony_ci .common = { 8762306a36Sopenharmony_ci .reg = 0x010, 8862306a36Sopenharmony_ci .features = (CCU_FEATURE_FRACTIONAL | 8962306a36Sopenharmony_ci CCU_FEATURE_ALL_PREDIV), 9062306a36Sopenharmony_ci .prediv = 8, 9162306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-video0", 9262306a36Sopenharmony_ci "hosc", 9362306a36Sopenharmony_ci &ccu_mult_ops, 9462306a36Sopenharmony_ci 0), 9562306a36Sopenharmony_ci }, 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic struct ccu_nkmp pll_ve_sun4i_clk = { 9962306a36Sopenharmony_ci .enable = BIT(31), 10062306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0), 10162306a36Sopenharmony_ci .k = _SUNXI_CCU_MULT(4, 2), 10262306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV(0, 2), 10362306a36Sopenharmony_ci .p = _SUNXI_CCU_DIV(16, 2), 10462306a36Sopenharmony_ci .common = { 10562306a36Sopenharmony_ci .reg = 0x018, 10662306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-ve", 10762306a36Sopenharmony_ci "hosc", 10862306a36Sopenharmony_ci &ccu_nkmp_ops, 10962306a36Sopenharmony_ci 0), 11062306a36Sopenharmony_ci }, 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic struct ccu_nk pll_ve_sun7i_clk = { 11462306a36Sopenharmony_ci .enable = BIT(31), 11562306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0), 11662306a36Sopenharmony_ci .k = _SUNXI_CCU_MULT(4, 2), 11762306a36Sopenharmony_ci .common = { 11862306a36Sopenharmony_ci .reg = 0x018, 11962306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-ve", 12062306a36Sopenharmony_ci "hosc", 12162306a36Sopenharmony_ci &ccu_nk_ops, 12262306a36Sopenharmony_ci 0), 12362306a36Sopenharmony_ci }, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic struct ccu_nk pll_ddr_base_clk = { 12762306a36Sopenharmony_ci .enable = BIT(31), 12862306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0), 12962306a36Sopenharmony_ci .k = _SUNXI_CCU_MULT(4, 2), 13062306a36Sopenharmony_ci .common = { 13162306a36Sopenharmony_ci .reg = 0x020, 13262306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-ddr-base", 13362306a36Sopenharmony_ci "hosc", 13462306a36Sopenharmony_ci &ccu_nk_ops, 13562306a36Sopenharmony_ci 0), 13662306a36Sopenharmony_ci }, 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic SUNXI_CCU_M(pll_ddr_clk, "pll-ddr", "pll-ddr-base", 0x020, 0, 2, 14062306a36Sopenharmony_ci CLK_IS_CRITICAL); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic struct ccu_div pll_ddr_other_clk = { 14362306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV_FLAGS(16, 2, CLK_DIVIDER_POWER_OF_TWO), 14462306a36Sopenharmony_ci .common = { 14562306a36Sopenharmony_ci .reg = 0x020, 14662306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-ddr-other", "pll-ddr-base", 14762306a36Sopenharmony_ci &ccu_div_ops, 14862306a36Sopenharmony_ci 0), 14962306a36Sopenharmony_ci }, 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic struct ccu_nk pll_periph_base_clk = { 15362306a36Sopenharmony_ci .enable = BIT(31), 15462306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0), 15562306a36Sopenharmony_ci .k = _SUNXI_CCU_MULT(4, 2), 15662306a36Sopenharmony_ci .common = { 15762306a36Sopenharmony_ci .reg = 0x028, 15862306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-periph-base", 15962306a36Sopenharmony_ci "hosc", 16062306a36Sopenharmony_ci &ccu_nk_ops, 16162306a36Sopenharmony_ci 0), 16262306a36Sopenharmony_ci }, 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(pll_periph_clk, "pll-periph", 16662306a36Sopenharmony_ci &pll_periph_base_clk.common.hw, 16762306a36Sopenharmony_ci 2, 1, CLK_SET_RATE_PARENT); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci/* Not documented on A10 */ 17062306a36Sopenharmony_cistatic struct ccu_div pll_periph_sata_clk = { 17162306a36Sopenharmony_ci .enable = BIT(14), 17262306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV(0, 2), 17362306a36Sopenharmony_ci .fixed_post_div = 6, 17462306a36Sopenharmony_ci .common = { 17562306a36Sopenharmony_ci .reg = 0x028, 17662306a36Sopenharmony_ci .features = CCU_FEATURE_FIXED_POSTDIV, 17762306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-periph-sata", 17862306a36Sopenharmony_ci "pll-periph-base", 17962306a36Sopenharmony_ci &ccu_div_ops, 0), 18062306a36Sopenharmony_ci }, 18162306a36Sopenharmony_ci}; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic struct ccu_mult pll_video1_clk = { 18462306a36Sopenharmony_ci .enable = BIT(31), 18562306a36Sopenharmony_ci .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(0, 7, 0, 9, 127), 18662306a36Sopenharmony_ci .frac = _SUNXI_CCU_FRAC(BIT(15), BIT(14), 18762306a36Sopenharmony_ci 270000000, 297000000), 18862306a36Sopenharmony_ci .common = { 18962306a36Sopenharmony_ci .reg = 0x030, 19062306a36Sopenharmony_ci .features = (CCU_FEATURE_FRACTIONAL | 19162306a36Sopenharmony_ci CCU_FEATURE_ALL_PREDIV), 19262306a36Sopenharmony_ci .prediv = 8, 19362306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-video1", 19462306a36Sopenharmony_ci "hosc", 19562306a36Sopenharmony_ci &ccu_mult_ops, 19662306a36Sopenharmony_ci 0), 19762306a36Sopenharmony_ci }, 19862306a36Sopenharmony_ci}; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci/* Not present on A10 */ 20162306a36Sopenharmony_cistatic struct ccu_nk pll_gpu_clk = { 20262306a36Sopenharmony_ci .enable = BIT(31), 20362306a36Sopenharmony_ci .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0), 20462306a36Sopenharmony_ci .k = _SUNXI_CCU_MULT(4, 2), 20562306a36Sopenharmony_ci .common = { 20662306a36Sopenharmony_ci .reg = 0x040, 20762306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("pll-gpu", 20862306a36Sopenharmony_ci "hosc", 20962306a36Sopenharmony_ci &ccu_nk_ops, 21062306a36Sopenharmony_ci 0), 21162306a36Sopenharmony_ci }, 21262306a36Sopenharmony_ci}; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(hosc_clk, "hosc", "osc24M", 0x050, BIT(0), 0); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const char *const cpu_parents[] = { "osc32k", "hosc", 21762306a36Sopenharmony_ci "pll-core", "pll-periph" }; 21862306a36Sopenharmony_cistatic const struct ccu_mux_fixed_prediv cpu_predivs[] = { 21962306a36Sopenharmony_ci { .index = 3, .div = 3, }, 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci#define SUN4I_AHB_REG 0x054 22362306a36Sopenharmony_cistatic struct ccu_mux cpu_clk = { 22462306a36Sopenharmony_ci .mux = { 22562306a36Sopenharmony_ci .shift = 16, 22662306a36Sopenharmony_ci .width = 2, 22762306a36Sopenharmony_ci .fixed_predivs = cpu_predivs, 22862306a36Sopenharmony_ci .n_predivs = ARRAY_SIZE(cpu_predivs), 22962306a36Sopenharmony_ci }, 23062306a36Sopenharmony_ci .common = { 23162306a36Sopenharmony_ci .reg = 0x054, 23262306a36Sopenharmony_ci .features = CCU_FEATURE_FIXED_PREDIV, 23362306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("cpu", 23462306a36Sopenharmony_ci cpu_parents, 23562306a36Sopenharmony_ci &ccu_mux_ops, 23662306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_IS_CRITICAL), 23762306a36Sopenharmony_ci } 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic SUNXI_CCU_M(axi_clk, "axi", "cpu", 0x054, 0, 2, 0); 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic struct ccu_div ahb_sun4i_clk = { 24362306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO), 24462306a36Sopenharmony_ci .common = { 24562306a36Sopenharmony_ci .reg = 0x054, 24662306a36Sopenharmony_ci .hw.init = CLK_HW_INIT("ahb", "axi", &ccu_div_ops, 0), 24762306a36Sopenharmony_ci }, 24862306a36Sopenharmony_ci}; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic const char *const ahb_sun7i_parents[] = { "axi", "pll-periph", 25162306a36Sopenharmony_ci "pll-periph" }; 25262306a36Sopenharmony_cistatic const struct ccu_mux_fixed_prediv ahb_sun7i_predivs[] = { 25362306a36Sopenharmony_ci { .index = 1, .div = 2, }, 25462306a36Sopenharmony_ci { /* Sentinel */ }, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_cistatic struct ccu_div ahb_sun7i_clk = { 25762306a36Sopenharmony_ci .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO), 25862306a36Sopenharmony_ci .mux = { 25962306a36Sopenharmony_ci .shift = 6, 26062306a36Sopenharmony_ci .width = 2, 26162306a36Sopenharmony_ci .fixed_predivs = ahb_sun7i_predivs, 26262306a36Sopenharmony_ci .n_predivs = ARRAY_SIZE(ahb_sun7i_predivs), 26362306a36Sopenharmony_ci }, 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci .common = { 26662306a36Sopenharmony_ci .reg = 0x054, 26762306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("ahb", 26862306a36Sopenharmony_ci ahb_sun7i_parents, 26962306a36Sopenharmony_ci &ccu_div_ops, 27062306a36Sopenharmony_ci 0), 27162306a36Sopenharmony_ci }, 27262306a36Sopenharmony_ci}; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic struct clk_div_table apb0_div_table[] = { 27562306a36Sopenharmony_ci { .val = 0, .div = 2 }, 27662306a36Sopenharmony_ci { .val = 1, .div = 2 }, 27762306a36Sopenharmony_ci { .val = 2, .div = 4 }, 27862306a36Sopenharmony_ci { .val = 3, .div = 8 }, 27962306a36Sopenharmony_ci { /* Sentinel */ }, 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_cistatic SUNXI_CCU_DIV_TABLE(apb0_clk, "apb0", "ahb", 28262306a36Sopenharmony_ci 0x054, 8, 2, apb0_div_table, 0); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic const char *const apb1_parents[] = { "hosc", "pll-periph", "osc32k" }; 28562306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX(apb1_clk, "apb1", apb1_parents, 0x058, 28662306a36Sopenharmony_ci 0, 5, /* M */ 28762306a36Sopenharmony_ci 16, 2, /* P */ 28862306a36Sopenharmony_ci 24, 2, /* mux */ 28962306a36Sopenharmony_ci 0); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci/* Not present on A20 */ 29262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(axi_dram_clk, "axi-dram", "ahb", 29362306a36Sopenharmony_ci 0x05c, BIT(31), 0); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_otg_clk, "ahb-otg", "ahb", 29662306a36Sopenharmony_ci 0x060, BIT(0), 0); 29762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ehci0_clk, "ahb-ehci0", "ahb", 29862306a36Sopenharmony_ci 0x060, BIT(1), 0); 29962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ohci0_clk, "ahb-ohci0", "ahb", 30062306a36Sopenharmony_ci 0x060, BIT(2), 0); 30162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ehci1_clk, "ahb-ehci1", "ahb", 30262306a36Sopenharmony_ci 0x060, BIT(3), 0); 30362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ohci1_clk, "ahb-ohci1", "ahb", 30462306a36Sopenharmony_ci 0x060, BIT(4), 0); 30562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ss_clk, "ahb-ss", "ahb", 30662306a36Sopenharmony_ci 0x060, BIT(5), 0); 30762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_dma_clk, "ahb-dma", "ahb", 30862306a36Sopenharmony_ci 0x060, BIT(6), 0); 30962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_bist_clk, "ahb-bist", "ahb", 31062306a36Sopenharmony_ci 0x060, BIT(7), 0); 31162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc0_clk, "ahb-mmc0", "ahb", 31262306a36Sopenharmony_ci 0x060, BIT(8), 0); 31362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc1_clk, "ahb-mmc1", "ahb", 31462306a36Sopenharmony_ci 0x060, BIT(9), 0); 31562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc2_clk, "ahb-mmc2", "ahb", 31662306a36Sopenharmony_ci 0x060, BIT(10), 0); 31762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mmc3_clk, "ahb-mmc3", "ahb", 31862306a36Sopenharmony_ci 0x060, BIT(11), 0); 31962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ms_clk, "ahb-ms", "ahb", 32062306a36Sopenharmony_ci 0x060, BIT(12), 0); 32162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_nand_clk, "ahb-nand", "ahb", 32262306a36Sopenharmony_ci 0x060, BIT(13), 0); 32362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_sdram_clk, "ahb-sdram", "ahb", 32462306a36Sopenharmony_ci 0x060, BIT(14), CLK_IS_CRITICAL); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ace_clk, "ahb-ace", "ahb", 32762306a36Sopenharmony_ci 0x060, BIT(16), 0); 32862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_emac_clk, "ahb-emac", "ahb", 32962306a36Sopenharmony_ci 0x060, BIT(17), 0); 33062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ts_clk, "ahb-ts", "ahb", 33162306a36Sopenharmony_ci 0x060, BIT(18), 0); 33262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi0_clk, "ahb-spi0", "ahb", 33362306a36Sopenharmony_ci 0x060, BIT(20), 0); 33462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi1_clk, "ahb-spi1", "ahb", 33562306a36Sopenharmony_ci 0x060, BIT(21), 0); 33662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi2_clk, "ahb-spi2", "ahb", 33762306a36Sopenharmony_ci 0x060, BIT(22), 0); 33862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_spi3_clk, "ahb-spi3", "ahb", 33962306a36Sopenharmony_ci 0x060, BIT(23), 0); 34062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_pata_clk, "ahb-pata", "ahb", 34162306a36Sopenharmony_ci 0x060, BIT(24), 0); 34262306a36Sopenharmony_ci/* Not documented on A20 */ 34362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_sata_clk, "ahb-sata", "ahb", 34462306a36Sopenharmony_ci 0x060, BIT(25), 0); 34562306a36Sopenharmony_ci/* Not present on A20 */ 34662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_gps_clk, "ahb-gps", "ahb", 34762306a36Sopenharmony_ci 0x060, BIT(26), 0); 34862306a36Sopenharmony_ci/* Not present on A10 */ 34962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_hstimer_clk, "ahb-hstimer", "ahb", 35062306a36Sopenharmony_ci 0x060, BIT(28), 0); 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_ve_clk, "ahb-ve", "ahb", 35362306a36Sopenharmony_ci 0x064, BIT(0), 0); 35462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_tvd_clk, "ahb-tvd", "ahb", 35562306a36Sopenharmony_ci 0x064, BIT(1), 0); 35662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_tve0_clk, "ahb-tve0", "ahb", 35762306a36Sopenharmony_ci 0x064, BIT(2), 0); 35862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_tve1_clk, "ahb-tve1", "ahb", 35962306a36Sopenharmony_ci 0x064, BIT(3), 0); 36062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_lcd0_clk, "ahb-lcd0", "ahb", 36162306a36Sopenharmony_ci 0x064, BIT(4), 0); 36262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_lcd1_clk, "ahb-lcd1", "ahb", 36362306a36Sopenharmony_ci 0x064, BIT(5), 0); 36462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_csi0_clk, "ahb-csi0", "ahb", 36562306a36Sopenharmony_ci 0x064, BIT(8), 0); 36662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_csi1_clk, "ahb-csi1", "ahb", 36762306a36Sopenharmony_ci 0x064, BIT(9), 0); 36862306a36Sopenharmony_ci/* Not present on A10 */ 36962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_hdmi1_clk, "ahb-hdmi1", "ahb", 37062306a36Sopenharmony_ci 0x064, BIT(10), 0); 37162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_hdmi0_clk, "ahb-hdmi0", "ahb", 37262306a36Sopenharmony_ci 0x064, BIT(11), 0); 37362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_de_be0_clk, "ahb-de-be0", "ahb", 37462306a36Sopenharmony_ci 0x064, BIT(12), 0); 37562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_de_be1_clk, "ahb-de-be1", "ahb", 37662306a36Sopenharmony_ci 0x064, BIT(13), 0); 37762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_de_fe0_clk, "ahb-de-fe0", "ahb", 37862306a36Sopenharmony_ci 0x064, BIT(14), 0); 37962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_de_fe1_clk, "ahb-de-fe1", "ahb", 38062306a36Sopenharmony_ci 0x064, BIT(15), 0); 38162306a36Sopenharmony_ci/* Not present on A10 */ 38262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_gmac_clk, "ahb-gmac", "ahb", 38362306a36Sopenharmony_ci 0x064, BIT(17), 0); 38462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_mp_clk, "ahb-mp", "ahb", 38562306a36Sopenharmony_ci 0x064, BIT(18), 0); 38662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(ahb_gpu_clk, "ahb-gpu", "ahb", 38762306a36Sopenharmony_ci 0x064, BIT(20), 0); 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_codec_clk, "apb0-codec", "apb0", 39062306a36Sopenharmony_ci 0x068, BIT(0), 0); 39162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_spdif_clk, "apb0-spdif", "apb0", 39262306a36Sopenharmony_ci 0x068, BIT(1), 0); 39362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_ac97_clk, "apb0-ac97", "apb0", 39462306a36Sopenharmony_ci 0x068, BIT(2), 0); 39562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_i2s0_clk, "apb0-i2s0", "apb0", 39662306a36Sopenharmony_ci 0x068, BIT(3), 0); 39762306a36Sopenharmony_ci/* Not present on A10 */ 39862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_i2s1_clk, "apb0-i2s1", "apb0", 39962306a36Sopenharmony_ci 0x068, BIT(4), 0); 40062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_pio_clk, "apb0-pio", "apb0", 40162306a36Sopenharmony_ci 0x068, BIT(5), 0); 40262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_ir0_clk, "apb0-ir0", "apb0", 40362306a36Sopenharmony_ci 0x068, BIT(6), 0); 40462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_ir1_clk, "apb0-ir1", "apb0", 40562306a36Sopenharmony_ci 0x068, BIT(7), 0); 40662306a36Sopenharmony_ci/* Not present on A10 */ 40762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_i2s2_clk, "apb0-i2s2", "apb0", 40862306a36Sopenharmony_ci 0x068, BIT(8), 0); 40962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb0_keypad_clk, "apb0-keypad", "apb0", 41062306a36Sopenharmony_ci 0x068, BIT(10), 0); 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c0_clk, "apb1-i2c0", "apb1", 41362306a36Sopenharmony_ci 0x06c, BIT(0), 0); 41462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c1_clk, "apb1-i2c1", "apb1", 41562306a36Sopenharmony_ci 0x06c, BIT(1), 0); 41662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c2_clk, "apb1-i2c2", "apb1", 41762306a36Sopenharmony_ci 0x06c, BIT(2), 0); 41862306a36Sopenharmony_ci/* Not present on A10 */ 41962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c3_clk, "apb1-i2c3", "apb1", 42062306a36Sopenharmony_ci 0x06c, BIT(3), 0); 42162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_can_clk, "apb1-can", "apb1", 42262306a36Sopenharmony_ci 0x06c, BIT(4), 0); 42362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_scr_clk, "apb1-scr", "apb1", 42462306a36Sopenharmony_ci 0x06c, BIT(5), 0); 42562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_ps20_clk, "apb1-ps20", "apb1", 42662306a36Sopenharmony_ci 0x06c, BIT(6), 0); 42762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_ps21_clk, "apb1-ps21", "apb1", 42862306a36Sopenharmony_ci 0x06c, BIT(7), 0); 42962306a36Sopenharmony_ci/* Not present on A10 */ 43062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_i2c4_clk, "apb1-i2c4", "apb1", 43162306a36Sopenharmony_ci 0x06c, BIT(15), 0); 43262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart0_clk, "apb1-uart0", "apb1", 43362306a36Sopenharmony_ci 0x06c, BIT(16), 0); 43462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart1_clk, "apb1-uart1", "apb1", 43562306a36Sopenharmony_ci 0x06c, BIT(17), 0); 43662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart2_clk, "apb1-uart2", "apb1", 43762306a36Sopenharmony_ci 0x06c, BIT(18), 0); 43862306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart3_clk, "apb1-uart3", "apb1", 43962306a36Sopenharmony_ci 0x06c, BIT(19), 0); 44062306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart4_clk, "apb1-uart4", "apb1", 44162306a36Sopenharmony_ci 0x06c, BIT(20), 0); 44262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart5_clk, "apb1-uart5", "apb1", 44362306a36Sopenharmony_ci 0x06c, BIT(21), 0); 44462306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart6_clk, "apb1-uart6", "apb1", 44562306a36Sopenharmony_ci 0x06c, BIT(22), 0); 44662306a36Sopenharmony_cistatic SUNXI_CCU_GATE(apb1_uart7_clk, "apb1-uart7", "apb1", 44762306a36Sopenharmony_ci 0x06c, BIT(23), 0); 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic const char *const mod0_default_parents[] = { "hosc", "pll-periph", 45062306a36Sopenharmony_ci "pll-ddr-other" }; 45162306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080, 45262306a36Sopenharmony_ci 0, 4, /* M */ 45362306a36Sopenharmony_ci 16, 2, /* P */ 45462306a36Sopenharmony_ci 24, 2, /* mux */ 45562306a36Sopenharmony_ci BIT(31), /* gate */ 45662306a36Sopenharmony_ci 0); 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci/* Undocumented on A10 */ 45962306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ms_clk, "ms", mod0_default_parents, 0x084, 46062306a36Sopenharmony_ci 0, 4, /* M */ 46162306a36Sopenharmony_ci 16, 2, /* P */ 46262306a36Sopenharmony_ci 24, 2, /* mux */ 46362306a36Sopenharmony_ci BIT(31), /* gate */ 46462306a36Sopenharmony_ci 0); 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088, 46762306a36Sopenharmony_ci 0, 4, /* M */ 46862306a36Sopenharmony_ci 16, 2, /* P */ 46962306a36Sopenharmony_ci 24, 2, /* mux */ 47062306a36Sopenharmony_ci BIT(31), /* gate */ 47162306a36Sopenharmony_ci 0); 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci/* MMC output and sample clocks are not present on A10 */ 47462306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0", 47562306a36Sopenharmony_ci 0x088, 8, 3, 0); 47662306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0", 47762306a36Sopenharmony_ci 0x088, 20, 3, 0); 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c, 48062306a36Sopenharmony_ci 0, 4, /* M */ 48162306a36Sopenharmony_ci 16, 2, /* P */ 48262306a36Sopenharmony_ci 24, 2, /* mux */ 48362306a36Sopenharmony_ci BIT(31), /* gate */ 48462306a36Sopenharmony_ci 0); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci/* MMC output and sample clocks are not present on A10 */ 48762306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1", 48862306a36Sopenharmony_ci 0x08c, 8, 3, 0); 48962306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1", 49062306a36Sopenharmony_ci 0x08c, 20, 3, 0); 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090, 49362306a36Sopenharmony_ci 0, 4, /* M */ 49462306a36Sopenharmony_ci 16, 2, /* P */ 49562306a36Sopenharmony_ci 24, 2, /* mux */ 49662306a36Sopenharmony_ci BIT(31), /* gate */ 49762306a36Sopenharmony_ci 0); 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci/* MMC output and sample clocks are not present on A10 */ 50062306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2", 50162306a36Sopenharmony_ci 0x090, 8, 3, 0); 50262306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2", 50362306a36Sopenharmony_ci 0x090, 20, 3, 0); 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mmc3_clk, "mmc3", mod0_default_parents, 0x094, 50662306a36Sopenharmony_ci 0, 4, /* M */ 50762306a36Sopenharmony_ci 16, 2, /* P */ 50862306a36Sopenharmony_ci 24, 2, /* mux */ 50962306a36Sopenharmony_ci BIT(31), /* gate */ 51062306a36Sopenharmony_ci 0); 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci/* MMC output and sample clocks are not present on A10 */ 51362306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc3_output_clk, "mmc3_output", "mmc3", 51462306a36Sopenharmony_ci 0x094, 8, 3, 0); 51562306a36Sopenharmony_cistatic SUNXI_CCU_PHASE(mmc3_sample_clk, "mmc3_sample", "mmc3", 51662306a36Sopenharmony_ci 0x094, 20, 3, 0); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", mod0_default_parents, 0x098, 51962306a36Sopenharmony_ci 0, 4, /* M */ 52062306a36Sopenharmony_ci 16, 2, /* P */ 52162306a36Sopenharmony_ci 24, 2, /* mux */ 52262306a36Sopenharmony_ci BIT(31), /* gate */ 52362306a36Sopenharmony_ci 0); 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ss_clk, "ss", mod0_default_parents, 0x09c, 52662306a36Sopenharmony_ci 0, 4, /* M */ 52762306a36Sopenharmony_ci 16, 2, /* P */ 52862306a36Sopenharmony_ci 24, 2, /* mux */ 52962306a36Sopenharmony_ci BIT(31), /* gate */ 53062306a36Sopenharmony_ci 0); 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0, 53362306a36Sopenharmony_ci 0, 4, /* M */ 53462306a36Sopenharmony_ci 16, 2, /* P */ 53562306a36Sopenharmony_ci 24, 2, /* mux */ 53662306a36Sopenharmony_ci BIT(31), /* gate */ 53762306a36Sopenharmony_ci 0); 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4, 54062306a36Sopenharmony_ci 0, 4, /* M */ 54162306a36Sopenharmony_ci 16, 2, /* P */ 54262306a36Sopenharmony_ci 24, 2, /* mux */ 54362306a36Sopenharmony_ci BIT(31), /* gate */ 54462306a36Sopenharmony_ci 0); 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", mod0_default_parents, 0x0a8, 54762306a36Sopenharmony_ci 0, 4, /* M */ 54862306a36Sopenharmony_ci 16, 2, /* P */ 54962306a36Sopenharmony_ci 24, 2, /* mux */ 55062306a36Sopenharmony_ci BIT(31), /* gate */ 55162306a36Sopenharmony_ci 0); 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci/* Undocumented on A10 */ 55462306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(pata_clk, "pata", mod0_default_parents, 0x0ac, 55562306a36Sopenharmony_ci 0, 4, /* M */ 55662306a36Sopenharmony_ci 16, 2, /* P */ 55762306a36Sopenharmony_ci 24, 2, /* mux */ 55862306a36Sopenharmony_ci BIT(31), /* gate */ 55962306a36Sopenharmony_ci 0); 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci/* TODO: Check whether A10 actually supports osc32k as 4th parent? */ 56262306a36Sopenharmony_cistatic const char *const ir_parents_sun4i[] = { "hosc", "pll-periph", 56362306a36Sopenharmony_ci "pll-ddr-other" }; 56462306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir0_sun4i_clk, "ir0", ir_parents_sun4i, 0x0b0, 56562306a36Sopenharmony_ci 0, 4, /* M */ 56662306a36Sopenharmony_ci 16, 2, /* P */ 56762306a36Sopenharmony_ci 24, 2, /* mux */ 56862306a36Sopenharmony_ci BIT(31), /* gate */ 56962306a36Sopenharmony_ci 0); 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir1_sun4i_clk, "ir1", ir_parents_sun4i, 0x0b4, 57262306a36Sopenharmony_ci 0, 4, /* M */ 57362306a36Sopenharmony_ci 16, 2, /* P */ 57462306a36Sopenharmony_ci 24, 2, /* mux */ 57562306a36Sopenharmony_ci BIT(31), /* gate */ 57662306a36Sopenharmony_ci 0); 57762306a36Sopenharmony_cistatic const char *const ir_parents_sun7i[] = { "hosc", "pll-periph", 57862306a36Sopenharmony_ci "pll-ddr-other", "osc32k" }; 57962306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir0_sun7i_clk, "ir0", ir_parents_sun7i, 0x0b0, 58062306a36Sopenharmony_ci 0, 4, /* M */ 58162306a36Sopenharmony_ci 16, 2, /* P */ 58262306a36Sopenharmony_ci 24, 2, /* mux */ 58362306a36Sopenharmony_ci BIT(31), /* gate */ 58462306a36Sopenharmony_ci 0); 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(ir1_sun7i_clk, "ir1", ir_parents_sun7i, 0x0b4, 58762306a36Sopenharmony_ci 0, 4, /* M */ 58862306a36Sopenharmony_ci 16, 2, /* P */ 58962306a36Sopenharmony_ci 24, 2, /* mux */ 59062306a36Sopenharmony_ci BIT(31), /* gate */ 59162306a36Sopenharmony_ci 0); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_cistatic const char *const audio_parents[] = { "pll-audio-8x", "pll-audio-4x", 59462306a36Sopenharmony_ci "pll-audio-2x", "pll-audio" }; 59562306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", audio_parents, 59662306a36Sopenharmony_ci 0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(ac97_clk, "ac97", audio_parents, 59962306a36Sopenharmony_ci 0x0bc, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci/* Undocumented on A10 */ 60262306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(spdif_clk, "spdif", audio_parents, 60362306a36Sopenharmony_ci 0x0c0, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_cistatic const char *const keypad_parents[] = { "hosc", "losc"}; 60662306a36Sopenharmony_cistatic const u8 keypad_table[] = { 0, 2 }; 60762306a36Sopenharmony_cistatic struct ccu_mp keypad_clk = { 60862306a36Sopenharmony_ci .enable = BIT(31), 60962306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV(0, 5), 61062306a36Sopenharmony_ci .p = _SUNXI_CCU_DIV(16, 2), 61162306a36Sopenharmony_ci .mux = _SUNXI_CCU_MUX_TABLE(24, 2, keypad_table), 61262306a36Sopenharmony_ci .common = { 61362306a36Sopenharmony_ci .reg = 0x0c4, 61462306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("keypad", 61562306a36Sopenharmony_ci keypad_parents, 61662306a36Sopenharmony_ci &ccu_mp_ops, 61762306a36Sopenharmony_ci 0), 61862306a36Sopenharmony_ci }, 61962306a36Sopenharmony_ci}; 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci/* 62262306a36Sopenharmony_ci * SATA supports external clock as parent via BIT(24) and is probably an 62362306a36Sopenharmony_ci * optional crystal or oscillator that can be connected to the 62462306a36Sopenharmony_ci * SATA-CLKM / SATA-CLKP pins. 62562306a36Sopenharmony_ci */ 62662306a36Sopenharmony_cistatic const char *const sata_parents[] = {"pll-periph-sata", "sata-ext"}; 62762306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(sata_clk, "sata", sata_parents, 62862306a36Sopenharmony_ci 0x0c8, 24, 1, BIT(31), CLK_SET_RATE_PARENT); 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "pll-periph", 63262306a36Sopenharmony_ci 0x0cc, BIT(6), 0); 63362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "pll-periph", 63462306a36Sopenharmony_ci 0x0cc, BIT(7), 0); 63562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(usb_phy_clk, "usb-phy", "pll-periph", 63662306a36Sopenharmony_ci 0x0cc, BIT(8), 0); 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci/* TODO: GPS CLK 0x0d0 */ 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(spi3_clk, "spi3", mod0_default_parents, 0x0d4, 64162306a36Sopenharmony_ci 0, 4, /* M */ 64262306a36Sopenharmony_ci 16, 2, /* P */ 64362306a36Sopenharmony_ci 24, 2, /* mux */ 64462306a36Sopenharmony_ci BIT(31), /* gate */ 64562306a36Sopenharmony_ci 0); 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci/* Not present on A10 */ 64862306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", audio_parents, 64962306a36Sopenharmony_ci 0x0d8, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci/* Not present on A10 */ 65262306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", audio_parents, 65362306a36Sopenharmony_ci 0x0dc, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "pll-ddr", 65662306a36Sopenharmony_ci 0x100, BIT(0), 0); 65762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_csi0_clk, "dram-csi0", "pll-ddr", 65862306a36Sopenharmony_ci 0x100, BIT(1), 0); 65962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_csi1_clk, "dram-csi1", "pll-ddr", 66062306a36Sopenharmony_ci 0x100, BIT(2), 0); 66162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_ts_clk, "dram-ts", "pll-ddr", 66262306a36Sopenharmony_ci 0x100, BIT(3), 0); 66362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_tvd_clk, "dram-tvd", "pll-ddr", 66462306a36Sopenharmony_ci 0x100, BIT(4), 0); 66562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_tve0_clk, "dram-tve0", "pll-ddr", 66662306a36Sopenharmony_ci 0x100, BIT(5), 0); 66762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_tve1_clk, "dram-tve1", "pll-ddr", 66862306a36Sopenharmony_ci 0x100, BIT(6), 0); 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci/* Clock seems to be critical only on sun4i */ 67162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_out_clk, "dram-out", "pll-ddr", 67262306a36Sopenharmony_ci 0x100, BIT(15), CLK_IS_CRITICAL); 67362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_de_fe1_clk, "dram-de-fe1", "pll-ddr", 67462306a36Sopenharmony_ci 0x100, BIT(24), 0); 67562306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_de_fe0_clk, "dram-de-fe0", "pll-ddr", 67662306a36Sopenharmony_ci 0x100, BIT(25), 0); 67762306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_de_be0_clk, "dram-de-be0", "pll-ddr", 67862306a36Sopenharmony_ci 0x100, BIT(26), 0); 67962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_de_be1_clk, "dram-de-be1", "pll-ddr", 68062306a36Sopenharmony_ci 0x100, BIT(27), 0); 68162306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_mp_clk, "dram-mp", "pll-ddr", 68262306a36Sopenharmony_ci 0x100, BIT(28), 0); 68362306a36Sopenharmony_cistatic SUNXI_CCU_GATE(dram_ace_clk, "dram-ace", "pll-ddr", 68462306a36Sopenharmony_ci 0x100, BIT(29), 0); 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_cistatic const char *const de_parents[] = { "pll-video0", "pll-video1", 68762306a36Sopenharmony_ci "pll-ddr-other" }; 68862306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_be0_clk, "de-be0", de_parents, 68962306a36Sopenharmony_ci 0x104, 0, 4, 24, 2, BIT(31), 0); 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_be1_clk, "de-be1", de_parents, 69262306a36Sopenharmony_ci 0x108, 0, 4, 24, 2, BIT(31), 0); 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_fe0_clk, "de-fe0", de_parents, 69562306a36Sopenharmony_ci 0x10c, 0, 4, 24, 2, BIT(31), 0); 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_fe1_clk, "de-fe1", de_parents, 69862306a36Sopenharmony_ci 0x110, 0, 4, 24, 2, BIT(31), 0); 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_ci/* Undocumented on A10 */ 70162306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(de_mp_clk, "de-mp", de_parents, 70262306a36Sopenharmony_ci 0x114, 0, 4, 24, 2, BIT(31), 0); 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_cistatic const char *const disp_parents[] = { "pll-video0", "pll-video1", 70562306a36Sopenharmony_ci "pll-video0-2x", "pll-video1-2x" }; 70662306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(tcon0_ch0_clk, "tcon0-ch0-sclk", disp_parents, 70762306a36Sopenharmony_ci 0x118, 24, 2, BIT(31), CLK_SET_RATE_PARENT); 70862306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(tcon1_ch0_clk, "tcon1-ch0-sclk", disp_parents, 70962306a36Sopenharmony_ci 0x11c, 24, 2, BIT(31), CLK_SET_RATE_PARENT); 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_cistatic const char *const csi_sclk_parents[] = { "pll-video0", "pll-ve", 71262306a36Sopenharmony_ci "pll-ddr-other", "pll-periph" }; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk", 71562306a36Sopenharmony_ci csi_sclk_parents, 71662306a36Sopenharmony_ci 0x120, 0, 4, 24, 2, BIT(31), 0); 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci/* TVD clock setup for A10 */ 71962306a36Sopenharmony_cistatic const char *const tvd_parents[] = { "pll-video0", "pll-video1" }; 72062306a36Sopenharmony_cistatic SUNXI_CCU_MUX_WITH_GATE(tvd_sun4i_clk, "tvd", tvd_parents, 72162306a36Sopenharmony_ci 0x128, 24, 1, BIT(31), 0); 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci/* TVD clock setup for A20 */ 72462306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(tvd_sclk2_sun7i_clk, 72562306a36Sopenharmony_ci "tvd-sclk2", tvd_parents, 72662306a36Sopenharmony_ci 0x128, 72762306a36Sopenharmony_ci 0, 4, /* M */ 72862306a36Sopenharmony_ci 16, 4, /* P */ 72962306a36Sopenharmony_ci 8, 1, /* mux */ 73062306a36Sopenharmony_ci BIT(15), /* gate */ 73162306a36Sopenharmony_ci 0); 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_GATE(tvd_sclk1_sun7i_clk, "tvd-sclk1", "tvd-sclk2", 73462306a36Sopenharmony_ci 0x128, 0, 4, BIT(31), 0); 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(tcon0_ch1_sclk2_clk, "tcon0-ch1-sclk2", 73762306a36Sopenharmony_ci disp_parents, 73862306a36Sopenharmony_ci 0x12c, 0, 4, 24, 2, BIT(31), 73962306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_GATE(tcon0_ch1_clk, 74262306a36Sopenharmony_ci "tcon0-ch1-sclk1", "tcon0-ch1-sclk2", 74362306a36Sopenharmony_ci 0x12c, 11, 1, BIT(15), 74462306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(tcon1_ch1_sclk2_clk, "tcon1-ch1-sclk2", 74762306a36Sopenharmony_ci disp_parents, 74862306a36Sopenharmony_ci 0x130, 0, 4, 24, 2, BIT(31), 74962306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_GATE(tcon1_ch1_clk, 75262306a36Sopenharmony_ci "tcon1-ch1-sclk1", "tcon1-ch1-sclk2", 75362306a36Sopenharmony_ci 0x130, 11, 1, BIT(15), 75462306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic const char *const csi_parents[] = { "hosc", "pll-video0", "pll-video1", 75762306a36Sopenharmony_ci "pll-video0-2x", "pll-video1-2x"}; 75862306a36Sopenharmony_cistatic const u8 csi_table[] = { 0, 1, 2, 5, 6}; 75962306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi0_clk, "csi0", 76062306a36Sopenharmony_ci csi_parents, csi_table, 76162306a36Sopenharmony_ci 0x134, 0, 5, 24, 3, BIT(31), 0); 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi1_clk, "csi1", 76462306a36Sopenharmony_ci csi_parents, csi_table, 76562306a36Sopenharmony_ci 0x138, 0, 5, 24, 3, BIT(31), 0); 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve", 0x13c, 16, 8, BIT(31), 0); 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(codec_clk, "codec", "pll-audio", 77062306a36Sopenharmony_ci 0x140, BIT(31), CLK_SET_RATE_PARENT); 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_cistatic SUNXI_CCU_GATE(avs_clk, "avs", "hosc", 0x144, BIT(31), 0); 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_cistatic const char *const ace_parents[] = { "pll-ve", "pll-ddr-other" }; 77562306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(ace_clk, "ace", ace_parents, 77662306a36Sopenharmony_ci 0x148, 0, 4, 24, 1, BIT(31), 0); 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", disp_parents, 77962306a36Sopenharmony_ci 0x150, 0, 4, 24, 2, BIT(31), 78062306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_cistatic const char *const gpu_parents_sun4i[] = { "pll-video0", "pll-ve", 78362306a36Sopenharmony_ci "pll-ddr-other", 78462306a36Sopenharmony_ci "pll-video1" }; 78562306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_GATE(gpu_sun4i_clk, "gpu", gpu_parents_sun4i, 78662306a36Sopenharmony_ci 0x154, 0, 4, 24, 2, BIT(31), 78762306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_cistatic const char *const gpu_parents_sun7i[] = { "pll-video0", "pll-ve", 79062306a36Sopenharmony_ci "pll-ddr-other", "pll-video1", 79162306a36Sopenharmony_ci "pll-gpu" }; 79262306a36Sopenharmony_cistatic const u8 gpu_table_sun7i[] = { 0, 1, 2, 3, 4 }; 79362306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_TABLE_GATE(gpu_sun7i_clk, "gpu", 79462306a36Sopenharmony_ci gpu_parents_sun7i, gpu_table_sun7i, 79562306a36Sopenharmony_ci 0x154, 0, 4, 24, 3, BIT(31), 79662306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_cistatic const char *const mbus_sun4i_parents[] = { "hosc", "pll-periph", 79962306a36Sopenharmony_ci "pll-ddr-other" }; 80062306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mbus_sun4i_clk, "mbus", mbus_sun4i_parents, 80162306a36Sopenharmony_ci 0x15c, 0, 4, 16, 2, 24, 2, BIT(31), 80262306a36Sopenharmony_ci 0); 80362306a36Sopenharmony_cistatic const char *const mbus_sun7i_parents[] = { "hosc", "pll-periph-base", 80462306a36Sopenharmony_ci "pll-ddr-other" }; 80562306a36Sopenharmony_cistatic SUNXI_CCU_MP_WITH_MUX_GATE(mbus_sun7i_clk, "mbus", mbus_sun7i_parents, 80662306a36Sopenharmony_ci 0x15c, 0, 4, 16, 2, 24, 2, BIT(31), 80762306a36Sopenharmony_ci CLK_IS_CRITICAL); 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_cistatic SUNXI_CCU_GATE(hdmi1_slow_clk, "hdmi1-slow", "hosc", 0x178, BIT(31), 0); 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_cistatic const char *const hdmi1_parents[] = { "pll-video0", "pll-video1" }; 81262306a36Sopenharmony_cistatic const u8 hdmi1_table[] = { 0, 1}; 81362306a36Sopenharmony_cistatic SUNXI_CCU_M_WITH_MUX_TABLE_GATE(hdmi1_clk, "hdmi1", 81462306a36Sopenharmony_ci hdmi1_parents, hdmi1_table, 81562306a36Sopenharmony_ci 0x17c, 0, 4, 24, 2, BIT(31), 81662306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_cistatic const char *const out_parents[] = { "hosc", "osc32k", "hosc" }; 81962306a36Sopenharmony_cistatic const struct ccu_mux_fixed_prediv clk_out_predivs[] = { 82062306a36Sopenharmony_ci { .index = 0, .div = 750, }, 82162306a36Sopenharmony_ci}; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_cistatic struct ccu_mp out_a_clk = { 82462306a36Sopenharmony_ci .enable = BIT(31), 82562306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV(8, 5), 82662306a36Sopenharmony_ci .p = _SUNXI_CCU_DIV(20, 2), 82762306a36Sopenharmony_ci .mux = { 82862306a36Sopenharmony_ci .shift = 24, 82962306a36Sopenharmony_ci .width = 2, 83062306a36Sopenharmony_ci .fixed_predivs = clk_out_predivs, 83162306a36Sopenharmony_ci .n_predivs = ARRAY_SIZE(clk_out_predivs), 83262306a36Sopenharmony_ci }, 83362306a36Sopenharmony_ci .common = { 83462306a36Sopenharmony_ci .reg = 0x1f0, 83562306a36Sopenharmony_ci .features = CCU_FEATURE_FIXED_PREDIV, 83662306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("out-a", 83762306a36Sopenharmony_ci out_parents, 83862306a36Sopenharmony_ci &ccu_mp_ops, 83962306a36Sopenharmony_ci 0), 84062306a36Sopenharmony_ci }, 84162306a36Sopenharmony_ci}; 84262306a36Sopenharmony_cistatic struct ccu_mp out_b_clk = { 84362306a36Sopenharmony_ci .enable = BIT(31), 84462306a36Sopenharmony_ci .m = _SUNXI_CCU_DIV(8, 5), 84562306a36Sopenharmony_ci .p = _SUNXI_CCU_DIV(20, 2), 84662306a36Sopenharmony_ci .mux = { 84762306a36Sopenharmony_ci .shift = 24, 84862306a36Sopenharmony_ci .width = 2, 84962306a36Sopenharmony_ci .fixed_predivs = clk_out_predivs, 85062306a36Sopenharmony_ci .n_predivs = ARRAY_SIZE(clk_out_predivs), 85162306a36Sopenharmony_ci }, 85262306a36Sopenharmony_ci .common = { 85362306a36Sopenharmony_ci .reg = 0x1f4, 85462306a36Sopenharmony_ci .features = CCU_FEATURE_FIXED_PREDIV, 85562306a36Sopenharmony_ci .hw.init = CLK_HW_INIT_PARENTS("out-b", 85662306a36Sopenharmony_ci out_parents, 85762306a36Sopenharmony_ci &ccu_mp_ops, 85862306a36Sopenharmony_ci 0), 85962306a36Sopenharmony_ci }, 86062306a36Sopenharmony_ci}; 86162306a36Sopenharmony_ci 86262306a36Sopenharmony_cistatic struct ccu_common *sun4i_sun7i_ccu_clks[] = { 86362306a36Sopenharmony_ci &hosc_clk.common, 86462306a36Sopenharmony_ci &pll_core_clk.common, 86562306a36Sopenharmony_ci &pll_audio_base_clk.common, 86662306a36Sopenharmony_ci &pll_video0_clk.common, 86762306a36Sopenharmony_ci &pll_ve_sun4i_clk.common, 86862306a36Sopenharmony_ci &pll_ve_sun7i_clk.common, 86962306a36Sopenharmony_ci &pll_ddr_base_clk.common, 87062306a36Sopenharmony_ci &pll_ddr_clk.common, 87162306a36Sopenharmony_ci &pll_ddr_other_clk.common, 87262306a36Sopenharmony_ci &pll_periph_base_clk.common, 87362306a36Sopenharmony_ci &pll_periph_sata_clk.common, 87462306a36Sopenharmony_ci &pll_video1_clk.common, 87562306a36Sopenharmony_ci &pll_gpu_clk.common, 87662306a36Sopenharmony_ci &cpu_clk.common, 87762306a36Sopenharmony_ci &axi_clk.common, 87862306a36Sopenharmony_ci &axi_dram_clk.common, 87962306a36Sopenharmony_ci &ahb_sun4i_clk.common, 88062306a36Sopenharmony_ci &ahb_sun7i_clk.common, 88162306a36Sopenharmony_ci &apb0_clk.common, 88262306a36Sopenharmony_ci &apb1_clk.common, 88362306a36Sopenharmony_ci &ahb_otg_clk.common, 88462306a36Sopenharmony_ci &ahb_ehci0_clk.common, 88562306a36Sopenharmony_ci &ahb_ohci0_clk.common, 88662306a36Sopenharmony_ci &ahb_ehci1_clk.common, 88762306a36Sopenharmony_ci &ahb_ohci1_clk.common, 88862306a36Sopenharmony_ci &ahb_ss_clk.common, 88962306a36Sopenharmony_ci &ahb_dma_clk.common, 89062306a36Sopenharmony_ci &ahb_bist_clk.common, 89162306a36Sopenharmony_ci &ahb_mmc0_clk.common, 89262306a36Sopenharmony_ci &ahb_mmc1_clk.common, 89362306a36Sopenharmony_ci &ahb_mmc2_clk.common, 89462306a36Sopenharmony_ci &ahb_mmc3_clk.common, 89562306a36Sopenharmony_ci &ahb_ms_clk.common, 89662306a36Sopenharmony_ci &ahb_nand_clk.common, 89762306a36Sopenharmony_ci &ahb_sdram_clk.common, 89862306a36Sopenharmony_ci &ahb_ace_clk.common, 89962306a36Sopenharmony_ci &ahb_emac_clk.common, 90062306a36Sopenharmony_ci &ahb_ts_clk.common, 90162306a36Sopenharmony_ci &ahb_spi0_clk.common, 90262306a36Sopenharmony_ci &ahb_spi1_clk.common, 90362306a36Sopenharmony_ci &ahb_spi2_clk.common, 90462306a36Sopenharmony_ci &ahb_spi3_clk.common, 90562306a36Sopenharmony_ci &ahb_pata_clk.common, 90662306a36Sopenharmony_ci &ahb_sata_clk.common, 90762306a36Sopenharmony_ci &ahb_gps_clk.common, 90862306a36Sopenharmony_ci &ahb_hstimer_clk.common, 90962306a36Sopenharmony_ci &ahb_ve_clk.common, 91062306a36Sopenharmony_ci &ahb_tvd_clk.common, 91162306a36Sopenharmony_ci &ahb_tve0_clk.common, 91262306a36Sopenharmony_ci &ahb_tve1_clk.common, 91362306a36Sopenharmony_ci &ahb_lcd0_clk.common, 91462306a36Sopenharmony_ci &ahb_lcd1_clk.common, 91562306a36Sopenharmony_ci &ahb_csi0_clk.common, 91662306a36Sopenharmony_ci &ahb_csi1_clk.common, 91762306a36Sopenharmony_ci &ahb_hdmi1_clk.common, 91862306a36Sopenharmony_ci &ahb_hdmi0_clk.common, 91962306a36Sopenharmony_ci &ahb_de_be0_clk.common, 92062306a36Sopenharmony_ci &ahb_de_be1_clk.common, 92162306a36Sopenharmony_ci &ahb_de_fe0_clk.common, 92262306a36Sopenharmony_ci &ahb_de_fe1_clk.common, 92362306a36Sopenharmony_ci &ahb_gmac_clk.common, 92462306a36Sopenharmony_ci &ahb_mp_clk.common, 92562306a36Sopenharmony_ci &ahb_gpu_clk.common, 92662306a36Sopenharmony_ci &apb0_codec_clk.common, 92762306a36Sopenharmony_ci &apb0_spdif_clk.common, 92862306a36Sopenharmony_ci &apb0_ac97_clk.common, 92962306a36Sopenharmony_ci &apb0_i2s0_clk.common, 93062306a36Sopenharmony_ci &apb0_i2s1_clk.common, 93162306a36Sopenharmony_ci &apb0_pio_clk.common, 93262306a36Sopenharmony_ci &apb0_ir0_clk.common, 93362306a36Sopenharmony_ci &apb0_ir1_clk.common, 93462306a36Sopenharmony_ci &apb0_i2s2_clk.common, 93562306a36Sopenharmony_ci &apb0_keypad_clk.common, 93662306a36Sopenharmony_ci &apb1_i2c0_clk.common, 93762306a36Sopenharmony_ci &apb1_i2c1_clk.common, 93862306a36Sopenharmony_ci &apb1_i2c2_clk.common, 93962306a36Sopenharmony_ci &apb1_i2c3_clk.common, 94062306a36Sopenharmony_ci &apb1_can_clk.common, 94162306a36Sopenharmony_ci &apb1_scr_clk.common, 94262306a36Sopenharmony_ci &apb1_ps20_clk.common, 94362306a36Sopenharmony_ci &apb1_ps21_clk.common, 94462306a36Sopenharmony_ci &apb1_i2c4_clk.common, 94562306a36Sopenharmony_ci &apb1_uart0_clk.common, 94662306a36Sopenharmony_ci &apb1_uart1_clk.common, 94762306a36Sopenharmony_ci &apb1_uart2_clk.common, 94862306a36Sopenharmony_ci &apb1_uart3_clk.common, 94962306a36Sopenharmony_ci &apb1_uart4_clk.common, 95062306a36Sopenharmony_ci &apb1_uart5_clk.common, 95162306a36Sopenharmony_ci &apb1_uart6_clk.common, 95262306a36Sopenharmony_ci &apb1_uart7_clk.common, 95362306a36Sopenharmony_ci &nand_clk.common, 95462306a36Sopenharmony_ci &ms_clk.common, 95562306a36Sopenharmony_ci &mmc0_clk.common, 95662306a36Sopenharmony_ci &mmc0_output_clk.common, 95762306a36Sopenharmony_ci &mmc0_sample_clk.common, 95862306a36Sopenharmony_ci &mmc1_clk.common, 95962306a36Sopenharmony_ci &mmc1_output_clk.common, 96062306a36Sopenharmony_ci &mmc1_sample_clk.common, 96162306a36Sopenharmony_ci &mmc2_clk.common, 96262306a36Sopenharmony_ci &mmc2_output_clk.common, 96362306a36Sopenharmony_ci &mmc2_sample_clk.common, 96462306a36Sopenharmony_ci &mmc3_clk.common, 96562306a36Sopenharmony_ci &mmc3_output_clk.common, 96662306a36Sopenharmony_ci &mmc3_sample_clk.common, 96762306a36Sopenharmony_ci &ts_clk.common, 96862306a36Sopenharmony_ci &ss_clk.common, 96962306a36Sopenharmony_ci &spi0_clk.common, 97062306a36Sopenharmony_ci &spi1_clk.common, 97162306a36Sopenharmony_ci &spi2_clk.common, 97262306a36Sopenharmony_ci &pata_clk.common, 97362306a36Sopenharmony_ci &ir0_sun4i_clk.common, 97462306a36Sopenharmony_ci &ir1_sun4i_clk.common, 97562306a36Sopenharmony_ci &ir0_sun7i_clk.common, 97662306a36Sopenharmony_ci &ir1_sun7i_clk.common, 97762306a36Sopenharmony_ci &i2s0_clk.common, 97862306a36Sopenharmony_ci &ac97_clk.common, 97962306a36Sopenharmony_ci &spdif_clk.common, 98062306a36Sopenharmony_ci &keypad_clk.common, 98162306a36Sopenharmony_ci &sata_clk.common, 98262306a36Sopenharmony_ci &usb_ohci0_clk.common, 98362306a36Sopenharmony_ci &usb_ohci1_clk.common, 98462306a36Sopenharmony_ci &usb_phy_clk.common, 98562306a36Sopenharmony_ci &spi3_clk.common, 98662306a36Sopenharmony_ci &i2s1_clk.common, 98762306a36Sopenharmony_ci &i2s2_clk.common, 98862306a36Sopenharmony_ci &dram_ve_clk.common, 98962306a36Sopenharmony_ci &dram_csi0_clk.common, 99062306a36Sopenharmony_ci &dram_csi1_clk.common, 99162306a36Sopenharmony_ci &dram_ts_clk.common, 99262306a36Sopenharmony_ci &dram_tvd_clk.common, 99362306a36Sopenharmony_ci &dram_tve0_clk.common, 99462306a36Sopenharmony_ci &dram_tve1_clk.common, 99562306a36Sopenharmony_ci &dram_out_clk.common, 99662306a36Sopenharmony_ci &dram_de_fe1_clk.common, 99762306a36Sopenharmony_ci &dram_de_fe0_clk.common, 99862306a36Sopenharmony_ci &dram_de_be0_clk.common, 99962306a36Sopenharmony_ci &dram_de_be1_clk.common, 100062306a36Sopenharmony_ci &dram_mp_clk.common, 100162306a36Sopenharmony_ci &dram_ace_clk.common, 100262306a36Sopenharmony_ci &de_be0_clk.common, 100362306a36Sopenharmony_ci &de_be1_clk.common, 100462306a36Sopenharmony_ci &de_fe0_clk.common, 100562306a36Sopenharmony_ci &de_fe1_clk.common, 100662306a36Sopenharmony_ci &de_mp_clk.common, 100762306a36Sopenharmony_ci &tcon0_ch0_clk.common, 100862306a36Sopenharmony_ci &tcon1_ch0_clk.common, 100962306a36Sopenharmony_ci &csi_sclk_clk.common, 101062306a36Sopenharmony_ci &tvd_sun4i_clk.common, 101162306a36Sopenharmony_ci &tvd_sclk1_sun7i_clk.common, 101262306a36Sopenharmony_ci &tvd_sclk2_sun7i_clk.common, 101362306a36Sopenharmony_ci &tcon0_ch1_sclk2_clk.common, 101462306a36Sopenharmony_ci &tcon0_ch1_clk.common, 101562306a36Sopenharmony_ci &tcon1_ch1_sclk2_clk.common, 101662306a36Sopenharmony_ci &tcon1_ch1_clk.common, 101762306a36Sopenharmony_ci &csi0_clk.common, 101862306a36Sopenharmony_ci &csi1_clk.common, 101962306a36Sopenharmony_ci &ve_clk.common, 102062306a36Sopenharmony_ci &codec_clk.common, 102162306a36Sopenharmony_ci &avs_clk.common, 102262306a36Sopenharmony_ci &ace_clk.common, 102362306a36Sopenharmony_ci &hdmi_clk.common, 102462306a36Sopenharmony_ci &gpu_sun4i_clk.common, 102562306a36Sopenharmony_ci &gpu_sun7i_clk.common, 102662306a36Sopenharmony_ci &mbus_sun4i_clk.common, 102762306a36Sopenharmony_ci &mbus_sun7i_clk.common, 102862306a36Sopenharmony_ci &hdmi1_slow_clk.common, 102962306a36Sopenharmony_ci &hdmi1_clk.common, 103062306a36Sopenharmony_ci &out_a_clk.common, 103162306a36Sopenharmony_ci &out_b_clk.common 103262306a36Sopenharmony_ci}; 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_cistatic const struct clk_hw *clk_parent_pll_audio[] = { 103562306a36Sopenharmony_ci &pll_audio_base_clk.common.hw 103662306a36Sopenharmony_ci}; 103762306a36Sopenharmony_ci 103862306a36Sopenharmony_ci/* Post-divider for pll-audio is hardcoded to 1 */ 103962306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio", 104062306a36Sopenharmony_ci clk_parent_pll_audio, 104162306a36Sopenharmony_ci 1, 1, CLK_SET_RATE_PARENT); 104262306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x", 104362306a36Sopenharmony_ci clk_parent_pll_audio, 104462306a36Sopenharmony_ci 2, 1, CLK_SET_RATE_PARENT); 104562306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x", 104662306a36Sopenharmony_ci clk_parent_pll_audio, 104762306a36Sopenharmony_ci 1, 1, CLK_SET_RATE_PARENT); 104862306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x", 104962306a36Sopenharmony_ci clk_parent_pll_audio, 105062306a36Sopenharmony_ci 1, 2, CLK_SET_RATE_PARENT); 105162306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x", 105262306a36Sopenharmony_ci &pll_video0_clk.common.hw, 105362306a36Sopenharmony_ci 1, 2, CLK_SET_RATE_PARENT); 105462306a36Sopenharmony_cistatic CLK_FIXED_FACTOR_HW(pll_video1_2x_clk, "pll-video1-2x", 105562306a36Sopenharmony_ci &pll_video1_clk.common.hw, 105662306a36Sopenharmony_ci 1, 2, CLK_SET_RATE_PARENT); 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun4i_a10_hw_clks = { 106062306a36Sopenharmony_ci .hws = { 106162306a36Sopenharmony_ci [CLK_HOSC] = &hosc_clk.common.hw, 106262306a36Sopenharmony_ci [CLK_PLL_CORE] = &pll_core_clk.common.hw, 106362306a36Sopenharmony_ci [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw, 106462306a36Sopenharmony_ci [CLK_PLL_AUDIO] = &pll_audio_clk.hw, 106562306a36Sopenharmony_ci [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw, 106662306a36Sopenharmony_ci [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw, 106762306a36Sopenharmony_ci [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw, 106862306a36Sopenharmony_ci [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw, 106962306a36Sopenharmony_ci [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw, 107062306a36Sopenharmony_ci [CLK_PLL_VE] = &pll_ve_sun4i_clk.common.hw, 107162306a36Sopenharmony_ci [CLK_PLL_DDR_BASE] = &pll_ddr_base_clk.common.hw, 107262306a36Sopenharmony_ci [CLK_PLL_DDR] = &pll_ddr_clk.common.hw, 107362306a36Sopenharmony_ci [CLK_PLL_DDR_OTHER] = &pll_ddr_other_clk.common.hw, 107462306a36Sopenharmony_ci [CLK_PLL_PERIPH_BASE] = &pll_periph_base_clk.common.hw, 107562306a36Sopenharmony_ci [CLK_PLL_PERIPH] = &pll_periph_clk.hw, 107662306a36Sopenharmony_ci [CLK_PLL_PERIPH_SATA] = &pll_periph_sata_clk.common.hw, 107762306a36Sopenharmony_ci [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw, 107862306a36Sopenharmony_ci [CLK_PLL_VIDEO1_2X] = &pll_video1_2x_clk.hw, 107962306a36Sopenharmony_ci [CLK_CPU] = &cpu_clk.common.hw, 108062306a36Sopenharmony_ci [CLK_AXI] = &axi_clk.common.hw, 108162306a36Sopenharmony_ci [CLK_AXI_DRAM] = &axi_dram_clk.common.hw, 108262306a36Sopenharmony_ci [CLK_AHB] = &ahb_sun4i_clk.common.hw, 108362306a36Sopenharmony_ci [CLK_APB0] = &apb0_clk.common.hw, 108462306a36Sopenharmony_ci [CLK_APB1] = &apb1_clk.common.hw, 108562306a36Sopenharmony_ci [CLK_AHB_OTG] = &ahb_otg_clk.common.hw, 108662306a36Sopenharmony_ci [CLK_AHB_EHCI0] = &ahb_ehci0_clk.common.hw, 108762306a36Sopenharmony_ci [CLK_AHB_OHCI0] = &ahb_ohci0_clk.common.hw, 108862306a36Sopenharmony_ci [CLK_AHB_EHCI1] = &ahb_ehci1_clk.common.hw, 108962306a36Sopenharmony_ci [CLK_AHB_OHCI1] = &ahb_ohci1_clk.common.hw, 109062306a36Sopenharmony_ci [CLK_AHB_SS] = &ahb_ss_clk.common.hw, 109162306a36Sopenharmony_ci [CLK_AHB_DMA] = &ahb_dma_clk.common.hw, 109262306a36Sopenharmony_ci [CLK_AHB_BIST] = &ahb_bist_clk.common.hw, 109362306a36Sopenharmony_ci [CLK_AHB_MMC0] = &ahb_mmc0_clk.common.hw, 109462306a36Sopenharmony_ci [CLK_AHB_MMC1] = &ahb_mmc1_clk.common.hw, 109562306a36Sopenharmony_ci [CLK_AHB_MMC2] = &ahb_mmc2_clk.common.hw, 109662306a36Sopenharmony_ci [CLK_AHB_MMC3] = &ahb_mmc3_clk.common.hw, 109762306a36Sopenharmony_ci [CLK_AHB_MS] = &ahb_ms_clk.common.hw, 109862306a36Sopenharmony_ci [CLK_AHB_NAND] = &ahb_nand_clk.common.hw, 109962306a36Sopenharmony_ci [CLK_AHB_SDRAM] = &ahb_sdram_clk.common.hw, 110062306a36Sopenharmony_ci [CLK_AHB_ACE] = &ahb_ace_clk.common.hw, 110162306a36Sopenharmony_ci [CLK_AHB_EMAC] = &ahb_emac_clk.common.hw, 110262306a36Sopenharmony_ci [CLK_AHB_TS] = &ahb_ts_clk.common.hw, 110362306a36Sopenharmony_ci [CLK_AHB_SPI0] = &ahb_spi0_clk.common.hw, 110462306a36Sopenharmony_ci [CLK_AHB_SPI1] = &ahb_spi1_clk.common.hw, 110562306a36Sopenharmony_ci [CLK_AHB_SPI2] = &ahb_spi2_clk.common.hw, 110662306a36Sopenharmony_ci [CLK_AHB_SPI3] = &ahb_spi3_clk.common.hw, 110762306a36Sopenharmony_ci [CLK_AHB_PATA] = &ahb_pata_clk.common.hw, 110862306a36Sopenharmony_ci [CLK_AHB_SATA] = &ahb_sata_clk.common.hw, 110962306a36Sopenharmony_ci [CLK_AHB_GPS] = &ahb_gps_clk.common.hw, 111062306a36Sopenharmony_ci [CLK_AHB_VE] = &ahb_ve_clk.common.hw, 111162306a36Sopenharmony_ci [CLK_AHB_TVD] = &ahb_tvd_clk.common.hw, 111262306a36Sopenharmony_ci [CLK_AHB_TVE0] = &ahb_tve0_clk.common.hw, 111362306a36Sopenharmony_ci [CLK_AHB_TVE1] = &ahb_tve1_clk.common.hw, 111462306a36Sopenharmony_ci [CLK_AHB_LCD0] = &ahb_lcd0_clk.common.hw, 111562306a36Sopenharmony_ci [CLK_AHB_LCD1] = &ahb_lcd1_clk.common.hw, 111662306a36Sopenharmony_ci [CLK_AHB_CSI0] = &ahb_csi0_clk.common.hw, 111762306a36Sopenharmony_ci [CLK_AHB_CSI1] = &ahb_csi1_clk.common.hw, 111862306a36Sopenharmony_ci [CLK_AHB_HDMI0] = &ahb_hdmi0_clk.common.hw, 111962306a36Sopenharmony_ci [CLK_AHB_DE_BE0] = &ahb_de_be0_clk.common.hw, 112062306a36Sopenharmony_ci [CLK_AHB_DE_BE1] = &ahb_de_be1_clk.common.hw, 112162306a36Sopenharmony_ci [CLK_AHB_DE_FE0] = &ahb_de_fe0_clk.common.hw, 112262306a36Sopenharmony_ci [CLK_AHB_DE_FE1] = &ahb_de_fe1_clk.common.hw, 112362306a36Sopenharmony_ci [CLK_AHB_MP] = &ahb_mp_clk.common.hw, 112462306a36Sopenharmony_ci [CLK_AHB_GPU] = &ahb_gpu_clk.common.hw, 112562306a36Sopenharmony_ci [CLK_APB0_CODEC] = &apb0_codec_clk.common.hw, 112662306a36Sopenharmony_ci [CLK_APB0_SPDIF] = &apb0_spdif_clk.common.hw, 112762306a36Sopenharmony_ci [CLK_APB0_AC97] = &apb0_ac97_clk.common.hw, 112862306a36Sopenharmony_ci [CLK_APB0_I2S0] = &apb0_i2s0_clk.common.hw, 112962306a36Sopenharmony_ci [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 113062306a36Sopenharmony_ci [CLK_APB0_IR0] = &apb0_ir0_clk.common.hw, 113162306a36Sopenharmony_ci [CLK_APB0_IR1] = &apb0_ir1_clk.common.hw, 113262306a36Sopenharmony_ci [CLK_APB0_KEYPAD] = &apb0_keypad_clk.common.hw, 113362306a36Sopenharmony_ci [CLK_APB1_I2C0] = &apb1_i2c0_clk.common.hw, 113462306a36Sopenharmony_ci [CLK_APB1_I2C1] = &apb1_i2c1_clk.common.hw, 113562306a36Sopenharmony_ci [CLK_APB1_I2C2] = &apb1_i2c2_clk.common.hw, 113662306a36Sopenharmony_ci [CLK_APB1_CAN] = &apb1_can_clk.common.hw, 113762306a36Sopenharmony_ci [CLK_APB1_SCR] = &apb1_scr_clk.common.hw, 113862306a36Sopenharmony_ci [CLK_APB1_PS20] = &apb1_ps20_clk.common.hw, 113962306a36Sopenharmony_ci [CLK_APB1_PS21] = &apb1_ps21_clk.common.hw, 114062306a36Sopenharmony_ci [CLK_APB1_UART0] = &apb1_uart0_clk.common.hw, 114162306a36Sopenharmony_ci [CLK_APB1_UART1] = &apb1_uart1_clk.common.hw, 114262306a36Sopenharmony_ci [CLK_APB1_UART2] = &apb1_uart2_clk.common.hw, 114362306a36Sopenharmony_ci [CLK_APB1_UART3] = &apb1_uart3_clk.common.hw, 114462306a36Sopenharmony_ci [CLK_APB1_UART4] = &apb1_uart4_clk.common.hw, 114562306a36Sopenharmony_ci [CLK_APB1_UART5] = &apb1_uart5_clk.common.hw, 114662306a36Sopenharmony_ci [CLK_APB1_UART6] = &apb1_uart6_clk.common.hw, 114762306a36Sopenharmony_ci [CLK_APB1_UART7] = &apb1_uart7_clk.common.hw, 114862306a36Sopenharmony_ci [CLK_NAND] = &nand_clk.common.hw, 114962306a36Sopenharmony_ci [CLK_MS] = &ms_clk.common.hw, 115062306a36Sopenharmony_ci [CLK_MMC0] = &mmc0_clk.common.hw, 115162306a36Sopenharmony_ci [CLK_MMC1] = &mmc1_clk.common.hw, 115262306a36Sopenharmony_ci [CLK_MMC2] = &mmc2_clk.common.hw, 115362306a36Sopenharmony_ci [CLK_MMC3] = &mmc3_clk.common.hw, 115462306a36Sopenharmony_ci [CLK_TS] = &ts_clk.common.hw, 115562306a36Sopenharmony_ci [CLK_SS] = &ss_clk.common.hw, 115662306a36Sopenharmony_ci [CLK_SPI0] = &spi0_clk.common.hw, 115762306a36Sopenharmony_ci [CLK_SPI1] = &spi1_clk.common.hw, 115862306a36Sopenharmony_ci [CLK_SPI2] = &spi2_clk.common.hw, 115962306a36Sopenharmony_ci [CLK_PATA] = &pata_clk.common.hw, 116062306a36Sopenharmony_ci [CLK_IR0] = &ir0_sun4i_clk.common.hw, 116162306a36Sopenharmony_ci [CLK_IR1] = &ir1_sun4i_clk.common.hw, 116262306a36Sopenharmony_ci [CLK_I2S0] = &i2s0_clk.common.hw, 116362306a36Sopenharmony_ci [CLK_AC97] = &ac97_clk.common.hw, 116462306a36Sopenharmony_ci [CLK_SPDIF] = &spdif_clk.common.hw, 116562306a36Sopenharmony_ci [CLK_KEYPAD] = &keypad_clk.common.hw, 116662306a36Sopenharmony_ci [CLK_SATA] = &sata_clk.common.hw, 116762306a36Sopenharmony_ci [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw, 116862306a36Sopenharmony_ci [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw, 116962306a36Sopenharmony_ci [CLK_USB_PHY] = &usb_phy_clk.common.hw, 117062306a36Sopenharmony_ci /* CLK_GPS is unimplemented */ 117162306a36Sopenharmony_ci [CLK_SPI3] = &spi3_clk.common.hw, 117262306a36Sopenharmony_ci [CLK_DRAM_VE] = &dram_ve_clk.common.hw, 117362306a36Sopenharmony_ci [CLK_DRAM_CSI0] = &dram_csi0_clk.common.hw, 117462306a36Sopenharmony_ci [CLK_DRAM_CSI1] = &dram_csi1_clk.common.hw, 117562306a36Sopenharmony_ci [CLK_DRAM_TS] = &dram_ts_clk.common.hw, 117662306a36Sopenharmony_ci [CLK_DRAM_TVD] = &dram_tvd_clk.common.hw, 117762306a36Sopenharmony_ci [CLK_DRAM_TVE0] = &dram_tve0_clk.common.hw, 117862306a36Sopenharmony_ci [CLK_DRAM_TVE1] = &dram_tve1_clk.common.hw, 117962306a36Sopenharmony_ci [CLK_DRAM_OUT] = &dram_out_clk.common.hw, 118062306a36Sopenharmony_ci [CLK_DRAM_DE_FE1] = &dram_de_fe1_clk.common.hw, 118162306a36Sopenharmony_ci [CLK_DRAM_DE_FE0] = &dram_de_fe0_clk.common.hw, 118262306a36Sopenharmony_ci [CLK_DRAM_DE_BE0] = &dram_de_be0_clk.common.hw, 118362306a36Sopenharmony_ci [CLK_DRAM_DE_BE1] = &dram_de_be1_clk.common.hw, 118462306a36Sopenharmony_ci [CLK_DRAM_MP] = &dram_mp_clk.common.hw, 118562306a36Sopenharmony_ci [CLK_DRAM_ACE] = &dram_ace_clk.common.hw, 118662306a36Sopenharmony_ci [CLK_DE_BE0] = &de_be0_clk.common.hw, 118762306a36Sopenharmony_ci [CLK_DE_BE1] = &de_be1_clk.common.hw, 118862306a36Sopenharmony_ci [CLK_DE_FE0] = &de_fe0_clk.common.hw, 118962306a36Sopenharmony_ci [CLK_DE_FE1] = &de_fe1_clk.common.hw, 119062306a36Sopenharmony_ci [CLK_DE_MP] = &de_mp_clk.common.hw, 119162306a36Sopenharmony_ci [CLK_TCON0_CH0] = &tcon0_ch0_clk.common.hw, 119262306a36Sopenharmony_ci [CLK_TCON1_CH0] = &tcon1_ch0_clk.common.hw, 119362306a36Sopenharmony_ci [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw, 119462306a36Sopenharmony_ci [CLK_TVD] = &tvd_sun4i_clk.common.hw, 119562306a36Sopenharmony_ci [CLK_TCON0_CH1_SCLK2] = &tcon0_ch1_sclk2_clk.common.hw, 119662306a36Sopenharmony_ci [CLK_TCON0_CH1] = &tcon0_ch1_clk.common.hw, 119762306a36Sopenharmony_ci [CLK_TCON1_CH1_SCLK2] = &tcon1_ch1_sclk2_clk.common.hw, 119862306a36Sopenharmony_ci [CLK_TCON1_CH1] = &tcon1_ch1_clk.common.hw, 119962306a36Sopenharmony_ci [CLK_CSI0] = &csi0_clk.common.hw, 120062306a36Sopenharmony_ci [CLK_CSI1] = &csi1_clk.common.hw, 120162306a36Sopenharmony_ci [CLK_VE] = &ve_clk.common.hw, 120262306a36Sopenharmony_ci [CLK_CODEC] = &codec_clk.common.hw, 120362306a36Sopenharmony_ci [CLK_AVS] = &avs_clk.common.hw, 120462306a36Sopenharmony_ci [CLK_ACE] = &ace_clk.common.hw, 120562306a36Sopenharmony_ci [CLK_HDMI] = &hdmi_clk.common.hw, 120662306a36Sopenharmony_ci [CLK_GPU] = &gpu_sun7i_clk.common.hw, 120762306a36Sopenharmony_ci [CLK_MBUS] = &mbus_sun4i_clk.common.hw, 120862306a36Sopenharmony_ci }, 120962306a36Sopenharmony_ci .num = CLK_NUMBER_SUN4I, 121062306a36Sopenharmony_ci}; 121162306a36Sopenharmony_cistatic struct clk_hw_onecell_data sun7i_a20_hw_clks = { 121262306a36Sopenharmony_ci .hws = { 121362306a36Sopenharmony_ci [CLK_HOSC] = &hosc_clk.common.hw, 121462306a36Sopenharmony_ci [CLK_PLL_CORE] = &pll_core_clk.common.hw, 121562306a36Sopenharmony_ci [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw, 121662306a36Sopenharmony_ci [CLK_PLL_AUDIO] = &pll_audio_clk.hw, 121762306a36Sopenharmony_ci [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw, 121862306a36Sopenharmony_ci [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw, 121962306a36Sopenharmony_ci [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw, 122062306a36Sopenharmony_ci [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw, 122162306a36Sopenharmony_ci [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw, 122262306a36Sopenharmony_ci [CLK_PLL_VE] = &pll_ve_sun7i_clk.common.hw, 122362306a36Sopenharmony_ci [CLK_PLL_DDR_BASE] = &pll_ddr_base_clk.common.hw, 122462306a36Sopenharmony_ci [CLK_PLL_DDR] = &pll_ddr_clk.common.hw, 122562306a36Sopenharmony_ci [CLK_PLL_DDR_OTHER] = &pll_ddr_other_clk.common.hw, 122662306a36Sopenharmony_ci [CLK_PLL_PERIPH_BASE] = &pll_periph_base_clk.common.hw, 122762306a36Sopenharmony_ci [CLK_PLL_PERIPH] = &pll_periph_clk.hw, 122862306a36Sopenharmony_ci [CLK_PLL_PERIPH_SATA] = &pll_periph_sata_clk.common.hw, 122962306a36Sopenharmony_ci [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw, 123062306a36Sopenharmony_ci [CLK_PLL_VIDEO1_2X] = &pll_video1_2x_clk.hw, 123162306a36Sopenharmony_ci [CLK_PLL_GPU] = &pll_gpu_clk.common.hw, 123262306a36Sopenharmony_ci [CLK_CPU] = &cpu_clk.common.hw, 123362306a36Sopenharmony_ci [CLK_AXI] = &axi_clk.common.hw, 123462306a36Sopenharmony_ci [CLK_AHB] = &ahb_sun7i_clk.common.hw, 123562306a36Sopenharmony_ci [CLK_APB0] = &apb0_clk.common.hw, 123662306a36Sopenharmony_ci [CLK_APB1] = &apb1_clk.common.hw, 123762306a36Sopenharmony_ci [CLK_AHB_OTG] = &ahb_otg_clk.common.hw, 123862306a36Sopenharmony_ci [CLK_AHB_EHCI0] = &ahb_ehci0_clk.common.hw, 123962306a36Sopenharmony_ci [CLK_AHB_OHCI0] = &ahb_ohci0_clk.common.hw, 124062306a36Sopenharmony_ci [CLK_AHB_EHCI1] = &ahb_ehci1_clk.common.hw, 124162306a36Sopenharmony_ci [CLK_AHB_OHCI1] = &ahb_ohci1_clk.common.hw, 124262306a36Sopenharmony_ci [CLK_AHB_SS] = &ahb_ss_clk.common.hw, 124362306a36Sopenharmony_ci [CLK_AHB_DMA] = &ahb_dma_clk.common.hw, 124462306a36Sopenharmony_ci [CLK_AHB_BIST] = &ahb_bist_clk.common.hw, 124562306a36Sopenharmony_ci [CLK_AHB_MMC0] = &ahb_mmc0_clk.common.hw, 124662306a36Sopenharmony_ci [CLK_AHB_MMC1] = &ahb_mmc1_clk.common.hw, 124762306a36Sopenharmony_ci [CLK_AHB_MMC2] = &ahb_mmc2_clk.common.hw, 124862306a36Sopenharmony_ci [CLK_AHB_MMC3] = &ahb_mmc3_clk.common.hw, 124962306a36Sopenharmony_ci [CLK_AHB_MS] = &ahb_ms_clk.common.hw, 125062306a36Sopenharmony_ci [CLK_AHB_NAND] = &ahb_nand_clk.common.hw, 125162306a36Sopenharmony_ci [CLK_AHB_SDRAM] = &ahb_sdram_clk.common.hw, 125262306a36Sopenharmony_ci [CLK_AHB_ACE] = &ahb_ace_clk.common.hw, 125362306a36Sopenharmony_ci [CLK_AHB_EMAC] = &ahb_emac_clk.common.hw, 125462306a36Sopenharmony_ci [CLK_AHB_TS] = &ahb_ts_clk.common.hw, 125562306a36Sopenharmony_ci [CLK_AHB_SPI0] = &ahb_spi0_clk.common.hw, 125662306a36Sopenharmony_ci [CLK_AHB_SPI1] = &ahb_spi1_clk.common.hw, 125762306a36Sopenharmony_ci [CLK_AHB_SPI2] = &ahb_spi2_clk.common.hw, 125862306a36Sopenharmony_ci [CLK_AHB_SPI3] = &ahb_spi3_clk.common.hw, 125962306a36Sopenharmony_ci [CLK_AHB_PATA] = &ahb_pata_clk.common.hw, 126062306a36Sopenharmony_ci [CLK_AHB_SATA] = &ahb_sata_clk.common.hw, 126162306a36Sopenharmony_ci [CLK_AHB_HSTIMER] = &ahb_hstimer_clk.common.hw, 126262306a36Sopenharmony_ci [CLK_AHB_VE] = &ahb_ve_clk.common.hw, 126362306a36Sopenharmony_ci [CLK_AHB_TVD] = &ahb_tvd_clk.common.hw, 126462306a36Sopenharmony_ci [CLK_AHB_TVE0] = &ahb_tve0_clk.common.hw, 126562306a36Sopenharmony_ci [CLK_AHB_TVE1] = &ahb_tve1_clk.common.hw, 126662306a36Sopenharmony_ci [CLK_AHB_LCD0] = &ahb_lcd0_clk.common.hw, 126762306a36Sopenharmony_ci [CLK_AHB_LCD1] = &ahb_lcd1_clk.common.hw, 126862306a36Sopenharmony_ci [CLK_AHB_CSI0] = &ahb_csi0_clk.common.hw, 126962306a36Sopenharmony_ci [CLK_AHB_CSI1] = &ahb_csi1_clk.common.hw, 127062306a36Sopenharmony_ci [CLK_AHB_HDMI1] = &ahb_hdmi1_clk.common.hw, 127162306a36Sopenharmony_ci [CLK_AHB_HDMI0] = &ahb_hdmi0_clk.common.hw, 127262306a36Sopenharmony_ci [CLK_AHB_DE_BE0] = &ahb_de_be0_clk.common.hw, 127362306a36Sopenharmony_ci [CLK_AHB_DE_BE1] = &ahb_de_be1_clk.common.hw, 127462306a36Sopenharmony_ci [CLK_AHB_DE_FE0] = &ahb_de_fe0_clk.common.hw, 127562306a36Sopenharmony_ci [CLK_AHB_DE_FE1] = &ahb_de_fe1_clk.common.hw, 127662306a36Sopenharmony_ci [CLK_AHB_GMAC] = &ahb_gmac_clk.common.hw, 127762306a36Sopenharmony_ci [CLK_AHB_MP] = &ahb_mp_clk.common.hw, 127862306a36Sopenharmony_ci [CLK_AHB_GPU] = &ahb_gpu_clk.common.hw, 127962306a36Sopenharmony_ci [CLK_APB0_CODEC] = &apb0_codec_clk.common.hw, 128062306a36Sopenharmony_ci [CLK_APB0_SPDIF] = &apb0_spdif_clk.common.hw, 128162306a36Sopenharmony_ci [CLK_APB0_AC97] = &apb0_ac97_clk.common.hw, 128262306a36Sopenharmony_ci [CLK_APB0_I2S0] = &apb0_i2s0_clk.common.hw, 128362306a36Sopenharmony_ci [CLK_APB0_I2S1] = &apb0_i2s1_clk.common.hw, 128462306a36Sopenharmony_ci [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 128562306a36Sopenharmony_ci [CLK_APB0_IR0] = &apb0_ir0_clk.common.hw, 128662306a36Sopenharmony_ci [CLK_APB0_IR1] = &apb0_ir1_clk.common.hw, 128762306a36Sopenharmony_ci [CLK_APB0_I2S2] = &apb0_i2s2_clk.common.hw, 128862306a36Sopenharmony_ci [CLK_APB0_KEYPAD] = &apb0_keypad_clk.common.hw, 128962306a36Sopenharmony_ci [CLK_APB1_I2C0] = &apb1_i2c0_clk.common.hw, 129062306a36Sopenharmony_ci [CLK_APB1_I2C1] = &apb1_i2c1_clk.common.hw, 129162306a36Sopenharmony_ci [CLK_APB1_I2C2] = &apb1_i2c2_clk.common.hw, 129262306a36Sopenharmony_ci [CLK_APB1_I2C3] = &apb1_i2c3_clk.common.hw, 129362306a36Sopenharmony_ci [CLK_APB1_CAN] = &apb1_can_clk.common.hw, 129462306a36Sopenharmony_ci [CLK_APB1_SCR] = &apb1_scr_clk.common.hw, 129562306a36Sopenharmony_ci [CLK_APB1_PS20] = &apb1_ps20_clk.common.hw, 129662306a36Sopenharmony_ci [CLK_APB1_PS21] = &apb1_ps21_clk.common.hw, 129762306a36Sopenharmony_ci [CLK_APB1_I2C4] = &apb1_i2c4_clk.common.hw, 129862306a36Sopenharmony_ci [CLK_APB1_UART0] = &apb1_uart0_clk.common.hw, 129962306a36Sopenharmony_ci [CLK_APB1_UART1] = &apb1_uart1_clk.common.hw, 130062306a36Sopenharmony_ci [CLK_APB1_UART2] = &apb1_uart2_clk.common.hw, 130162306a36Sopenharmony_ci [CLK_APB1_UART3] = &apb1_uart3_clk.common.hw, 130262306a36Sopenharmony_ci [CLK_APB1_UART4] = &apb1_uart4_clk.common.hw, 130362306a36Sopenharmony_ci [CLK_APB1_UART5] = &apb1_uart5_clk.common.hw, 130462306a36Sopenharmony_ci [CLK_APB1_UART6] = &apb1_uart6_clk.common.hw, 130562306a36Sopenharmony_ci [CLK_APB1_UART7] = &apb1_uart7_clk.common.hw, 130662306a36Sopenharmony_ci [CLK_NAND] = &nand_clk.common.hw, 130762306a36Sopenharmony_ci [CLK_MS] = &ms_clk.common.hw, 130862306a36Sopenharmony_ci [CLK_MMC0] = &mmc0_clk.common.hw, 130962306a36Sopenharmony_ci [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw, 131062306a36Sopenharmony_ci [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw, 131162306a36Sopenharmony_ci [CLK_MMC1] = &mmc1_clk.common.hw, 131262306a36Sopenharmony_ci [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw, 131362306a36Sopenharmony_ci [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw, 131462306a36Sopenharmony_ci [CLK_MMC2] = &mmc2_clk.common.hw, 131562306a36Sopenharmony_ci [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw, 131662306a36Sopenharmony_ci [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw, 131762306a36Sopenharmony_ci [CLK_MMC3] = &mmc3_clk.common.hw, 131862306a36Sopenharmony_ci [CLK_MMC3_OUTPUT] = &mmc3_output_clk.common.hw, 131962306a36Sopenharmony_ci [CLK_MMC3_SAMPLE] = &mmc3_sample_clk.common.hw, 132062306a36Sopenharmony_ci [CLK_TS] = &ts_clk.common.hw, 132162306a36Sopenharmony_ci [CLK_SS] = &ss_clk.common.hw, 132262306a36Sopenharmony_ci [CLK_SPI0] = &spi0_clk.common.hw, 132362306a36Sopenharmony_ci [CLK_SPI1] = &spi1_clk.common.hw, 132462306a36Sopenharmony_ci [CLK_SPI2] = &spi2_clk.common.hw, 132562306a36Sopenharmony_ci [CLK_PATA] = &pata_clk.common.hw, 132662306a36Sopenharmony_ci [CLK_IR0] = &ir0_sun7i_clk.common.hw, 132762306a36Sopenharmony_ci [CLK_IR1] = &ir1_sun7i_clk.common.hw, 132862306a36Sopenharmony_ci [CLK_I2S0] = &i2s0_clk.common.hw, 132962306a36Sopenharmony_ci [CLK_AC97] = &ac97_clk.common.hw, 133062306a36Sopenharmony_ci [CLK_SPDIF] = &spdif_clk.common.hw, 133162306a36Sopenharmony_ci [CLK_KEYPAD] = &keypad_clk.common.hw, 133262306a36Sopenharmony_ci [CLK_SATA] = &sata_clk.common.hw, 133362306a36Sopenharmony_ci [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw, 133462306a36Sopenharmony_ci [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw, 133562306a36Sopenharmony_ci [CLK_USB_PHY] = &usb_phy_clk.common.hw, 133662306a36Sopenharmony_ci /* CLK_GPS is unimplemented */ 133762306a36Sopenharmony_ci [CLK_SPI3] = &spi3_clk.common.hw, 133862306a36Sopenharmony_ci [CLK_I2S1] = &i2s1_clk.common.hw, 133962306a36Sopenharmony_ci [CLK_I2S2] = &i2s2_clk.common.hw, 134062306a36Sopenharmony_ci [CLK_DRAM_VE] = &dram_ve_clk.common.hw, 134162306a36Sopenharmony_ci [CLK_DRAM_CSI0] = &dram_csi0_clk.common.hw, 134262306a36Sopenharmony_ci [CLK_DRAM_CSI1] = &dram_csi1_clk.common.hw, 134362306a36Sopenharmony_ci [CLK_DRAM_TS] = &dram_ts_clk.common.hw, 134462306a36Sopenharmony_ci [CLK_DRAM_TVD] = &dram_tvd_clk.common.hw, 134562306a36Sopenharmony_ci [CLK_DRAM_TVE0] = &dram_tve0_clk.common.hw, 134662306a36Sopenharmony_ci [CLK_DRAM_TVE1] = &dram_tve1_clk.common.hw, 134762306a36Sopenharmony_ci [CLK_DRAM_OUT] = &dram_out_clk.common.hw, 134862306a36Sopenharmony_ci [CLK_DRAM_DE_FE1] = &dram_de_fe1_clk.common.hw, 134962306a36Sopenharmony_ci [CLK_DRAM_DE_FE0] = &dram_de_fe0_clk.common.hw, 135062306a36Sopenharmony_ci [CLK_DRAM_DE_BE0] = &dram_de_be0_clk.common.hw, 135162306a36Sopenharmony_ci [CLK_DRAM_DE_BE1] = &dram_de_be1_clk.common.hw, 135262306a36Sopenharmony_ci [CLK_DRAM_MP] = &dram_mp_clk.common.hw, 135362306a36Sopenharmony_ci [CLK_DRAM_ACE] = &dram_ace_clk.common.hw, 135462306a36Sopenharmony_ci [CLK_DE_BE0] = &de_be0_clk.common.hw, 135562306a36Sopenharmony_ci [CLK_DE_BE1] = &de_be1_clk.common.hw, 135662306a36Sopenharmony_ci [CLK_DE_FE0] = &de_fe0_clk.common.hw, 135762306a36Sopenharmony_ci [CLK_DE_FE1] = &de_fe1_clk.common.hw, 135862306a36Sopenharmony_ci [CLK_DE_MP] = &de_mp_clk.common.hw, 135962306a36Sopenharmony_ci [CLK_TCON0_CH0] = &tcon0_ch0_clk.common.hw, 136062306a36Sopenharmony_ci [CLK_TCON1_CH0] = &tcon1_ch0_clk.common.hw, 136162306a36Sopenharmony_ci [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw, 136262306a36Sopenharmony_ci [CLK_TVD_SCLK2] = &tvd_sclk2_sun7i_clk.common.hw, 136362306a36Sopenharmony_ci [CLK_TVD] = &tvd_sclk1_sun7i_clk.common.hw, 136462306a36Sopenharmony_ci [CLK_TCON0_CH1_SCLK2] = &tcon0_ch1_sclk2_clk.common.hw, 136562306a36Sopenharmony_ci [CLK_TCON0_CH1] = &tcon0_ch1_clk.common.hw, 136662306a36Sopenharmony_ci [CLK_TCON1_CH1_SCLK2] = &tcon1_ch1_sclk2_clk.common.hw, 136762306a36Sopenharmony_ci [CLK_TCON1_CH1] = &tcon1_ch1_clk.common.hw, 136862306a36Sopenharmony_ci [CLK_CSI0] = &csi0_clk.common.hw, 136962306a36Sopenharmony_ci [CLK_CSI1] = &csi1_clk.common.hw, 137062306a36Sopenharmony_ci [CLK_VE] = &ve_clk.common.hw, 137162306a36Sopenharmony_ci [CLK_CODEC] = &codec_clk.common.hw, 137262306a36Sopenharmony_ci [CLK_AVS] = &avs_clk.common.hw, 137362306a36Sopenharmony_ci [CLK_ACE] = &ace_clk.common.hw, 137462306a36Sopenharmony_ci [CLK_HDMI] = &hdmi_clk.common.hw, 137562306a36Sopenharmony_ci [CLK_GPU] = &gpu_sun7i_clk.common.hw, 137662306a36Sopenharmony_ci [CLK_MBUS] = &mbus_sun7i_clk.common.hw, 137762306a36Sopenharmony_ci [CLK_HDMI1_SLOW] = &hdmi1_slow_clk.common.hw, 137862306a36Sopenharmony_ci [CLK_HDMI1] = &hdmi1_clk.common.hw, 137962306a36Sopenharmony_ci [CLK_OUT_A] = &out_a_clk.common.hw, 138062306a36Sopenharmony_ci [CLK_OUT_B] = &out_b_clk.common.hw, 138162306a36Sopenharmony_ci }, 138262306a36Sopenharmony_ci .num = CLK_NUMBER_SUN7I, 138362306a36Sopenharmony_ci}; 138462306a36Sopenharmony_ci 138562306a36Sopenharmony_cistatic struct ccu_reset_map sunxi_a10_a20_ccu_resets[] = { 138662306a36Sopenharmony_ci [RST_USB_PHY0] = { 0x0cc, BIT(0) }, 138762306a36Sopenharmony_ci [RST_USB_PHY1] = { 0x0cc, BIT(1) }, 138862306a36Sopenharmony_ci [RST_USB_PHY2] = { 0x0cc, BIT(2) }, 138962306a36Sopenharmony_ci [RST_GPS] = { 0x0d0, BIT(0) }, 139062306a36Sopenharmony_ci [RST_DE_BE0] = { 0x104, BIT(30) }, 139162306a36Sopenharmony_ci [RST_DE_BE1] = { 0x108, BIT(30) }, 139262306a36Sopenharmony_ci [RST_DE_FE0] = { 0x10c, BIT(30) }, 139362306a36Sopenharmony_ci [RST_DE_FE1] = { 0x110, BIT(30) }, 139462306a36Sopenharmony_ci [RST_DE_MP] = { 0x114, BIT(30) }, 139562306a36Sopenharmony_ci [RST_TVE0] = { 0x118, BIT(29) }, 139662306a36Sopenharmony_ci [RST_TCON0] = { 0x118, BIT(30) }, 139762306a36Sopenharmony_ci [RST_TVE1] = { 0x11c, BIT(29) }, 139862306a36Sopenharmony_ci [RST_TCON1] = { 0x11c, BIT(30) }, 139962306a36Sopenharmony_ci [RST_CSI0] = { 0x134, BIT(30) }, 140062306a36Sopenharmony_ci [RST_CSI1] = { 0x138, BIT(30) }, 140162306a36Sopenharmony_ci [RST_VE] = { 0x13c, BIT(0) }, 140262306a36Sopenharmony_ci [RST_ACE] = { 0x148, BIT(16) }, 140362306a36Sopenharmony_ci [RST_LVDS] = { 0x14c, BIT(0) }, 140462306a36Sopenharmony_ci [RST_GPU] = { 0x154, BIT(30) }, 140562306a36Sopenharmony_ci [RST_HDMI_H] = { 0x170, BIT(0) }, 140662306a36Sopenharmony_ci [RST_HDMI_SYS] = { 0x170, BIT(1) }, 140762306a36Sopenharmony_ci [RST_HDMI_AUDIO_DMA] = { 0x170, BIT(2) }, 140862306a36Sopenharmony_ci}; 140962306a36Sopenharmony_ci 141062306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun4i_a10_ccu_desc = { 141162306a36Sopenharmony_ci .ccu_clks = sun4i_sun7i_ccu_clks, 141262306a36Sopenharmony_ci .num_ccu_clks = ARRAY_SIZE(sun4i_sun7i_ccu_clks), 141362306a36Sopenharmony_ci 141462306a36Sopenharmony_ci .hw_clks = &sun4i_a10_hw_clks, 141562306a36Sopenharmony_ci 141662306a36Sopenharmony_ci .resets = sunxi_a10_a20_ccu_resets, 141762306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sunxi_a10_a20_ccu_resets), 141862306a36Sopenharmony_ci}; 141962306a36Sopenharmony_ci 142062306a36Sopenharmony_cistatic const struct sunxi_ccu_desc sun7i_a20_ccu_desc = { 142162306a36Sopenharmony_ci .ccu_clks = sun4i_sun7i_ccu_clks, 142262306a36Sopenharmony_ci .num_ccu_clks = ARRAY_SIZE(sun4i_sun7i_ccu_clks), 142362306a36Sopenharmony_ci 142462306a36Sopenharmony_ci .hw_clks = &sun7i_a20_hw_clks, 142562306a36Sopenharmony_ci 142662306a36Sopenharmony_ci .resets = sunxi_a10_a20_ccu_resets, 142762306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sunxi_a10_a20_ccu_resets), 142862306a36Sopenharmony_ci}; 142962306a36Sopenharmony_ci 143062306a36Sopenharmony_cistatic int sun4i_a10_ccu_probe(struct platform_device *pdev) 143162306a36Sopenharmony_ci{ 143262306a36Sopenharmony_ci const struct sunxi_ccu_desc *desc; 143362306a36Sopenharmony_ci void __iomem *reg; 143462306a36Sopenharmony_ci u32 val; 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_ci desc = of_device_get_match_data(&pdev->dev); 143762306a36Sopenharmony_ci if (!desc) 143862306a36Sopenharmony_ci return -EINVAL; 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_ci reg = devm_platform_ioremap_resource(pdev, 0); 144162306a36Sopenharmony_ci if (IS_ERR(reg)) 144262306a36Sopenharmony_ci return PTR_ERR(reg); 144362306a36Sopenharmony_ci 144462306a36Sopenharmony_ci val = readl(reg + SUN4I_PLL_AUDIO_REG); 144562306a36Sopenharmony_ci 144662306a36Sopenharmony_ci /* 144762306a36Sopenharmony_ci * Force VCO and PLL bias current to lowest setting. Higher 144862306a36Sopenharmony_ci * settings interfere with sigma-delta modulation and result 144962306a36Sopenharmony_ci * in audible noise and distortions when using SPDIF or I2S. 145062306a36Sopenharmony_ci */ 145162306a36Sopenharmony_ci val &= ~GENMASK(25, 16); 145262306a36Sopenharmony_ci 145362306a36Sopenharmony_ci /* Force the PLL-Audio-1x divider to 1 */ 145462306a36Sopenharmony_ci val &= ~GENMASK(29, 26); 145562306a36Sopenharmony_ci writel(val | (1 << 26), reg + SUN4I_PLL_AUDIO_REG); 145662306a36Sopenharmony_ci 145762306a36Sopenharmony_ci /* 145862306a36Sopenharmony_ci * Use the peripheral PLL6 as the AHB parent, instead of CPU / 145962306a36Sopenharmony_ci * AXI which have rate changes due to cpufreq. 146062306a36Sopenharmony_ci * 146162306a36Sopenharmony_ci * This is especially a big deal for the HS timer whose parent 146262306a36Sopenharmony_ci * clock is AHB. 146362306a36Sopenharmony_ci * 146462306a36Sopenharmony_ci * NB! These bits are undocumented in A10 manual. 146562306a36Sopenharmony_ci */ 146662306a36Sopenharmony_ci val = readl(reg + SUN4I_AHB_REG); 146762306a36Sopenharmony_ci val &= ~GENMASK(7, 6); 146862306a36Sopenharmony_ci writel(val | (2 << 6), reg + SUN4I_AHB_REG); 146962306a36Sopenharmony_ci 147062306a36Sopenharmony_ci return devm_sunxi_ccu_probe(&pdev->dev, reg, desc); 147162306a36Sopenharmony_ci} 147262306a36Sopenharmony_ci 147362306a36Sopenharmony_cistatic const struct of_device_id sun4i_a10_ccu_ids[] = { 147462306a36Sopenharmony_ci { 147562306a36Sopenharmony_ci .compatible = "allwinner,sun4i-a10-ccu", 147662306a36Sopenharmony_ci .data = &sun4i_a10_ccu_desc, 147762306a36Sopenharmony_ci }, 147862306a36Sopenharmony_ci { 147962306a36Sopenharmony_ci .compatible = "allwinner,sun7i-a20-ccu", 148062306a36Sopenharmony_ci .data = &sun7i_a20_ccu_desc, 148162306a36Sopenharmony_ci }, 148262306a36Sopenharmony_ci { } 148362306a36Sopenharmony_ci}; 148462306a36Sopenharmony_ci 148562306a36Sopenharmony_cistatic struct platform_driver sun4i_a10_ccu_driver = { 148662306a36Sopenharmony_ci .probe = sun4i_a10_ccu_probe, 148762306a36Sopenharmony_ci .driver = { 148862306a36Sopenharmony_ci .name = "sun4i-a10-ccu", 148962306a36Sopenharmony_ci .suppress_bind_attrs = true, 149062306a36Sopenharmony_ci .of_match_table = sun4i_a10_ccu_ids, 149162306a36Sopenharmony_ci }, 149262306a36Sopenharmony_ci}; 149362306a36Sopenharmony_cimodule_platform_driver(sun4i_a10_ccu_driver); 149462306a36Sopenharmony_ci 149562306a36Sopenharmony_ciMODULE_IMPORT_NS(SUNXI_CCU); 149662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 1497