162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * SPEAr6xx machines clock framework source file 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 ST Microelectronics 662306a36Sopenharmony_ci * Viresh Kumar <vireshk@kernel.org> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/clkdev.h> 1062306a36Sopenharmony_ci#include <linux/clk/spear.h> 1162306a36Sopenharmony_ci#include <linux/io.h> 1262306a36Sopenharmony_ci#include <linux/spinlock_types.h> 1362306a36Sopenharmony_ci#include "clk.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(_lock); 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define PLL1_CTR (misc_base + 0x008) 1862306a36Sopenharmony_ci#define PLL1_FRQ (misc_base + 0x00C) 1962306a36Sopenharmony_ci#define PLL2_CTR (misc_base + 0x014) 2062306a36Sopenharmony_ci#define PLL2_FRQ (misc_base + 0x018) 2162306a36Sopenharmony_ci#define PLL_CLK_CFG (misc_base + 0x020) 2262306a36Sopenharmony_ci /* PLL_CLK_CFG register masks */ 2362306a36Sopenharmony_ci #define MCTR_CLK_SHIFT 28 2462306a36Sopenharmony_ci #define MCTR_CLK_MASK 3 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define CORE_CLK_CFG (misc_base + 0x024) 2762306a36Sopenharmony_ci /* CORE CLK CFG register masks */ 2862306a36Sopenharmony_ci #define HCLK_RATIO_SHIFT 10 2962306a36Sopenharmony_ci #define HCLK_RATIO_MASK 2 3062306a36Sopenharmony_ci #define PCLK_RATIO_SHIFT 8 3162306a36Sopenharmony_ci #define PCLK_RATIO_MASK 2 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define PERIP_CLK_CFG (misc_base + 0x028) 3462306a36Sopenharmony_ci /* PERIP_CLK_CFG register masks */ 3562306a36Sopenharmony_ci #define CLCD_CLK_SHIFT 2 3662306a36Sopenharmony_ci #define CLCD_CLK_MASK 2 3762306a36Sopenharmony_ci #define UART_CLK_SHIFT 4 3862306a36Sopenharmony_ci #define UART_CLK_MASK 1 3962306a36Sopenharmony_ci #define FIRDA_CLK_SHIFT 5 4062306a36Sopenharmony_ci #define FIRDA_CLK_MASK 2 4162306a36Sopenharmony_ci #define GPT0_CLK_SHIFT 8 4262306a36Sopenharmony_ci #define GPT1_CLK_SHIFT 10 4362306a36Sopenharmony_ci #define GPT2_CLK_SHIFT 11 4462306a36Sopenharmony_ci #define GPT3_CLK_SHIFT 12 4562306a36Sopenharmony_ci #define GPT_CLK_MASK 1 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci#define PERIP1_CLK_ENB (misc_base + 0x02C) 4862306a36Sopenharmony_ci /* PERIP1_CLK_ENB register masks */ 4962306a36Sopenharmony_ci #define UART0_CLK_ENB 3 5062306a36Sopenharmony_ci #define UART1_CLK_ENB 4 5162306a36Sopenharmony_ci #define SSP0_CLK_ENB 5 5262306a36Sopenharmony_ci #define SSP1_CLK_ENB 6 5362306a36Sopenharmony_ci #define I2C_CLK_ENB 7 5462306a36Sopenharmony_ci #define JPEG_CLK_ENB 8 5562306a36Sopenharmony_ci #define FSMC_CLK_ENB 9 5662306a36Sopenharmony_ci #define FIRDA_CLK_ENB 10 5762306a36Sopenharmony_ci #define GPT2_CLK_ENB 11 5862306a36Sopenharmony_ci #define GPT3_CLK_ENB 12 5962306a36Sopenharmony_ci #define GPIO2_CLK_ENB 13 6062306a36Sopenharmony_ci #define SSP2_CLK_ENB 14 6162306a36Sopenharmony_ci #define ADC_CLK_ENB 15 6262306a36Sopenharmony_ci #define GPT1_CLK_ENB 11 6362306a36Sopenharmony_ci #define RTC_CLK_ENB 17 6462306a36Sopenharmony_ci #define GPIO1_CLK_ENB 18 6562306a36Sopenharmony_ci #define DMA_CLK_ENB 19 6662306a36Sopenharmony_ci #define SMI_CLK_ENB 21 6762306a36Sopenharmony_ci #define CLCD_CLK_ENB 22 6862306a36Sopenharmony_ci #define GMAC_CLK_ENB 23 6962306a36Sopenharmony_ci #define USBD_CLK_ENB 24 7062306a36Sopenharmony_ci #define USBH0_CLK_ENB 25 7162306a36Sopenharmony_ci #define USBH1_CLK_ENB 26 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define PRSC0_CLK_CFG (misc_base + 0x044) 7462306a36Sopenharmony_ci#define PRSC1_CLK_CFG (misc_base + 0x048) 7562306a36Sopenharmony_ci#define PRSC2_CLK_CFG (misc_base + 0x04C) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define CLCD_CLK_SYNT (misc_base + 0x05C) 7862306a36Sopenharmony_ci#define FIRDA_CLK_SYNT (misc_base + 0x060) 7962306a36Sopenharmony_ci#define UART_CLK_SYNT (misc_base + 0x064) 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci/* vco rate configuration table, in ascending order of rates */ 8262306a36Sopenharmony_cistatic struct pll_rate_tbl pll_rtbl[] = { 8362306a36Sopenharmony_ci {.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */ 8462306a36Sopenharmony_ci {.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */ 8562306a36Sopenharmony_ci {.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */ 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci/* aux rate configuration table, in ascending order of rates */ 8962306a36Sopenharmony_cistatic struct aux_rate_tbl aux_rtbl[] = { 9062306a36Sopenharmony_ci /* For PLL1 = 332 MHz */ 9162306a36Sopenharmony_ci {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */ 9262306a36Sopenharmony_ci {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */ 9362306a36Sopenharmony_ci {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */ 9462306a36Sopenharmony_ci {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */ 9562306a36Sopenharmony_ci}; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", }; 9862306a36Sopenharmony_cistatic const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", }; 9962306a36Sopenharmony_cistatic const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", }; 10062306a36Sopenharmony_cistatic const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", }; 10162306a36Sopenharmony_cistatic const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", }; 10262306a36Sopenharmony_cistatic const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", }; 10362306a36Sopenharmony_cistatic const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none", 10462306a36Sopenharmony_ci "pll2_clk", }; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci/* gpt rate configuration table, in ascending order of rates */ 10762306a36Sopenharmony_cistatic struct gpt_rate_tbl gpt_rtbl[] = { 10862306a36Sopenharmony_ci /* For pll1 = 332 MHz */ 10962306a36Sopenharmony_ci {.mscale = 4, .nscale = 0}, /* 41.5 MHz */ 11062306a36Sopenharmony_ci {.mscale = 2, .nscale = 0}, /* 55.3 MHz */ 11162306a36Sopenharmony_ci {.mscale = 1, .nscale = 0}, /* 83 MHz */ 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_civoid __init spear6xx_clk_init(void __iomem *misc_base) 11562306a36Sopenharmony_ci{ 11662306a36Sopenharmony_ci struct clk *clk, *clk1; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000); 11962306a36Sopenharmony_ci clk_register_clkdev(clk, "osc_32k_clk", NULL); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, 0, 30000000); 12262306a36Sopenharmony_ci clk_register_clkdev(clk, "osc_30m_clk", NULL); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci /* clock derived from 32 KHz osc clk */ 12562306a36Sopenharmony_ci clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0, 12662306a36Sopenharmony_ci PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock); 12762306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "rtc-spear"); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* clock derived from 30 MHz osc clk */ 13062306a36Sopenharmony_ci clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0, 13162306a36Sopenharmony_ci 48000000); 13262306a36Sopenharmony_ci clk_register_clkdev(clk, "pll3_clk", NULL); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk", 13562306a36Sopenharmony_ci 0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl), 13662306a36Sopenharmony_ci &_lock, &clk1, NULL); 13762306a36Sopenharmony_ci clk_register_clkdev(clk, "vco1_clk", NULL); 13862306a36Sopenharmony_ci clk_register_clkdev(clk1, "pll1_clk", NULL); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk", 14162306a36Sopenharmony_ci 0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl), 14262306a36Sopenharmony_ci &_lock, &clk1, NULL); 14362306a36Sopenharmony_ci clk_register_clkdev(clk, "vco2_clk", NULL); 14462306a36Sopenharmony_ci clk_register_clkdev(clk1, "pll2_clk", NULL); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1, 14762306a36Sopenharmony_ci 1); 14862306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "fc880000.wdt"); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci /* clock derived from pll1 clk */ 15162306a36Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk", 15262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 1); 15362306a36Sopenharmony_ci clk_register_clkdev(clk, "cpu_clk", NULL); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk", 15662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT, 15762306a36Sopenharmony_ci HCLK_RATIO_MASK, 0, &_lock); 15862306a36Sopenharmony_ci clk_register_clkdev(clk, "ahb_clk", NULL); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0, 16162306a36Sopenharmony_ci UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl), 16262306a36Sopenharmony_ci &_lock, &clk1); 16362306a36Sopenharmony_ci clk_register_clkdev(clk, "uart_syn_clk", NULL); 16462306a36Sopenharmony_ci clk_register_clkdev(clk1, "uart_syn_gclk", NULL); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci clk = clk_register_mux(NULL, "uart_mclk", uart_parents, 16762306a36Sopenharmony_ci ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT, 16862306a36Sopenharmony_ci PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0, 16962306a36Sopenharmony_ci &_lock); 17062306a36Sopenharmony_ci clk_register_clkdev(clk, "uart_mclk", NULL); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB, 17362306a36Sopenharmony_ci UART0_CLK_ENB, 0, &_lock); 17462306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d0000000.serial"); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB, 17762306a36Sopenharmony_ci UART1_CLK_ENB, 0, &_lock); 17862306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d0080000.serial"); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 18162306a36Sopenharmony_ci 0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl), 18262306a36Sopenharmony_ci &_lock, &clk1); 18362306a36Sopenharmony_ci clk_register_clkdev(clk, "firda_syn_clk", NULL); 18462306a36Sopenharmony_ci clk_register_clkdev(clk1, "firda_syn_gclk", NULL); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci clk = clk_register_mux(NULL, "firda_mclk", firda_parents, 18762306a36Sopenharmony_ci ARRAY_SIZE(firda_parents), CLK_SET_RATE_NO_REPARENT, 18862306a36Sopenharmony_ci PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0, 18962306a36Sopenharmony_ci &_lock); 19062306a36Sopenharmony_ci clk_register_clkdev(clk, "firda_mclk", NULL); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0, 19362306a36Sopenharmony_ci PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock); 19462306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "firda"); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk", 19762306a36Sopenharmony_ci 0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl), 19862306a36Sopenharmony_ci &_lock, &clk1); 19962306a36Sopenharmony_ci clk_register_clkdev(clk, "clcd_syn_clk", NULL); 20062306a36Sopenharmony_ci clk_register_clkdev(clk1, "clcd_syn_gclk", NULL); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents, 20362306a36Sopenharmony_ci ARRAY_SIZE(clcd_parents), CLK_SET_RATE_NO_REPARENT, 20462306a36Sopenharmony_ci PERIP_CLK_CFG, CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0, 20562306a36Sopenharmony_ci &_lock); 20662306a36Sopenharmony_ci clk_register_clkdev(clk, "clcd_mclk", NULL); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0, 20962306a36Sopenharmony_ci PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock); 21062306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "fc200000.clcd"); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci /* gpt clocks */ 21362306a36Sopenharmony_ci clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, 21462306a36Sopenharmony_ci gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock); 21562306a36Sopenharmony_ci clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents, 21862306a36Sopenharmony_ci ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT, 21962306a36Sopenharmony_ci PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock); 22062306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "gpt0"); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents, 22362306a36Sopenharmony_ci ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT, 22462306a36Sopenharmony_ci PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock); 22562306a36Sopenharmony_ci clk_register_clkdev(clk, "gpt1_mclk", NULL); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0, 22862306a36Sopenharmony_ci PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock); 22962306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "gpt1"); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, 23262306a36Sopenharmony_ci gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock); 23362306a36Sopenharmony_ci clk_register_clkdev(clk, "gpt2_syn_clk", NULL); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents, 23662306a36Sopenharmony_ci ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_NO_REPARENT, 23762306a36Sopenharmony_ci PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock); 23862306a36Sopenharmony_ci clk_register_clkdev(clk, "gpt2_mclk", NULL); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0, 24162306a36Sopenharmony_ci PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock); 24262306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "gpt2"); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, 24562306a36Sopenharmony_ci gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock); 24662306a36Sopenharmony_ci clk_register_clkdev(clk, "gpt3_syn_clk", NULL); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents, 24962306a36Sopenharmony_ci ARRAY_SIZE(gpt3_parents), CLK_SET_RATE_NO_REPARENT, 25062306a36Sopenharmony_ci PERIP_CLK_CFG, GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock); 25162306a36Sopenharmony_ci clk_register_clkdev(clk, "gpt3_mclk", NULL); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0, 25462306a36Sopenharmony_ci PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock); 25562306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "gpt3"); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci /* clock derived from pll3 clk */ 25862306a36Sopenharmony_ci clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0, 25962306a36Sopenharmony_ci PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock); 26062306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "e1800000.ehci"); 26162306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "e1900000.ohci"); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0, 26462306a36Sopenharmony_ci PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock); 26562306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "e2000000.ehci"); 26662306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "e2100000.ohci"); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB, 26962306a36Sopenharmony_ci USBD_CLK_ENB, 0, &_lock); 27062306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "designware_udc"); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci /* clock derived from ahb clk */ 27362306a36Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2, 27462306a36Sopenharmony_ci 1); 27562306a36Sopenharmony_ci clk_register_clkdev(clk, "ahbmult2_clk", NULL); 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci clk = clk_register_mux(NULL, "ddr_clk", ddr_parents, 27862306a36Sopenharmony_ci ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT, 27962306a36Sopenharmony_ci PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock); 28062306a36Sopenharmony_ci clk_register_clkdev(clk, "ddr_clk", NULL); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci clk = clk_register_divider(NULL, "apb_clk", "ahb_clk", 28362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT, 28462306a36Sopenharmony_ci PCLK_RATIO_MASK, 0, &_lock); 28562306a36Sopenharmony_ci clk_register_clkdev(clk, "apb_clk", NULL); 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB, 28862306a36Sopenharmony_ci DMA_CLK_ENB, 0, &_lock); 28962306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "fc400000.dma"); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB, 29262306a36Sopenharmony_ci FSMC_CLK_ENB, 0, &_lock); 29362306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d1800000.flash"); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB, 29662306a36Sopenharmony_ci GMAC_CLK_ENB, 0, &_lock); 29762306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "e0800000.ethernet"); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB, 30062306a36Sopenharmony_ci I2C_CLK_ENB, 0, &_lock); 30162306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d0200000.i2c"); 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB, 30462306a36Sopenharmony_ci JPEG_CLK_ENB, 0, &_lock); 30562306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "jpeg"); 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB, 30862306a36Sopenharmony_ci SMI_CLK_ENB, 0, &_lock); 30962306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "fc000000.flash"); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci /* clock derived from apb clk */ 31262306a36Sopenharmony_ci clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB, 31362306a36Sopenharmony_ci ADC_CLK_ENB, 0, &_lock); 31462306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d820b000.adc"); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1); 31762306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "f0100000.gpio"); 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB, 32062306a36Sopenharmony_ci GPIO1_CLK_ENB, 0, &_lock); 32162306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "fc980000.gpio"); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB, 32462306a36Sopenharmony_ci GPIO2_CLK_ENB, 0, &_lock); 32562306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d8100000.gpio"); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB, 32862306a36Sopenharmony_ci SSP0_CLK_ENB, 0, &_lock); 32962306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d0100000.spi"); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB, 33262306a36Sopenharmony_ci SSP1_CLK_ENB, 0, &_lock); 33362306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d0180000.spi"); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB, 33662306a36Sopenharmony_ci SSP2_CLK_ENB, 0, &_lock); 33762306a36Sopenharmony_ci clk_register_clkdev(clk, NULL, "d8180000.spi"); 33862306a36Sopenharmony_ci} 339