162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2015 Altera Corporation. All rights reserved 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci#include <linux/slab.h> 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/io.h> 862306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "clk.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define streq(a, b) (strcmp((a), (b)) == 0) 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#define to_socfpga_gate_clk(p) container_of(p, struct socfpga_gate_clk, hw.hw) 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* SDMMC Group for System Manager defines */ 1962306a36Sopenharmony_ci#define SYSMGR_SDMMCGRP_CTRL_OFFSET 0x28 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic unsigned long socfpga_gate_clk_recalc_rate(struct clk_hw *hwclk, 2262306a36Sopenharmony_ci unsigned long parent_rate) 2362306a36Sopenharmony_ci{ 2462306a36Sopenharmony_ci struct socfpga_gate_clk *socfpgaclk = to_socfpga_gate_clk(hwclk); 2562306a36Sopenharmony_ci u32 div = 1, val; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci if (socfpgaclk->fixed_div) 2862306a36Sopenharmony_ci div = socfpgaclk->fixed_div; 2962306a36Sopenharmony_ci else if (socfpgaclk->div_reg) { 3062306a36Sopenharmony_ci val = readl(socfpgaclk->div_reg) >> socfpgaclk->shift; 3162306a36Sopenharmony_ci val &= GENMASK(socfpgaclk->width - 1, 0); 3262306a36Sopenharmony_ci div = (1 << val); 3362306a36Sopenharmony_ci } 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci return parent_rate / div; 3662306a36Sopenharmony_ci} 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic struct clk_ops gateclk_ops = { 3962306a36Sopenharmony_ci .recalc_rate = socfpga_gate_clk_recalc_rate, 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic void __init __socfpga_gate_init(struct device_node *node, 4362306a36Sopenharmony_ci const struct clk_ops *ops) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci u32 clk_gate[2]; 4662306a36Sopenharmony_ci u32 div_reg[3]; 4762306a36Sopenharmony_ci u32 fixed_div; 4862306a36Sopenharmony_ci struct clk_hw *hw_clk; 4962306a36Sopenharmony_ci struct socfpga_gate_clk *socfpga_clk; 5062306a36Sopenharmony_ci const char *clk_name = node->name; 5162306a36Sopenharmony_ci const char *parent_name[SOCFPGA_MAX_PARENTS]; 5262306a36Sopenharmony_ci struct clk_init_data init; 5362306a36Sopenharmony_ci int rc; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci socfpga_clk = kzalloc(sizeof(*socfpga_clk), GFP_KERNEL); 5662306a36Sopenharmony_ci if (WARN_ON(!socfpga_clk)) 5762306a36Sopenharmony_ci return; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci rc = of_property_read_u32_array(node, "clk-gate", clk_gate, 2); 6062306a36Sopenharmony_ci if (rc) 6162306a36Sopenharmony_ci clk_gate[0] = 0; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci if (clk_gate[0]) { 6462306a36Sopenharmony_ci socfpga_clk->hw.reg = clk_mgr_a10_base_addr + clk_gate[0]; 6562306a36Sopenharmony_ci socfpga_clk->hw.bit_idx = clk_gate[1]; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci gateclk_ops.enable = clk_gate_ops.enable; 6862306a36Sopenharmony_ci gateclk_ops.disable = clk_gate_ops.disable; 6962306a36Sopenharmony_ci } 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci rc = of_property_read_u32(node, "fixed-divider", &fixed_div); 7262306a36Sopenharmony_ci if (rc) 7362306a36Sopenharmony_ci socfpga_clk->fixed_div = 0; 7462306a36Sopenharmony_ci else 7562306a36Sopenharmony_ci socfpga_clk->fixed_div = fixed_div; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci rc = of_property_read_u32_array(node, "div-reg", div_reg, 3); 7862306a36Sopenharmony_ci if (!rc) { 7962306a36Sopenharmony_ci socfpga_clk->div_reg = clk_mgr_a10_base_addr + div_reg[0]; 8062306a36Sopenharmony_ci socfpga_clk->shift = div_reg[1]; 8162306a36Sopenharmony_ci socfpga_clk->width = div_reg[2]; 8262306a36Sopenharmony_ci } else { 8362306a36Sopenharmony_ci socfpga_clk->div_reg = NULL; 8462306a36Sopenharmony_ci } 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci of_property_read_string(node, "clock-output-names", &clk_name); 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci init.name = clk_name; 8962306a36Sopenharmony_ci init.ops = ops; 9062306a36Sopenharmony_ci init.flags = 0; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci init.num_parents = of_clk_parent_fill(node, parent_name, SOCFPGA_MAX_PARENTS); 9362306a36Sopenharmony_ci init.parent_names = parent_name; 9462306a36Sopenharmony_ci socfpga_clk->hw.hw.init = &init; 9562306a36Sopenharmony_ci hw_clk = &socfpga_clk->hw.hw; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci rc = clk_hw_register(NULL, hw_clk); 9862306a36Sopenharmony_ci if (rc) { 9962306a36Sopenharmony_ci pr_err("Could not register clock:%s\n", clk_name); 10062306a36Sopenharmony_ci goto err_clk_hw_register; 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci rc = of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw_clk); 10462306a36Sopenharmony_ci if (rc) { 10562306a36Sopenharmony_ci pr_err("Could not register clock provider for node:%s\n", 10662306a36Sopenharmony_ci clk_name); 10762306a36Sopenharmony_ci goto err_of_clk_add_hw_provider; 10862306a36Sopenharmony_ci } 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci return; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cierr_of_clk_add_hw_provider: 11362306a36Sopenharmony_ci clk_hw_unregister(hw_clk); 11462306a36Sopenharmony_cierr_clk_hw_register: 11562306a36Sopenharmony_ci kfree(socfpga_clk); 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_civoid __init socfpga_a10_gate_init(struct device_node *node) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci __socfpga_gate_init(node, &gateclk_ops); 12162306a36Sopenharmony_ci} 122