162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2020-2021 SiFive, Inc. 462306a36Sopenharmony_ci * Copyright (C) 2020-2021 Zong Li 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#ifndef __SIFIVE_CLK_FU740_PRCI_H 862306a36Sopenharmony_ci#define __SIFIVE_CLK_FU740_PRCI_H 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/sifive-fu740-prci.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "sifive-prci.h" 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci/* PRCI integration data for each WRPLL instance */ 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistatic struct __prci_wrpll_data sifive_fu740_prci_corepll_data = { 1962306a36Sopenharmony_ci .cfg0_offs = PRCI_COREPLLCFG0_OFFSET, 2062306a36Sopenharmony_ci .cfg1_offs = PRCI_COREPLLCFG1_OFFSET, 2162306a36Sopenharmony_ci .enable_bypass = sifive_prci_coreclksel_use_hfclk, 2262306a36Sopenharmony_ci .disable_bypass = sifive_prci_coreclksel_use_final_corepll, 2362306a36Sopenharmony_ci}; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cistatic struct __prci_wrpll_data sifive_fu740_prci_ddrpll_data = { 2662306a36Sopenharmony_ci .cfg0_offs = PRCI_DDRPLLCFG0_OFFSET, 2762306a36Sopenharmony_ci .cfg1_offs = PRCI_DDRPLLCFG1_OFFSET, 2862306a36Sopenharmony_ci}; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic struct __prci_wrpll_data sifive_fu740_prci_gemgxlpll_data = { 3162306a36Sopenharmony_ci .cfg0_offs = PRCI_GEMGXLPLLCFG0_OFFSET, 3262306a36Sopenharmony_ci .cfg1_offs = PRCI_GEMGXLPLLCFG1_OFFSET, 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic struct __prci_wrpll_data sifive_fu740_prci_dvfscorepll_data = { 3662306a36Sopenharmony_ci .cfg0_offs = PRCI_DVFSCOREPLLCFG0_OFFSET, 3762306a36Sopenharmony_ci .cfg1_offs = PRCI_DVFSCOREPLLCFG1_OFFSET, 3862306a36Sopenharmony_ci .enable_bypass = sifive_prci_corepllsel_use_corepll, 3962306a36Sopenharmony_ci .disable_bypass = sifive_prci_corepllsel_use_dvfscorepll, 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic struct __prci_wrpll_data sifive_fu740_prci_hfpclkpll_data = { 4362306a36Sopenharmony_ci .cfg0_offs = PRCI_HFPCLKPLLCFG0_OFFSET, 4462306a36Sopenharmony_ci .cfg1_offs = PRCI_HFPCLKPLLCFG1_OFFSET, 4562306a36Sopenharmony_ci .enable_bypass = sifive_prci_hfpclkpllsel_use_hfclk, 4662306a36Sopenharmony_ci .disable_bypass = sifive_prci_hfpclkpllsel_use_hfpclkpll, 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic struct __prci_wrpll_data sifive_fu740_prci_cltxpll_data = { 5062306a36Sopenharmony_ci .cfg0_offs = PRCI_CLTXPLLCFG0_OFFSET, 5162306a36Sopenharmony_ci .cfg1_offs = PRCI_CLTXPLLCFG1_OFFSET, 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci/* Linux clock framework integration */ 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic const struct clk_ops sifive_fu740_prci_wrpll_clk_ops = { 5762306a36Sopenharmony_ci .set_rate = sifive_prci_wrpll_set_rate, 5862306a36Sopenharmony_ci .round_rate = sifive_prci_wrpll_round_rate, 5962306a36Sopenharmony_ci .recalc_rate = sifive_prci_wrpll_recalc_rate, 6062306a36Sopenharmony_ci .enable = sifive_prci_clock_enable, 6162306a36Sopenharmony_ci .disable = sifive_prci_clock_disable, 6262306a36Sopenharmony_ci .is_enabled = sifive_clk_is_enabled, 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic const struct clk_ops sifive_fu740_prci_wrpll_ro_clk_ops = { 6662306a36Sopenharmony_ci .recalc_rate = sifive_prci_wrpll_recalc_rate, 6762306a36Sopenharmony_ci}; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic const struct clk_ops sifive_fu740_prci_tlclksel_clk_ops = { 7062306a36Sopenharmony_ci .recalc_rate = sifive_prci_tlclksel_recalc_rate, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct clk_ops sifive_fu740_prci_hfpclkplldiv_clk_ops = { 7462306a36Sopenharmony_ci .recalc_rate = sifive_prci_hfpclkplldiv_recalc_rate, 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const struct clk_ops sifive_fu740_prci_pcie_aux_clk_ops = { 7862306a36Sopenharmony_ci .enable = sifive_prci_pcie_aux_clock_enable, 7962306a36Sopenharmony_ci .disable = sifive_prci_pcie_aux_clock_disable, 8062306a36Sopenharmony_ci .is_enabled = sifive_prci_pcie_aux_clock_is_enabled, 8162306a36Sopenharmony_ci}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci/* List of clock controls provided by the PRCI */ 8462306a36Sopenharmony_cistatic struct __prci_clock __prci_init_clocks_fu740[] = { 8562306a36Sopenharmony_ci [FU740_PRCI_CLK_COREPLL] = { 8662306a36Sopenharmony_ci .name = "corepll", 8762306a36Sopenharmony_ci .parent_name = "hfclk", 8862306a36Sopenharmony_ci .ops = &sifive_fu740_prci_wrpll_clk_ops, 8962306a36Sopenharmony_ci .pwd = &sifive_fu740_prci_corepll_data, 9062306a36Sopenharmony_ci }, 9162306a36Sopenharmony_ci [FU740_PRCI_CLK_DDRPLL] = { 9262306a36Sopenharmony_ci .name = "ddrpll", 9362306a36Sopenharmony_ci .parent_name = "hfclk", 9462306a36Sopenharmony_ci .ops = &sifive_fu740_prci_wrpll_ro_clk_ops, 9562306a36Sopenharmony_ci .pwd = &sifive_fu740_prci_ddrpll_data, 9662306a36Sopenharmony_ci }, 9762306a36Sopenharmony_ci [FU740_PRCI_CLK_GEMGXLPLL] = { 9862306a36Sopenharmony_ci .name = "gemgxlpll", 9962306a36Sopenharmony_ci .parent_name = "hfclk", 10062306a36Sopenharmony_ci .ops = &sifive_fu740_prci_wrpll_clk_ops, 10162306a36Sopenharmony_ci .pwd = &sifive_fu740_prci_gemgxlpll_data, 10262306a36Sopenharmony_ci }, 10362306a36Sopenharmony_ci [FU740_PRCI_CLK_DVFSCOREPLL] = { 10462306a36Sopenharmony_ci .name = "dvfscorepll", 10562306a36Sopenharmony_ci .parent_name = "hfclk", 10662306a36Sopenharmony_ci .ops = &sifive_fu740_prci_wrpll_clk_ops, 10762306a36Sopenharmony_ci .pwd = &sifive_fu740_prci_dvfscorepll_data, 10862306a36Sopenharmony_ci }, 10962306a36Sopenharmony_ci [FU740_PRCI_CLK_HFPCLKPLL] = { 11062306a36Sopenharmony_ci .name = "hfpclkpll", 11162306a36Sopenharmony_ci .parent_name = "hfclk", 11262306a36Sopenharmony_ci .ops = &sifive_fu740_prci_wrpll_clk_ops, 11362306a36Sopenharmony_ci .pwd = &sifive_fu740_prci_hfpclkpll_data, 11462306a36Sopenharmony_ci }, 11562306a36Sopenharmony_ci [FU740_PRCI_CLK_CLTXPLL] = { 11662306a36Sopenharmony_ci .name = "cltxpll", 11762306a36Sopenharmony_ci .parent_name = "hfclk", 11862306a36Sopenharmony_ci .ops = &sifive_fu740_prci_wrpll_clk_ops, 11962306a36Sopenharmony_ci .pwd = &sifive_fu740_prci_cltxpll_data, 12062306a36Sopenharmony_ci }, 12162306a36Sopenharmony_ci [FU740_PRCI_CLK_TLCLK] = { 12262306a36Sopenharmony_ci .name = "tlclk", 12362306a36Sopenharmony_ci .parent_name = "corepll", 12462306a36Sopenharmony_ci .ops = &sifive_fu740_prci_tlclksel_clk_ops, 12562306a36Sopenharmony_ci }, 12662306a36Sopenharmony_ci [FU740_PRCI_CLK_PCLK] = { 12762306a36Sopenharmony_ci .name = "pclk", 12862306a36Sopenharmony_ci .parent_name = "hfpclkpll", 12962306a36Sopenharmony_ci .ops = &sifive_fu740_prci_hfpclkplldiv_clk_ops, 13062306a36Sopenharmony_ci }, 13162306a36Sopenharmony_ci [FU740_PRCI_CLK_PCIE_AUX] = { 13262306a36Sopenharmony_ci .name = "pcie_aux", 13362306a36Sopenharmony_ci .parent_name = "hfclk", 13462306a36Sopenharmony_ci .ops = &sifive_fu740_prci_pcie_aux_clk_ops, 13562306a36Sopenharmony_ci }, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic const struct prci_clk_desc prci_clk_fu740 = { 13962306a36Sopenharmony_ci .clks = __prci_init_clocks_fu740, 14062306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(__prci_init_clocks_fu740), 14162306a36Sopenharmony_ci}; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci#endif /* __SIFIVE_CLK_FU740_PRCI_H */ 144