162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2013 Samsung Electronics Co., Ltd. 462306a36Sopenharmony_ci * Author: Mateusz Krawczuk <m.krawczuk@partner.samsung.com> 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Based on clock drivers for S3C64xx and Exynos4 SoCs. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Common Clock Framework support for all S5PC110/S5PV210 SoCs. 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_address.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk.h" 1662306a36Sopenharmony_ci#include "clk-pll.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <dt-bindings/clock/s5pv210.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* S5PC110/S5PV210 clock controller register offsets */ 2162306a36Sopenharmony_ci#define APLL_LOCK 0x0000 2262306a36Sopenharmony_ci#define MPLL_LOCK 0x0008 2362306a36Sopenharmony_ci#define EPLL_LOCK 0x0010 2462306a36Sopenharmony_ci#define VPLL_LOCK 0x0020 2562306a36Sopenharmony_ci#define APLL_CON0 0x0100 2662306a36Sopenharmony_ci#define APLL_CON1 0x0104 2762306a36Sopenharmony_ci#define MPLL_CON 0x0108 2862306a36Sopenharmony_ci#define EPLL_CON0 0x0110 2962306a36Sopenharmony_ci#define EPLL_CON1 0x0114 3062306a36Sopenharmony_ci#define VPLL_CON 0x0120 3162306a36Sopenharmony_ci#define CLK_SRC0 0x0200 3262306a36Sopenharmony_ci#define CLK_SRC1 0x0204 3362306a36Sopenharmony_ci#define CLK_SRC2 0x0208 3462306a36Sopenharmony_ci#define CLK_SRC3 0x020c 3562306a36Sopenharmony_ci#define CLK_SRC4 0x0210 3662306a36Sopenharmony_ci#define CLK_SRC5 0x0214 3762306a36Sopenharmony_ci#define CLK_SRC6 0x0218 3862306a36Sopenharmony_ci#define CLK_SRC_MASK0 0x0280 3962306a36Sopenharmony_ci#define CLK_SRC_MASK1 0x0284 4062306a36Sopenharmony_ci#define CLK_DIV0 0x0300 4162306a36Sopenharmony_ci#define CLK_DIV1 0x0304 4262306a36Sopenharmony_ci#define CLK_DIV2 0x0308 4362306a36Sopenharmony_ci#define CLK_DIV3 0x030c 4462306a36Sopenharmony_ci#define CLK_DIV4 0x0310 4562306a36Sopenharmony_ci#define CLK_DIV5 0x0314 4662306a36Sopenharmony_ci#define CLK_DIV6 0x0318 4762306a36Sopenharmony_ci#define CLK_DIV7 0x031c 4862306a36Sopenharmony_ci#define CLK_GATE_MAIN0 0x0400 4962306a36Sopenharmony_ci#define CLK_GATE_MAIN1 0x0404 5062306a36Sopenharmony_ci#define CLK_GATE_MAIN2 0x0408 5162306a36Sopenharmony_ci#define CLK_GATE_PERI0 0x0420 5262306a36Sopenharmony_ci#define CLK_GATE_PERI1 0x0424 5362306a36Sopenharmony_ci#define CLK_GATE_SCLK0 0x0440 5462306a36Sopenharmony_ci#define CLK_GATE_SCLK1 0x0444 5562306a36Sopenharmony_ci#define CLK_GATE_IP0 0x0460 5662306a36Sopenharmony_ci#define CLK_GATE_IP1 0x0464 5762306a36Sopenharmony_ci#define CLK_GATE_IP2 0x0468 5862306a36Sopenharmony_ci#define CLK_GATE_IP3 0x046c 5962306a36Sopenharmony_ci#define CLK_GATE_IP4 0x0470 6062306a36Sopenharmony_ci#define CLK_GATE_BLOCK 0x0480 6162306a36Sopenharmony_ci#define CLK_GATE_IP5 0x0484 6262306a36Sopenharmony_ci#define CLK_OUT 0x0500 6362306a36Sopenharmony_ci#define MISC 0xe000 6462306a36Sopenharmony_ci#define OM_STAT 0xe100 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci/* IDs of PLLs available on S5PV210/S5P6442 SoCs */ 6762306a36Sopenharmony_cienum { 6862306a36Sopenharmony_ci apll, 6962306a36Sopenharmony_ci mpll, 7062306a36Sopenharmony_ci epll, 7162306a36Sopenharmony_ci vpll, 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci/* IDs of external clocks (used for legacy boards) */ 7562306a36Sopenharmony_cienum { 7662306a36Sopenharmony_ci xxti, 7762306a36Sopenharmony_ci xusbxti, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic void __iomem *reg_base; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci/* List of registers that need to be preserved across suspend/resume. */ 8362306a36Sopenharmony_cistatic unsigned long s5pv210_clk_regs[] __initdata = { 8462306a36Sopenharmony_ci CLK_SRC0, 8562306a36Sopenharmony_ci CLK_SRC1, 8662306a36Sopenharmony_ci CLK_SRC2, 8762306a36Sopenharmony_ci CLK_SRC3, 8862306a36Sopenharmony_ci CLK_SRC4, 8962306a36Sopenharmony_ci CLK_SRC5, 9062306a36Sopenharmony_ci CLK_SRC6, 9162306a36Sopenharmony_ci CLK_SRC_MASK0, 9262306a36Sopenharmony_ci CLK_SRC_MASK1, 9362306a36Sopenharmony_ci CLK_DIV0, 9462306a36Sopenharmony_ci CLK_DIV1, 9562306a36Sopenharmony_ci CLK_DIV2, 9662306a36Sopenharmony_ci CLK_DIV3, 9762306a36Sopenharmony_ci CLK_DIV4, 9862306a36Sopenharmony_ci CLK_DIV5, 9962306a36Sopenharmony_ci CLK_DIV6, 10062306a36Sopenharmony_ci CLK_DIV7, 10162306a36Sopenharmony_ci CLK_GATE_MAIN0, 10262306a36Sopenharmony_ci CLK_GATE_MAIN1, 10362306a36Sopenharmony_ci CLK_GATE_MAIN2, 10462306a36Sopenharmony_ci CLK_GATE_PERI0, 10562306a36Sopenharmony_ci CLK_GATE_PERI1, 10662306a36Sopenharmony_ci CLK_GATE_SCLK0, 10762306a36Sopenharmony_ci CLK_GATE_SCLK1, 10862306a36Sopenharmony_ci CLK_GATE_IP0, 10962306a36Sopenharmony_ci CLK_GATE_IP1, 11062306a36Sopenharmony_ci CLK_GATE_IP2, 11162306a36Sopenharmony_ci CLK_GATE_IP3, 11262306a36Sopenharmony_ci CLK_GATE_IP4, 11362306a36Sopenharmony_ci CLK_GATE_IP5, 11462306a36Sopenharmony_ci CLK_GATE_BLOCK, 11562306a36Sopenharmony_ci APLL_LOCK, 11662306a36Sopenharmony_ci MPLL_LOCK, 11762306a36Sopenharmony_ci EPLL_LOCK, 11862306a36Sopenharmony_ci VPLL_LOCK, 11962306a36Sopenharmony_ci APLL_CON0, 12062306a36Sopenharmony_ci APLL_CON1, 12162306a36Sopenharmony_ci MPLL_CON, 12262306a36Sopenharmony_ci EPLL_CON0, 12362306a36Sopenharmony_ci EPLL_CON1, 12462306a36Sopenharmony_ci VPLL_CON, 12562306a36Sopenharmony_ci CLK_OUT, 12662306a36Sopenharmony_ci}; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci/* Mux parent lists. */ 12962306a36Sopenharmony_cistatic const char *const fin_pll_p[] __initconst = { 13062306a36Sopenharmony_ci "xxti", 13162306a36Sopenharmony_ci "xusbxti" 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic const char *const mout_apll_p[] __initconst = { 13562306a36Sopenharmony_ci "fin_pll", 13662306a36Sopenharmony_ci "fout_apll" 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic const char *const mout_mpll_p[] __initconst = { 14062306a36Sopenharmony_ci "fin_pll", 14162306a36Sopenharmony_ci "fout_mpll" 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic const char *const mout_epll_p[] __initconst = { 14562306a36Sopenharmony_ci "fin_pll", 14662306a36Sopenharmony_ci "fout_epll" 14762306a36Sopenharmony_ci}; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic const char *const mout_vpllsrc_p[] __initconst = { 15062306a36Sopenharmony_ci "fin_pll", 15162306a36Sopenharmony_ci "sclk_hdmi27m" 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic const char *const mout_vpll_p[] __initconst = { 15562306a36Sopenharmony_ci "mout_vpllsrc", 15662306a36Sopenharmony_ci "fout_vpll" 15762306a36Sopenharmony_ci}; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_cistatic const char *const mout_group1_p[] __initconst = { 16062306a36Sopenharmony_ci "dout_a2m", 16162306a36Sopenharmony_ci "mout_mpll", 16262306a36Sopenharmony_ci "mout_epll", 16362306a36Sopenharmony_ci "mout_vpll" 16462306a36Sopenharmony_ci}; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const char *const mout_group2_p[] __initconst = { 16762306a36Sopenharmony_ci "xxti", 16862306a36Sopenharmony_ci "xusbxti", 16962306a36Sopenharmony_ci "sclk_hdmi27m", 17062306a36Sopenharmony_ci "sclk_usbphy0", 17162306a36Sopenharmony_ci "sclk_usbphy1", 17262306a36Sopenharmony_ci "sclk_hdmiphy", 17362306a36Sopenharmony_ci "mout_mpll", 17462306a36Sopenharmony_ci "mout_epll", 17562306a36Sopenharmony_ci "mout_vpll", 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const char *const mout_audio0_p[] __initconst = { 17962306a36Sopenharmony_ci "xxti", 18062306a36Sopenharmony_ci "pcmcdclk0", 18162306a36Sopenharmony_ci "sclk_hdmi27m", 18262306a36Sopenharmony_ci "sclk_usbphy0", 18362306a36Sopenharmony_ci "sclk_usbphy1", 18462306a36Sopenharmony_ci "sclk_hdmiphy", 18562306a36Sopenharmony_ci "mout_mpll", 18662306a36Sopenharmony_ci "mout_epll", 18762306a36Sopenharmony_ci "mout_vpll", 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic const char *const mout_audio1_p[] __initconst = { 19162306a36Sopenharmony_ci "i2scdclk1", 19262306a36Sopenharmony_ci "pcmcdclk1", 19362306a36Sopenharmony_ci "sclk_hdmi27m", 19462306a36Sopenharmony_ci "sclk_usbphy0", 19562306a36Sopenharmony_ci "sclk_usbphy1", 19662306a36Sopenharmony_ci "sclk_hdmiphy", 19762306a36Sopenharmony_ci "mout_mpll", 19862306a36Sopenharmony_ci "mout_epll", 19962306a36Sopenharmony_ci "mout_vpll", 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic const char *const mout_audio2_p[] __initconst = { 20362306a36Sopenharmony_ci "i2scdclk2", 20462306a36Sopenharmony_ci "pcmcdclk2", 20562306a36Sopenharmony_ci "sclk_hdmi27m", 20662306a36Sopenharmony_ci "sclk_usbphy0", 20762306a36Sopenharmony_ci "sclk_usbphy1", 20862306a36Sopenharmony_ci "sclk_hdmiphy", 20962306a36Sopenharmony_ci "mout_mpll", 21062306a36Sopenharmony_ci "mout_epll", 21162306a36Sopenharmony_ci "mout_vpll", 21262306a36Sopenharmony_ci}; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic const char *const mout_spdif_p[] __initconst = { 21562306a36Sopenharmony_ci "dout_audio0", 21662306a36Sopenharmony_ci "dout_audio1", 21762306a36Sopenharmony_ci "dout_audio3", 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic const char *const mout_group3_p[] __initconst = { 22162306a36Sopenharmony_ci "mout_apll", 22262306a36Sopenharmony_ci "mout_mpll" 22362306a36Sopenharmony_ci}; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic const char *const mout_group4_p[] __initconst = { 22662306a36Sopenharmony_ci "mout_mpll", 22762306a36Sopenharmony_ci "dout_a2m" 22862306a36Sopenharmony_ci}; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic const char *const mout_flash_p[] __initconst = { 23162306a36Sopenharmony_ci "dout_hclkd", 23262306a36Sopenharmony_ci "dout_hclkp" 23362306a36Sopenharmony_ci}; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic const char *const mout_dac_p[] __initconst = { 23662306a36Sopenharmony_ci "mout_vpll", 23762306a36Sopenharmony_ci "sclk_hdmiphy" 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic const char *const mout_hdmi_p[] __initconst = { 24162306a36Sopenharmony_ci "sclk_hdmiphy", 24262306a36Sopenharmony_ci "dout_tblk" 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic const char *const mout_mixer_p[] __initconst = { 24662306a36Sopenharmony_ci "mout_dac", 24762306a36Sopenharmony_ci "mout_hdmi" 24862306a36Sopenharmony_ci}; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic const char *const mout_vpll_6442_p[] __initconst = { 25162306a36Sopenharmony_ci "fin_pll", 25262306a36Sopenharmony_ci "fout_vpll" 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic const char *const mout_mixer_6442_p[] __initconst = { 25662306a36Sopenharmony_ci "mout_vpll", 25762306a36Sopenharmony_ci "dout_mixer" 25862306a36Sopenharmony_ci}; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic const char *const mout_d0sync_6442_p[] __initconst = { 26162306a36Sopenharmony_ci "mout_dsys", 26262306a36Sopenharmony_ci "div_apll" 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic const char *const mout_d1sync_6442_p[] __initconst = { 26662306a36Sopenharmony_ci "mout_psys", 26762306a36Sopenharmony_ci "div_apll" 26862306a36Sopenharmony_ci}; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic const char *const mout_group2_6442_p[] __initconst = { 27162306a36Sopenharmony_ci "fin_pll", 27262306a36Sopenharmony_ci "none", 27362306a36Sopenharmony_ci "none", 27462306a36Sopenharmony_ci "sclk_usbphy0", 27562306a36Sopenharmony_ci "none", 27662306a36Sopenharmony_ci "none", 27762306a36Sopenharmony_ci "mout_mpll", 27862306a36Sopenharmony_ci "mout_epll", 27962306a36Sopenharmony_ci "mout_vpll", 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic const char *const mout_audio0_6442_p[] __initconst = { 28362306a36Sopenharmony_ci "fin_pll", 28462306a36Sopenharmony_ci "pcmcdclk0", 28562306a36Sopenharmony_ci "none", 28662306a36Sopenharmony_ci "sclk_usbphy0", 28762306a36Sopenharmony_ci "none", 28862306a36Sopenharmony_ci "none", 28962306a36Sopenharmony_ci "mout_mpll", 29062306a36Sopenharmony_ci "mout_epll", 29162306a36Sopenharmony_ci "mout_vpll", 29262306a36Sopenharmony_ci}; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic const char *const mout_audio1_6442_p[] __initconst = { 29562306a36Sopenharmony_ci "i2scdclk1", 29662306a36Sopenharmony_ci "pcmcdclk1", 29762306a36Sopenharmony_ci "none", 29862306a36Sopenharmony_ci "sclk_usbphy0", 29962306a36Sopenharmony_ci "none", 30062306a36Sopenharmony_ci "none", 30162306a36Sopenharmony_ci "mout_mpll", 30262306a36Sopenharmony_ci "mout_epll", 30362306a36Sopenharmony_ci "mout_vpll", 30462306a36Sopenharmony_ci "fin_pll", 30562306a36Sopenharmony_ci}; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic const char *const mout_clksel_p[] __initconst = { 30862306a36Sopenharmony_ci "fout_apll_clkout", 30962306a36Sopenharmony_ci "fout_mpll_clkout", 31062306a36Sopenharmony_ci "fout_epll", 31162306a36Sopenharmony_ci "fout_vpll", 31262306a36Sopenharmony_ci "sclk_usbphy0", 31362306a36Sopenharmony_ci "sclk_usbphy1", 31462306a36Sopenharmony_ci "sclk_hdmiphy", 31562306a36Sopenharmony_ci "rtc", 31662306a36Sopenharmony_ci "rtc_tick", 31762306a36Sopenharmony_ci "dout_hclkm", 31862306a36Sopenharmony_ci "dout_pclkm", 31962306a36Sopenharmony_ci "dout_hclkd", 32062306a36Sopenharmony_ci "dout_pclkd", 32162306a36Sopenharmony_ci "dout_hclkp", 32262306a36Sopenharmony_ci "dout_pclkp", 32362306a36Sopenharmony_ci "dout_apll_clkout", 32462306a36Sopenharmony_ci "dout_hpm", 32562306a36Sopenharmony_ci "xxti", 32662306a36Sopenharmony_ci "xusbxti", 32762306a36Sopenharmony_ci "div_dclk" 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic const char *const mout_clksel_6442_p[] __initconst = { 33162306a36Sopenharmony_ci "fout_apll_clkout", 33262306a36Sopenharmony_ci "fout_mpll_clkout", 33362306a36Sopenharmony_ci "fout_epll", 33462306a36Sopenharmony_ci "fout_vpll", 33562306a36Sopenharmony_ci "sclk_usbphy0", 33662306a36Sopenharmony_ci "none", 33762306a36Sopenharmony_ci "none", 33862306a36Sopenharmony_ci "rtc", 33962306a36Sopenharmony_ci "rtc_tick", 34062306a36Sopenharmony_ci "none", 34162306a36Sopenharmony_ci "none", 34262306a36Sopenharmony_ci "dout_hclkd", 34362306a36Sopenharmony_ci "dout_pclkd", 34462306a36Sopenharmony_ci "dout_hclkp", 34562306a36Sopenharmony_ci "dout_pclkp", 34662306a36Sopenharmony_ci "dout_apll_clkout", 34762306a36Sopenharmony_ci "none", 34862306a36Sopenharmony_ci "fin_pll", 34962306a36Sopenharmony_ci "none", 35062306a36Sopenharmony_ci "div_dclk" 35162306a36Sopenharmony_ci}; 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_cistatic const char *const mout_clkout_p[] __initconst = { 35462306a36Sopenharmony_ci "dout_clkout", 35562306a36Sopenharmony_ci "none", 35662306a36Sopenharmony_ci "xxti", 35762306a36Sopenharmony_ci "xusbxti" 35862306a36Sopenharmony_ci}; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci/* Common fixed factor clocks. */ 36162306a36Sopenharmony_cistatic const struct samsung_fixed_factor_clock ffactor_clks[] __initconst = { 36262306a36Sopenharmony_ci FFACTOR(FOUT_APLL_CLKOUT, "fout_apll_clkout", "fout_apll", 1, 4, 0), 36362306a36Sopenharmony_ci FFACTOR(FOUT_MPLL_CLKOUT, "fout_mpll_clkout", "fout_mpll", 1, 2, 0), 36462306a36Sopenharmony_ci FFACTOR(DOUT_APLL_CLKOUT, "dout_apll_clkout", "dout_apll", 1, 4, 0), 36562306a36Sopenharmony_ci}; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci/* PLL input mux (fin_pll), which needs to be registered before PLLs. */ 36862306a36Sopenharmony_cistatic const struct samsung_mux_clock early_mux_clks[] __initconst = { 36962306a36Sopenharmony_ci MUX_F(FIN_PLL, "fin_pll", fin_pll_p, OM_STAT, 0, 1, 37062306a36Sopenharmony_ci CLK_MUX_READ_ONLY, 0), 37162306a36Sopenharmony_ci}; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci/* Common clock muxes. */ 37462306a36Sopenharmony_cistatic const struct samsung_mux_clock mux_clks[] __initconst = { 37562306a36Sopenharmony_ci MUX(MOUT_FLASH, "mout_flash", mout_flash_p, CLK_SRC0, 28, 1), 37662306a36Sopenharmony_ci MUX(MOUT_PSYS, "mout_psys", mout_group4_p, CLK_SRC0, 24, 1), 37762306a36Sopenharmony_ci MUX(MOUT_DSYS, "mout_dsys", mout_group4_p, CLK_SRC0, 20, 1), 37862306a36Sopenharmony_ci MUX(MOUT_MSYS, "mout_msys", mout_group3_p, CLK_SRC0, 16, 1), 37962306a36Sopenharmony_ci MUX(MOUT_EPLL, "mout_epll", mout_epll_p, CLK_SRC0, 8, 1), 38062306a36Sopenharmony_ci MUX(MOUT_MPLL, "mout_mpll", mout_mpll_p, CLK_SRC0, 4, 1), 38162306a36Sopenharmony_ci MUX(MOUT_APLL, "mout_apll", mout_apll_p, CLK_SRC0, 0, 1), 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci MUX(MOUT_CLKOUT, "mout_clkout", mout_clkout_p, MISC, 8, 2), 38462306a36Sopenharmony_ci}; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci/* S5PV210-specific clock muxes. */ 38762306a36Sopenharmony_cistatic const struct samsung_mux_clock s5pv210_mux_clks[] __initconst = { 38862306a36Sopenharmony_ci MUX(MOUT_VPLL, "mout_vpll", mout_vpll_p, CLK_SRC0, 12, 1), 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci MUX(MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, CLK_SRC1, 28, 1), 39162306a36Sopenharmony_ci MUX(MOUT_CSIS, "mout_csis", mout_group2_p, CLK_SRC1, 24, 4), 39262306a36Sopenharmony_ci MUX(MOUT_FIMD, "mout_fimd", mout_group2_p, CLK_SRC1, 20, 4), 39362306a36Sopenharmony_ci MUX(MOUT_CAM1, "mout_cam1", mout_group2_p, CLK_SRC1, 16, 4), 39462306a36Sopenharmony_ci MUX(MOUT_CAM0, "mout_cam0", mout_group2_p, CLK_SRC1, 12, 4), 39562306a36Sopenharmony_ci MUX(MOUT_DAC, "mout_dac", mout_dac_p, CLK_SRC1, 8, 1), 39662306a36Sopenharmony_ci MUX(MOUT_MIXER, "mout_mixer", mout_mixer_p, CLK_SRC1, 4, 1), 39762306a36Sopenharmony_ci MUX(MOUT_HDMI, "mout_hdmi", mout_hdmi_p, CLK_SRC1, 0, 1), 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci MUX(MOUT_G2D, "mout_g2d", mout_group1_p, CLK_SRC2, 8, 2), 40062306a36Sopenharmony_ci MUX(MOUT_MFC, "mout_mfc", mout_group1_p, CLK_SRC2, 4, 2), 40162306a36Sopenharmony_ci MUX(MOUT_G3D, "mout_g3d", mout_group1_p, CLK_SRC2, 0, 2), 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci MUX(MOUT_FIMC2, "mout_fimc2", mout_group2_p, CLK_SRC3, 20, 4), 40462306a36Sopenharmony_ci MUX(MOUT_FIMC1, "mout_fimc1", mout_group2_p, CLK_SRC3, 16, 4), 40562306a36Sopenharmony_ci MUX(MOUT_FIMC0, "mout_fimc0", mout_group2_p, CLK_SRC3, 12, 4), 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci MUX(MOUT_UART3, "mout_uart3", mout_group2_p, CLK_SRC4, 28, 4), 40862306a36Sopenharmony_ci MUX(MOUT_UART2, "mout_uart2", mout_group2_p, CLK_SRC4, 24, 4), 40962306a36Sopenharmony_ci MUX(MOUT_UART1, "mout_uart1", mout_group2_p, CLK_SRC4, 20, 4), 41062306a36Sopenharmony_ci MUX(MOUT_UART0, "mout_uart0", mout_group2_p, CLK_SRC4, 16, 4), 41162306a36Sopenharmony_ci MUX(MOUT_MMC3, "mout_mmc3", mout_group2_p, CLK_SRC4, 12, 4), 41262306a36Sopenharmony_ci MUX(MOUT_MMC2, "mout_mmc2", mout_group2_p, CLK_SRC4, 8, 4), 41362306a36Sopenharmony_ci MUX(MOUT_MMC1, "mout_mmc1", mout_group2_p, CLK_SRC4, 4, 4), 41462306a36Sopenharmony_ci MUX(MOUT_MMC0, "mout_mmc0", mout_group2_p, CLK_SRC4, 0, 4), 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci MUX(MOUT_PWM, "mout_pwm", mout_group2_p, CLK_SRC5, 12, 4), 41762306a36Sopenharmony_ci MUX(MOUT_SPI1, "mout_spi1", mout_group2_p, CLK_SRC5, 4, 4), 41862306a36Sopenharmony_ci MUX(MOUT_SPI0, "mout_spi0", mout_group2_p, CLK_SRC5, 0, 4), 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci MUX(MOUT_DMC0, "mout_dmc0", mout_group1_p, CLK_SRC6, 24, 2), 42162306a36Sopenharmony_ci MUX(MOUT_PWI, "mout_pwi", mout_group2_p, CLK_SRC6, 20, 4), 42262306a36Sopenharmony_ci MUX(MOUT_HPM, "mout_hpm", mout_group3_p, CLK_SRC6, 16, 1), 42362306a36Sopenharmony_ci MUX(MOUT_SPDIF, "mout_spdif", mout_spdif_p, CLK_SRC6, 12, 2), 42462306a36Sopenharmony_ci MUX(MOUT_AUDIO2, "mout_audio2", mout_audio2_p, CLK_SRC6, 8, 4), 42562306a36Sopenharmony_ci MUX(MOUT_AUDIO1, "mout_audio1", mout_audio1_p, CLK_SRC6, 4, 4), 42662306a36Sopenharmony_ci MUX(MOUT_AUDIO0, "mout_audio0", mout_audio0_p, CLK_SRC6, 0, 4), 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci MUX(MOUT_CLKSEL, "mout_clksel", mout_clksel_p, CLK_OUT, 12, 5), 42962306a36Sopenharmony_ci}; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci/* S5P6442-specific clock muxes. */ 43262306a36Sopenharmony_cistatic const struct samsung_mux_clock s5p6442_mux_clks[] __initconst = { 43362306a36Sopenharmony_ci MUX(MOUT_VPLL, "mout_vpll", mout_vpll_6442_p, CLK_SRC0, 12, 1), 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci MUX(MOUT_FIMD, "mout_fimd", mout_group2_6442_p, CLK_SRC1, 20, 4), 43662306a36Sopenharmony_ci MUX(MOUT_CAM1, "mout_cam1", mout_group2_6442_p, CLK_SRC1, 16, 4), 43762306a36Sopenharmony_ci MUX(MOUT_CAM0, "mout_cam0", mout_group2_6442_p, CLK_SRC1, 12, 4), 43862306a36Sopenharmony_ci MUX(MOUT_MIXER, "mout_mixer", mout_mixer_6442_p, CLK_SRC1, 4, 1), 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci MUX(MOUT_D0SYNC, "mout_d0sync", mout_d0sync_6442_p, CLK_SRC2, 28, 1), 44162306a36Sopenharmony_ci MUX(MOUT_D1SYNC, "mout_d1sync", mout_d1sync_6442_p, CLK_SRC2, 24, 1), 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci MUX(MOUT_FIMC2, "mout_fimc2", mout_group2_6442_p, CLK_SRC3, 20, 4), 44462306a36Sopenharmony_ci MUX(MOUT_FIMC1, "mout_fimc1", mout_group2_6442_p, CLK_SRC3, 16, 4), 44562306a36Sopenharmony_ci MUX(MOUT_FIMC0, "mout_fimc0", mout_group2_6442_p, CLK_SRC3, 12, 4), 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci MUX(MOUT_UART2, "mout_uart2", mout_group2_6442_p, CLK_SRC4, 24, 4), 44862306a36Sopenharmony_ci MUX(MOUT_UART1, "mout_uart1", mout_group2_6442_p, CLK_SRC4, 20, 4), 44962306a36Sopenharmony_ci MUX(MOUT_UART0, "mout_uart0", mout_group2_6442_p, CLK_SRC4, 16, 4), 45062306a36Sopenharmony_ci MUX(MOUT_MMC2, "mout_mmc2", mout_group2_6442_p, CLK_SRC4, 8, 4), 45162306a36Sopenharmony_ci MUX(MOUT_MMC1, "mout_mmc1", mout_group2_6442_p, CLK_SRC4, 4, 4), 45262306a36Sopenharmony_ci MUX(MOUT_MMC0, "mout_mmc0", mout_group2_6442_p, CLK_SRC4, 0, 4), 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci MUX(MOUT_PWM, "mout_pwm", mout_group2_6442_p, CLK_SRC5, 12, 4), 45562306a36Sopenharmony_ci MUX(MOUT_SPI0, "mout_spi0", mout_group2_6442_p, CLK_SRC5, 0, 4), 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci MUX(MOUT_AUDIO1, "mout_audio1", mout_audio1_6442_p, CLK_SRC6, 4, 4), 45862306a36Sopenharmony_ci MUX(MOUT_AUDIO0, "mout_audio0", mout_audio0_6442_p, CLK_SRC6, 0, 4), 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci MUX(MOUT_CLKSEL, "mout_clksel", mout_clksel_6442_p, CLK_OUT, 12, 5), 46162306a36Sopenharmony_ci}; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci/* S5PV210-specific fixed rate clocks generated inside the SoC. */ 46462306a36Sopenharmony_cistatic const struct samsung_fixed_rate_clock s5pv210_frate_clks[] __initconst = { 46562306a36Sopenharmony_ci FRATE(SCLK_HDMI27M, "sclk_hdmi27m", NULL, 0, 27000000), 46662306a36Sopenharmony_ci FRATE(SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 27000000), 46762306a36Sopenharmony_ci FRATE(SCLK_USBPHY0, "sclk_usbphy0", NULL, 0, 48000000), 46862306a36Sopenharmony_ci FRATE(SCLK_USBPHY1, "sclk_usbphy1", NULL, 0, 48000000), 46962306a36Sopenharmony_ci}; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci/* S5P6442-specific fixed rate clocks generated inside the SoC. */ 47262306a36Sopenharmony_cistatic const struct samsung_fixed_rate_clock s5p6442_frate_clks[] __initconst = { 47362306a36Sopenharmony_ci FRATE(SCLK_USBPHY0, "sclk_usbphy0", NULL, 0, 30000000), 47462306a36Sopenharmony_ci}; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci/* Common clock dividers. */ 47762306a36Sopenharmony_cistatic const struct samsung_div_clock div_clks[] __initconst = { 47862306a36Sopenharmony_ci DIV(DOUT_PCLKP, "dout_pclkp", "dout_hclkp", CLK_DIV0, 28, 3), 47962306a36Sopenharmony_ci DIV(DOUT_PCLKD, "dout_pclkd", "dout_hclkd", CLK_DIV0, 20, 3), 48062306a36Sopenharmony_ci DIV(DOUT_A2M, "dout_a2m", "mout_apll", CLK_DIV0, 4, 3), 48162306a36Sopenharmony_ci DIV(DOUT_APLL, "dout_apll", "mout_msys", CLK_DIV0, 0, 3), 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci DIV(DOUT_FIMD, "dout_fimd", "mout_fimd", CLK_DIV1, 20, 4), 48462306a36Sopenharmony_ci DIV(DOUT_CAM1, "dout_cam1", "mout_cam1", CLK_DIV1, 16, 4), 48562306a36Sopenharmony_ci DIV(DOUT_CAM0, "dout_cam0", "mout_cam0", CLK_DIV1, 12, 4), 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_ci DIV(DOUT_FIMC2, "dout_fimc2", "mout_fimc2", CLK_DIV3, 20, 4), 48862306a36Sopenharmony_ci DIV(DOUT_FIMC1, "dout_fimc1", "mout_fimc1", CLK_DIV3, 16, 4), 48962306a36Sopenharmony_ci DIV(DOUT_FIMC0, "dout_fimc0", "mout_fimc0", CLK_DIV3, 12, 4), 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci DIV(DOUT_UART2, "dout_uart2", "mout_uart2", CLK_DIV4, 24, 4), 49262306a36Sopenharmony_ci DIV(DOUT_UART1, "dout_uart1", "mout_uart1", CLK_DIV4, 20, 4), 49362306a36Sopenharmony_ci DIV(DOUT_UART0, "dout_uart0", "mout_uart0", CLK_DIV4, 16, 4), 49462306a36Sopenharmony_ci DIV(DOUT_MMC2, "dout_mmc2", "mout_mmc2", CLK_DIV4, 8, 4), 49562306a36Sopenharmony_ci DIV(DOUT_MMC1, "dout_mmc1", "mout_mmc1", CLK_DIV4, 4, 4), 49662306a36Sopenharmony_ci DIV(DOUT_MMC0, "dout_mmc0", "mout_mmc0", CLK_DIV4, 0, 4), 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci DIV(DOUT_PWM, "dout_pwm", "mout_pwm", CLK_DIV5, 12, 4), 49962306a36Sopenharmony_ci DIV(DOUT_SPI0, "dout_spi0", "mout_spi0", CLK_DIV5, 0, 4), 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci DIV(DOUT_FLASH, "dout_flash", "mout_flash", CLK_DIV6, 12, 3), 50262306a36Sopenharmony_ci DIV(DOUT_AUDIO1, "dout_audio1", "mout_audio1", CLK_DIV6, 4, 4), 50362306a36Sopenharmony_ci DIV(DOUT_AUDIO0, "dout_audio0", "mout_audio0", CLK_DIV6, 0, 4), 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci DIV(DOUT_CLKOUT, "dout_clkout", "mout_clksel", CLK_OUT, 20, 4), 50662306a36Sopenharmony_ci}; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci/* S5PV210-specific clock dividers. */ 50962306a36Sopenharmony_cistatic const struct samsung_div_clock s5pv210_div_clks[] __initconst = { 51062306a36Sopenharmony_ci DIV(DOUT_HCLKP, "dout_hclkp", "mout_psys", CLK_DIV0, 24, 4), 51162306a36Sopenharmony_ci DIV(DOUT_HCLKD, "dout_hclkd", "mout_dsys", CLK_DIV0, 16, 4), 51262306a36Sopenharmony_ci DIV(DOUT_PCLKM, "dout_pclkm", "dout_hclkm", CLK_DIV0, 12, 3), 51362306a36Sopenharmony_ci DIV(DOUT_HCLKM, "dout_hclkm", "dout_apll", CLK_DIV0, 8, 3), 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci DIV(DOUT_CSIS, "dout_csis", "mout_csis", CLK_DIV1, 28, 4), 51662306a36Sopenharmony_ci DIV(DOUT_TBLK, "dout_tblk", "mout_vpll", CLK_DIV1, 0, 4), 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci DIV(DOUT_G2D, "dout_g2d", "mout_g2d", CLK_DIV2, 8, 4), 51962306a36Sopenharmony_ci DIV(DOUT_MFC, "dout_mfc", "mout_mfc", CLK_DIV2, 4, 4), 52062306a36Sopenharmony_ci DIV(DOUT_G3D, "dout_g3d", "mout_g3d", CLK_DIV2, 0, 4), 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci DIV(DOUT_UART3, "dout_uart3", "mout_uart3", CLK_DIV4, 28, 4), 52362306a36Sopenharmony_ci DIV(DOUT_MMC3, "dout_mmc3", "mout_mmc3", CLK_DIV4, 12, 4), 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci DIV(DOUT_SPI1, "dout_spi1", "mout_spi1", CLK_DIV5, 4, 4), 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci DIV(DOUT_DMC0, "dout_dmc0", "mout_dmc0", CLK_DIV6, 28, 4), 52862306a36Sopenharmony_ci DIV(DOUT_PWI, "dout_pwi", "mout_pwi", CLK_DIV6, 24, 4), 52962306a36Sopenharmony_ci DIV(DOUT_HPM, "dout_hpm", "dout_copy", CLK_DIV6, 20, 3), 53062306a36Sopenharmony_ci DIV(DOUT_COPY, "dout_copy", "mout_hpm", CLK_DIV6, 16, 3), 53162306a36Sopenharmony_ci DIV(DOUT_AUDIO2, "dout_audio2", "mout_audio2", CLK_DIV6, 8, 4), 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci DIV(DOUT_DPM, "dout_dpm", "dout_pclkp", CLK_DIV7, 8, 7), 53462306a36Sopenharmony_ci DIV(DOUT_DVSEM, "dout_dvsem", "dout_pclkp", CLK_DIV7, 0, 7), 53562306a36Sopenharmony_ci}; 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci/* S5P6442-specific clock dividers. */ 53862306a36Sopenharmony_cistatic const struct samsung_div_clock s5p6442_div_clks[] __initconst = { 53962306a36Sopenharmony_ci DIV(DOUT_HCLKP, "dout_hclkp", "mout_d1sync", CLK_DIV0, 24, 4), 54062306a36Sopenharmony_ci DIV(DOUT_HCLKD, "dout_hclkd", "mout_d0sync", CLK_DIV0, 16, 4), 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci DIV(DOUT_MIXER, "dout_mixer", "mout_vpll", CLK_DIV1, 0, 4), 54362306a36Sopenharmony_ci}; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci/* Common clock gates. */ 54662306a36Sopenharmony_cistatic const struct samsung_gate_clock gate_clks[] __initconst = { 54762306a36Sopenharmony_ci GATE(CLK_ROTATOR, "rotator", "dout_hclkd", CLK_GATE_IP0, 29, 0, 0), 54862306a36Sopenharmony_ci GATE(CLK_FIMC2, "fimc2", "dout_hclkd", CLK_GATE_IP0, 26, 0, 0), 54962306a36Sopenharmony_ci GATE(CLK_FIMC1, "fimc1", "dout_hclkd", CLK_GATE_IP0, 25, 0, 0), 55062306a36Sopenharmony_ci GATE(CLK_FIMC0, "fimc0", "dout_hclkd", CLK_GATE_IP0, 24, 0, 0), 55162306a36Sopenharmony_ci GATE(CLK_PDMA0, "pdma0", "dout_hclkp", CLK_GATE_IP0, 3, 0, 0), 55262306a36Sopenharmony_ci GATE(CLK_MDMA, "mdma", "dout_hclkd", CLK_GATE_IP0, 2, 0, 0), 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci GATE(CLK_SROMC, "sromc", "dout_hclkp", CLK_GATE_IP1, 26, 0, 0), 55562306a36Sopenharmony_ci GATE(CLK_NANDXL, "nandxl", "dout_hclkp", CLK_GATE_IP1, 24, 0, 0), 55662306a36Sopenharmony_ci GATE(CLK_USB_OTG, "usb_otg", "dout_hclkp", CLK_GATE_IP1, 16, 0, 0), 55762306a36Sopenharmony_ci GATE(CLK_TVENC, "tvenc", "dout_hclkd", CLK_GATE_IP1, 10, 0, 0), 55862306a36Sopenharmony_ci GATE(CLK_MIXER, "mixer", "dout_hclkd", CLK_GATE_IP1, 9, 0, 0), 55962306a36Sopenharmony_ci GATE(CLK_VP, "vp", "dout_hclkd", CLK_GATE_IP1, 8, 0, 0), 56062306a36Sopenharmony_ci GATE(CLK_FIMD, "fimd", "dout_hclkd", CLK_GATE_IP1, 0, 0, 0), 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci GATE(CLK_HSMMC2, "hsmmc2", "dout_hclkp", CLK_GATE_IP2, 18, 0, 0), 56362306a36Sopenharmony_ci GATE(CLK_HSMMC1, "hsmmc1", "dout_hclkp", CLK_GATE_IP2, 17, 0, 0), 56462306a36Sopenharmony_ci GATE(CLK_HSMMC0, "hsmmc0", "dout_hclkp", CLK_GATE_IP2, 16, 0, 0), 56562306a36Sopenharmony_ci GATE(CLK_MODEMIF, "modemif", "dout_hclkp", CLK_GATE_IP2, 9, 0, 0), 56662306a36Sopenharmony_ci GATE(CLK_SECSS, "secss", "dout_hclkp", CLK_GATE_IP2, 0, 0, 0), 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci GATE(CLK_PCM1, "pcm1", "dout_pclkp", CLK_GATE_IP3, 29, 0, 0), 56962306a36Sopenharmony_ci GATE(CLK_PCM0, "pcm0", "dout_pclkp", CLK_GATE_IP3, 28, 0, 0), 57062306a36Sopenharmony_ci GATE(CLK_TSADC, "tsadc", "dout_pclkp", CLK_GATE_IP3, 24, 0, 0), 57162306a36Sopenharmony_ci GATE(CLK_PWM, "pwm", "dout_pclkp", CLK_GATE_IP3, 23, 0, 0), 57262306a36Sopenharmony_ci GATE(CLK_WDT, "watchdog", "dout_pclkp", CLK_GATE_IP3, 22, 0, 0), 57362306a36Sopenharmony_ci GATE(CLK_KEYIF, "keyif", "dout_pclkp", CLK_GATE_IP3, 21, 0, 0), 57462306a36Sopenharmony_ci GATE(CLK_UART2, "uart2", "dout_pclkp", CLK_GATE_IP3, 19, 0, 0), 57562306a36Sopenharmony_ci GATE(CLK_UART1, "uart1", "dout_pclkp", CLK_GATE_IP3, 18, 0, 0), 57662306a36Sopenharmony_ci GATE(CLK_UART0, "uart0", "dout_pclkp", CLK_GATE_IP3, 17, 0, 0), 57762306a36Sopenharmony_ci GATE(CLK_SYSTIMER, "systimer", "dout_pclkp", CLK_GATE_IP3, 16, 0, 0), 57862306a36Sopenharmony_ci GATE(CLK_RTC, "rtc", "dout_pclkp", CLK_GATE_IP3, 15, 0, 0), 57962306a36Sopenharmony_ci GATE(CLK_SPI0, "spi0", "dout_pclkp", CLK_GATE_IP3, 12, 0, 0), 58062306a36Sopenharmony_ci GATE(CLK_I2C2, "i2c2", "dout_pclkp", CLK_GATE_IP3, 9, 0, 0), 58162306a36Sopenharmony_ci GATE(CLK_I2C0, "i2c0", "dout_pclkp", CLK_GATE_IP3, 7, 0, 0), 58262306a36Sopenharmony_ci GATE(CLK_I2S1, "i2s1", "dout_pclkp", CLK_GATE_IP3, 5, 0, 0), 58362306a36Sopenharmony_ci GATE(CLK_I2S0, "i2s0", "dout_pclkp", CLK_GATE_IP3, 4, 0, 0), 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci GATE(CLK_SECKEY, "seckey", "dout_pclkp", CLK_GATE_IP4, 3, 0, 0), 58662306a36Sopenharmony_ci GATE(CLK_CHIPID, "chipid", "dout_pclkp", CLK_GATE_IP4, 0, 0, 0), 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci GATE(SCLK_AUDIO1, "sclk_audio1", "dout_audio1", CLK_SRC_MASK0, 25, 58962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 59062306a36Sopenharmony_ci GATE(SCLK_AUDIO0, "sclk_audio0", "dout_audio0", CLK_SRC_MASK0, 24, 59162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 59262306a36Sopenharmony_ci GATE(SCLK_PWM, "sclk_pwm", "dout_pwm", CLK_SRC_MASK0, 19, 59362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 59462306a36Sopenharmony_ci GATE(SCLK_SPI0, "sclk_spi0", "dout_spi0", CLK_SRC_MASK0, 16, 59562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 59662306a36Sopenharmony_ci GATE(SCLK_UART2, "sclk_uart2", "dout_uart2", CLK_SRC_MASK0, 14, 59762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 59862306a36Sopenharmony_ci GATE(SCLK_UART1, "sclk_uart1", "dout_uart1", CLK_SRC_MASK0, 13, 59962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 60062306a36Sopenharmony_ci GATE(SCLK_UART0, "sclk_uart0", "dout_uart0", CLK_SRC_MASK0, 12, 60162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 60262306a36Sopenharmony_ci GATE(SCLK_MMC2, "sclk_mmc2", "dout_mmc2", CLK_SRC_MASK0, 10, 60362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 60462306a36Sopenharmony_ci GATE(SCLK_MMC1, "sclk_mmc1", "dout_mmc1", CLK_SRC_MASK0, 9, 60562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 60662306a36Sopenharmony_ci GATE(SCLK_MMC0, "sclk_mmc0", "dout_mmc0", CLK_SRC_MASK0, 8, 60762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 60862306a36Sopenharmony_ci GATE(SCLK_FIMD, "sclk_fimd", "dout_fimd", CLK_SRC_MASK0, 5, 60962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 61062306a36Sopenharmony_ci GATE(SCLK_CAM1, "sclk_cam1", "dout_cam1", CLK_SRC_MASK0, 4, 61162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 61262306a36Sopenharmony_ci GATE(SCLK_CAM0, "sclk_cam0", "dout_cam0", CLK_SRC_MASK0, 3, 61362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 61462306a36Sopenharmony_ci GATE(SCLK_MIXER, "sclk_mixer", "mout_mixer", CLK_SRC_MASK0, 1, 61562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci GATE(SCLK_FIMC2, "sclk_fimc2", "dout_fimc2", CLK_SRC_MASK1, 4, 61862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 61962306a36Sopenharmony_ci GATE(SCLK_FIMC1, "sclk_fimc1", "dout_fimc1", CLK_SRC_MASK1, 3, 62062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 62162306a36Sopenharmony_ci GATE(SCLK_FIMC0, "sclk_fimc0", "dout_fimc0", CLK_SRC_MASK1, 2, 62262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 62362306a36Sopenharmony_ci}; 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci/* S5PV210-specific clock gates. */ 62662306a36Sopenharmony_cistatic const struct samsung_gate_clock s5pv210_gate_clks[] __initconst = { 62762306a36Sopenharmony_ci GATE(CLK_CSIS, "clk_csis", "dout_hclkd", CLK_GATE_IP0, 31, 0, 0), 62862306a36Sopenharmony_ci GATE(CLK_MFC, "mfc", "dout_hclkm", CLK_GATE_IP0, 16, 0, 0), 62962306a36Sopenharmony_ci GATE(CLK_G2D, "g2d", "dout_hclkd", CLK_GATE_IP0, 12, 0, 0), 63062306a36Sopenharmony_ci GATE(CLK_G3D, "g3d", "dout_hclkm", CLK_GATE_IP0, 8, 0, 0), 63162306a36Sopenharmony_ci GATE(CLK_IMEM, "imem", "dout_hclkm", CLK_GATE_IP0, 5, 0, 0), 63262306a36Sopenharmony_ci GATE(CLK_PDMA1, "pdma1", "dout_hclkp", CLK_GATE_IP0, 4, 0, 0), 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci GATE(CLK_NFCON, "nfcon", "dout_hclkp", CLK_GATE_IP1, 28, 0, 0), 63562306a36Sopenharmony_ci GATE(CLK_CFCON, "cfcon", "dout_hclkp", CLK_GATE_IP1, 25, 0, 0), 63662306a36Sopenharmony_ci GATE(CLK_USB_HOST, "usb_host", "dout_hclkp", CLK_GATE_IP1, 17, 0, 0), 63762306a36Sopenharmony_ci GATE(CLK_HDMI, "hdmi", "dout_hclkd", CLK_GATE_IP1, 11, 0, 0), 63862306a36Sopenharmony_ci GATE(CLK_DSIM, "dsim", "dout_pclkd", CLK_GATE_IP1, 2, 0, 0), 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci GATE(CLK_TZIC3, "tzic3", "dout_hclkm", CLK_GATE_IP2, 31, 0, 0), 64162306a36Sopenharmony_ci GATE(CLK_TZIC2, "tzic2", "dout_hclkm", CLK_GATE_IP2, 30, 0, 0), 64262306a36Sopenharmony_ci GATE(CLK_TZIC1, "tzic1", "dout_hclkm", CLK_GATE_IP2, 29, 0, 0), 64362306a36Sopenharmony_ci GATE(CLK_TZIC0, "tzic0", "dout_hclkm", CLK_GATE_IP2, 28, 0, 0), 64462306a36Sopenharmony_ci GATE(CLK_TSI, "tsi", "dout_hclkd", CLK_GATE_IP2, 20, 0, 0), 64562306a36Sopenharmony_ci GATE(CLK_HSMMC3, "hsmmc3", "dout_hclkp", CLK_GATE_IP2, 19, 0, 0), 64662306a36Sopenharmony_ci GATE(CLK_JTAG, "jtag", "dout_hclkp", CLK_GATE_IP2, 11, 0, 0), 64762306a36Sopenharmony_ci GATE(CLK_CORESIGHT, "coresight", "dout_pclkp", CLK_GATE_IP2, 8, 0, 0), 64862306a36Sopenharmony_ci GATE(CLK_SDM, "sdm", "dout_pclkm", CLK_GATE_IP2, 1, 0, 0), 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci GATE(CLK_PCM2, "pcm2", "dout_pclkp", CLK_GATE_IP3, 30, 0, 0), 65162306a36Sopenharmony_ci GATE(CLK_UART3, "uart3", "dout_pclkp", CLK_GATE_IP3, 20, 0, 0), 65262306a36Sopenharmony_ci GATE(CLK_SPI1, "spi1", "dout_pclkp", CLK_GATE_IP3, 13, 0, 0), 65362306a36Sopenharmony_ci GATE(CLK_I2C_HDMI_PHY, "i2c_hdmi_phy", "dout_pclkd", 65462306a36Sopenharmony_ci CLK_GATE_IP3, 11, 0, 0), 65562306a36Sopenharmony_ci GATE(CLK_I2C1, "i2c1", "dout_pclkd", CLK_GATE_IP3, 10, 0, 0), 65662306a36Sopenharmony_ci GATE(CLK_I2S2, "i2s2", "dout_pclkp", CLK_GATE_IP3, 6, 0, 0), 65762306a36Sopenharmony_ci GATE(CLK_AC97, "ac97", "dout_pclkp", CLK_GATE_IP3, 1, 0, 0), 65862306a36Sopenharmony_ci GATE(CLK_SPDIF, "spdif", "dout_pclkp", CLK_GATE_IP3, 0, 0, 0), 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_ci GATE(CLK_TZPC3, "tzpc.3", "dout_pclkd", CLK_GATE_IP4, 8, 0, 0), 66162306a36Sopenharmony_ci GATE(CLK_TZPC2, "tzpc.2", "dout_pclkd", CLK_GATE_IP4, 7, 0, 0), 66262306a36Sopenharmony_ci GATE(CLK_TZPC1, "tzpc.1", "dout_pclkp", CLK_GATE_IP4, 6, 0, 0), 66362306a36Sopenharmony_ci GATE(CLK_TZPC0, "tzpc.0", "dout_pclkm", CLK_GATE_IP4, 5, 0, 0), 66462306a36Sopenharmony_ci GATE(CLK_IEM_APC, "iem_apc", "dout_pclkp", CLK_GATE_IP4, 2, 0, 0), 66562306a36Sopenharmony_ci GATE(CLK_IEM_IEC, "iem_iec", "dout_pclkp", CLK_GATE_IP4, 1, 0, 0), 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci GATE(CLK_JPEG, "jpeg", "dout_hclkd", CLK_GATE_IP5, 29, 0, 0), 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_ci GATE(SCLK_SPDIF, "sclk_spdif", "mout_spdif", CLK_SRC_MASK0, 27, 67062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 67162306a36Sopenharmony_ci GATE(SCLK_AUDIO2, "sclk_audio2", "dout_audio2", CLK_SRC_MASK0, 26, 67262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 67362306a36Sopenharmony_ci GATE(SCLK_SPI1, "sclk_spi1", "dout_spi1", CLK_SRC_MASK0, 17, 67462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 67562306a36Sopenharmony_ci GATE(SCLK_UART3, "sclk_uart3", "dout_uart3", CLK_SRC_MASK0, 15, 67662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 67762306a36Sopenharmony_ci GATE(SCLK_MMC3, "sclk_mmc3", "dout_mmc3", CLK_SRC_MASK0, 11, 67862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 67962306a36Sopenharmony_ci GATE(SCLK_CSIS, "sclk_csis", "dout_csis", CLK_SRC_MASK0, 6, 68062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 68162306a36Sopenharmony_ci GATE(SCLK_DAC, "sclk_dac", "mout_dac", CLK_SRC_MASK0, 2, 68262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 68362306a36Sopenharmony_ci GATE(SCLK_HDMI, "sclk_hdmi", "mout_hdmi", CLK_SRC_MASK0, 0, 68462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 68562306a36Sopenharmony_ci}; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci/* S5P6442-specific clock gates. */ 68862306a36Sopenharmony_cistatic const struct samsung_gate_clock s5p6442_gate_clks[] __initconst = { 68962306a36Sopenharmony_ci GATE(CLK_JPEG, "jpeg", "dout_hclkd", CLK_GATE_IP0, 28, 0, 0), 69062306a36Sopenharmony_ci GATE(CLK_MFC, "mfc", "dout_hclkd", CLK_GATE_IP0, 16, 0, 0), 69162306a36Sopenharmony_ci GATE(CLK_G2D, "g2d", "dout_hclkd", CLK_GATE_IP0, 12, 0, 0), 69262306a36Sopenharmony_ci GATE(CLK_G3D, "g3d", "dout_hclkd", CLK_GATE_IP0, 8, 0, 0), 69362306a36Sopenharmony_ci GATE(CLK_IMEM, "imem", "dout_hclkd", CLK_GATE_IP0, 5, 0, 0), 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci GATE(CLK_ETB, "etb", "dout_hclkd", CLK_GATE_IP1, 31, 0, 0), 69662306a36Sopenharmony_ci GATE(CLK_ETM, "etm", "dout_hclkd", CLK_GATE_IP1, 30, 0, 0), 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci GATE(CLK_I2C1, "i2c1", "dout_pclkp", CLK_GATE_IP3, 8, 0, 0), 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_ci GATE(SCLK_DAC, "sclk_dac", "mout_vpll", CLK_SRC_MASK0, 2, 70162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0), 70262306a36Sopenharmony_ci}; 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci/* 70562306a36Sopenharmony_ci * Clock aliases for legacy clkdev look-up. 70662306a36Sopenharmony_ci * NOTE: Needed only to support legacy board files. 70762306a36Sopenharmony_ci */ 70862306a36Sopenharmony_cistatic const struct samsung_clock_alias s5pv210_aliases[] __initconst = { 70962306a36Sopenharmony_ci ALIAS(DOUT_APLL, NULL, "armclk"), 71062306a36Sopenharmony_ci ALIAS(DOUT_HCLKM, NULL, "hclk_msys"), 71162306a36Sopenharmony_ci ALIAS(MOUT_DMC0, NULL, "sclk_dmc0"), 71262306a36Sopenharmony_ci}; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci/* S5PV210-specific PLLs. */ 71562306a36Sopenharmony_cistatic const struct samsung_pll_clock s5pv210_pll_clks[] __initconst = { 71662306a36Sopenharmony_ci [apll] = PLL(pll_4508, FOUT_APLL, "fout_apll", "fin_pll", 71762306a36Sopenharmony_ci APLL_LOCK, APLL_CON0, NULL), 71862306a36Sopenharmony_ci [mpll] = PLL(pll_4502, FOUT_MPLL, "fout_mpll", "fin_pll", 71962306a36Sopenharmony_ci MPLL_LOCK, MPLL_CON, NULL), 72062306a36Sopenharmony_ci [epll] = PLL(pll_4600, FOUT_EPLL, "fout_epll", "fin_pll", 72162306a36Sopenharmony_ci EPLL_LOCK, EPLL_CON0, NULL), 72262306a36Sopenharmony_ci [vpll] = PLL(pll_4502, FOUT_VPLL, "fout_vpll", "mout_vpllsrc", 72362306a36Sopenharmony_ci VPLL_LOCK, VPLL_CON, NULL), 72462306a36Sopenharmony_ci}; 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci/* S5P6442-specific PLLs. */ 72762306a36Sopenharmony_cistatic const struct samsung_pll_clock s5p6442_pll_clks[] __initconst = { 72862306a36Sopenharmony_ci [apll] = PLL(pll_4502, FOUT_APLL, "fout_apll", "fin_pll", 72962306a36Sopenharmony_ci APLL_LOCK, APLL_CON0, NULL), 73062306a36Sopenharmony_ci [mpll] = PLL(pll_4502, FOUT_MPLL, "fout_mpll", "fin_pll", 73162306a36Sopenharmony_ci MPLL_LOCK, MPLL_CON, NULL), 73262306a36Sopenharmony_ci [epll] = PLL(pll_4500, FOUT_EPLL, "fout_epll", "fin_pll", 73362306a36Sopenharmony_ci EPLL_LOCK, EPLL_CON0, NULL), 73462306a36Sopenharmony_ci [vpll] = PLL(pll_4500, FOUT_VPLL, "fout_vpll", "fin_pll", 73562306a36Sopenharmony_ci VPLL_LOCK, VPLL_CON, NULL), 73662306a36Sopenharmony_ci}; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_cistatic void __init __s5pv210_clk_init(struct device_node *np, 73962306a36Sopenharmony_ci unsigned long xxti_f, 74062306a36Sopenharmony_ci unsigned long xusbxti_f, 74162306a36Sopenharmony_ci bool is_s5p6442) 74262306a36Sopenharmony_ci{ 74362306a36Sopenharmony_ci struct samsung_clk_provider *ctx; 74462306a36Sopenharmony_ci struct clk_hw **hws; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci ctx = samsung_clk_init(NULL, reg_base, NR_CLKS); 74762306a36Sopenharmony_ci hws = ctx->clk_data.hws; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_ci samsung_clk_register_mux(ctx, early_mux_clks, 75062306a36Sopenharmony_ci ARRAY_SIZE(early_mux_clks)); 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci if (is_s5p6442) { 75362306a36Sopenharmony_ci samsung_clk_register_fixed_rate(ctx, s5p6442_frate_clks, 75462306a36Sopenharmony_ci ARRAY_SIZE(s5p6442_frate_clks)); 75562306a36Sopenharmony_ci samsung_clk_register_pll(ctx, s5p6442_pll_clks, 75662306a36Sopenharmony_ci ARRAY_SIZE(s5p6442_pll_clks)); 75762306a36Sopenharmony_ci samsung_clk_register_mux(ctx, s5p6442_mux_clks, 75862306a36Sopenharmony_ci ARRAY_SIZE(s5p6442_mux_clks)); 75962306a36Sopenharmony_ci samsung_clk_register_div(ctx, s5p6442_div_clks, 76062306a36Sopenharmony_ci ARRAY_SIZE(s5p6442_div_clks)); 76162306a36Sopenharmony_ci samsung_clk_register_gate(ctx, s5p6442_gate_clks, 76262306a36Sopenharmony_ci ARRAY_SIZE(s5p6442_gate_clks)); 76362306a36Sopenharmony_ci } else { 76462306a36Sopenharmony_ci samsung_clk_register_fixed_rate(ctx, s5pv210_frate_clks, 76562306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_frate_clks)); 76662306a36Sopenharmony_ci samsung_clk_register_pll(ctx, s5pv210_pll_clks, 76762306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_pll_clks)); 76862306a36Sopenharmony_ci samsung_clk_register_mux(ctx, s5pv210_mux_clks, 76962306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_mux_clks)); 77062306a36Sopenharmony_ci samsung_clk_register_div(ctx, s5pv210_div_clks, 77162306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_div_clks)); 77262306a36Sopenharmony_ci samsung_clk_register_gate(ctx, s5pv210_gate_clks, 77362306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_gate_clks)); 77462306a36Sopenharmony_ci } 77562306a36Sopenharmony_ci 77662306a36Sopenharmony_ci samsung_clk_register_mux(ctx, mux_clks, ARRAY_SIZE(mux_clks)); 77762306a36Sopenharmony_ci samsung_clk_register_div(ctx, div_clks, ARRAY_SIZE(div_clks)); 77862306a36Sopenharmony_ci samsung_clk_register_gate(ctx, gate_clks, ARRAY_SIZE(gate_clks)); 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci samsung_clk_register_fixed_factor(ctx, ffactor_clks, 78162306a36Sopenharmony_ci ARRAY_SIZE(ffactor_clks)); 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_ci samsung_clk_register_alias(ctx, s5pv210_aliases, 78462306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_aliases)); 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci samsung_clk_sleep_init(reg_base, s5pv210_clk_regs, 78762306a36Sopenharmony_ci ARRAY_SIZE(s5pv210_clk_regs)); 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci samsung_clk_of_add_provider(np, ctx); 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci pr_info("%s clocks: mout_apll = %ld, mout_mpll = %ld\n" 79262306a36Sopenharmony_ci "\tmout_epll = %ld, mout_vpll = %ld\n", 79362306a36Sopenharmony_ci is_s5p6442 ? "S5P6442" : "S5PV210", 79462306a36Sopenharmony_ci clk_hw_get_rate(hws[MOUT_APLL]), 79562306a36Sopenharmony_ci clk_hw_get_rate(hws[MOUT_MPLL]), 79662306a36Sopenharmony_ci clk_hw_get_rate(hws[MOUT_EPLL]), 79762306a36Sopenharmony_ci clk_hw_get_rate(hws[MOUT_VPLL])); 79862306a36Sopenharmony_ci} 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_cistatic void __init s5pv210_clk_dt_init(struct device_node *np) 80162306a36Sopenharmony_ci{ 80262306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 80362306a36Sopenharmony_ci if (!reg_base) 80462306a36Sopenharmony_ci panic("%s: failed to map registers\n", __func__); 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci __s5pv210_clk_init(np, 0, 0, false); 80762306a36Sopenharmony_ci} 80862306a36Sopenharmony_ciCLK_OF_DECLARE(s5pv210_clk, "samsung,s5pv210-clock", s5pv210_clk_dt_init); 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_cistatic void __init s5p6442_clk_dt_init(struct device_node *np) 81162306a36Sopenharmony_ci{ 81262306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 81362306a36Sopenharmony_ci if (!reg_base) 81462306a36Sopenharmony_ci panic("%s: failed to map registers\n", __func__); 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci __s5pv210_clk_init(np, 0, 0, true); 81762306a36Sopenharmony_ci} 81862306a36Sopenharmony_ciCLK_OF_DECLARE(s5p6442_clk, "samsung,s5p6442-clock", s5p6442_clk_dt_init); 819