162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014 Tomasz Figa <t.figa@samsung.com>
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Based on Exynos Audio Subsystem Clock Controller driver:
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (c) 2013 Samsung Electronics Co., Ltd.
862306a36Sopenharmony_ci * Author: Padmavathi Venna <padma.v@samsung.com>
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci * Driver for Audio Subsystem Clock Controller of S5PV210-compatible SoCs.
1162306a36Sopenharmony_ci*/
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <linux/io.h>
1462306a36Sopenharmony_ci#include <linux/clk.h>
1562306a36Sopenharmony_ci#include <linux/clk-provider.h>
1662306a36Sopenharmony_ci#include <linux/of_address.h>
1762306a36Sopenharmony_ci#include <linux/syscore_ops.h>
1862306a36Sopenharmony_ci#include <linux/init.h>
1962306a36Sopenharmony_ci#include <linux/platform_device.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <dt-bindings/clock/s5pv210-audss.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(lock);
2462306a36Sopenharmony_cistatic void __iomem *reg_base;
2562306a36Sopenharmony_cistatic struct clk_hw_onecell_data *clk_data;
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define ASS_CLK_SRC 0x0
2862306a36Sopenharmony_ci#define ASS_CLK_DIV 0x4
2962306a36Sopenharmony_ci#define ASS_CLK_GATE 0x8
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
3262306a36Sopenharmony_cistatic unsigned long reg_save[][2] = {
3362306a36Sopenharmony_ci	{ASS_CLK_SRC,  0},
3462306a36Sopenharmony_ci	{ASS_CLK_DIV,  0},
3562306a36Sopenharmony_ci	{ASS_CLK_GATE, 0},
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic int s5pv210_audss_clk_suspend(void)
3962306a36Sopenharmony_ci{
4062306a36Sopenharmony_ci	int i;
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
4362306a36Sopenharmony_ci		reg_save[i][1] = readl(reg_base + reg_save[i][0]);
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci	return 0;
4662306a36Sopenharmony_ci}
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistatic void s5pv210_audss_clk_resume(void)
4962306a36Sopenharmony_ci{
5062306a36Sopenharmony_ci	int i;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
5362306a36Sopenharmony_ci		writel(reg_save[i][1], reg_base + reg_save[i][0]);
5462306a36Sopenharmony_ci}
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic struct syscore_ops s5pv210_audss_clk_syscore_ops = {
5762306a36Sopenharmony_ci	.suspend	= s5pv210_audss_clk_suspend,
5862306a36Sopenharmony_ci	.resume		= s5pv210_audss_clk_resume,
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci/* register s5pv210_audss clocks */
6362306a36Sopenharmony_cistatic int s5pv210_audss_clk_probe(struct platform_device *pdev)
6462306a36Sopenharmony_ci{
6562306a36Sopenharmony_ci	int i, ret = 0;
6662306a36Sopenharmony_ci	const char *mout_audss_p[2];
6762306a36Sopenharmony_ci	const char *mout_i2s_p[3];
6862306a36Sopenharmony_ci	const char *hclk_p;
6962306a36Sopenharmony_ci	struct clk_hw **clk_table;
7062306a36Sopenharmony_ci	struct clk *hclk, *pll_ref, *pll_in, *cdclk, *sclk_audio;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	reg_base = devm_platform_ioremap_resource(pdev, 0);
7362306a36Sopenharmony_ci	if (IS_ERR(reg_base))
7462306a36Sopenharmony_ci		return PTR_ERR(reg_base);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	clk_data = devm_kzalloc(&pdev->dev,
7762306a36Sopenharmony_ci				struct_size(clk_data, hws, AUDSS_MAX_CLKS),
7862306a36Sopenharmony_ci				GFP_KERNEL);
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	if (!clk_data)
8162306a36Sopenharmony_ci		return -ENOMEM;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	clk_data->num = AUDSS_MAX_CLKS;
8462306a36Sopenharmony_ci	clk_table = clk_data->hws;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	hclk = devm_clk_get(&pdev->dev, "hclk");
8762306a36Sopenharmony_ci	if (IS_ERR(hclk)) {
8862306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to get hclk clock\n");
8962306a36Sopenharmony_ci		return PTR_ERR(hclk);
9062306a36Sopenharmony_ci	}
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	pll_in = devm_clk_get(&pdev->dev, "fout_epll");
9362306a36Sopenharmony_ci	if (IS_ERR(pll_in)) {
9462306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to get fout_epll clock\n");
9562306a36Sopenharmony_ci		return PTR_ERR(pll_in);
9662306a36Sopenharmony_ci	}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio0");
9962306a36Sopenharmony_ci	if (IS_ERR(sclk_audio)) {
10062306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to get sclk_audio0 clock\n");
10162306a36Sopenharmony_ci		return PTR_ERR(sclk_audio);
10262306a36Sopenharmony_ci	}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	/* iiscdclk0 is an optional external I2S codec clock */
10562306a36Sopenharmony_ci	cdclk = devm_clk_get(&pdev->dev, "iiscdclk0");
10662306a36Sopenharmony_ci	pll_ref = devm_clk_get(&pdev->dev, "xxti");
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	if (!IS_ERR(pll_ref))
10962306a36Sopenharmony_ci		mout_audss_p[0] = __clk_get_name(pll_ref);
11062306a36Sopenharmony_ci	else
11162306a36Sopenharmony_ci		mout_audss_p[0] = "xxti";
11262306a36Sopenharmony_ci	mout_audss_p[1] = __clk_get_name(pll_in);
11362306a36Sopenharmony_ci	clk_table[CLK_MOUT_AUDSS] = clk_hw_register_mux(NULL, "mout_audss",
11462306a36Sopenharmony_ci				mout_audss_p, ARRAY_SIZE(mout_audss_p),
11562306a36Sopenharmony_ci				CLK_SET_RATE_NO_REPARENT,
11662306a36Sopenharmony_ci				reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	mout_i2s_p[0] = "mout_audss";
11962306a36Sopenharmony_ci	if (!IS_ERR(cdclk))
12062306a36Sopenharmony_ci		mout_i2s_p[1] = __clk_get_name(cdclk);
12162306a36Sopenharmony_ci	else
12262306a36Sopenharmony_ci		mout_i2s_p[1] = "iiscdclk0";
12362306a36Sopenharmony_ci	mout_i2s_p[2] = __clk_get_name(sclk_audio);
12462306a36Sopenharmony_ci	clk_table[CLK_MOUT_I2S_A] = clk_hw_register_mux(NULL, "mout_i2s_audss",
12562306a36Sopenharmony_ci				mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
12662306a36Sopenharmony_ci				CLK_SET_RATE_NO_REPARENT,
12762306a36Sopenharmony_ci				reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	clk_table[CLK_DOUT_AUD_BUS] = clk_hw_register_divider(NULL,
13062306a36Sopenharmony_ci				"dout_aud_bus", "mout_audss", 0,
13162306a36Sopenharmony_ci				reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
13262306a36Sopenharmony_ci	clk_table[CLK_DOUT_I2S_A] = clk_hw_register_divider(NULL,
13362306a36Sopenharmony_ci				"dout_i2s_audss", "mout_i2s_audss", 0,
13462306a36Sopenharmony_ci				reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	clk_table[CLK_I2S] = clk_hw_register_gate(NULL, "i2s_audss",
13762306a36Sopenharmony_ci				"dout_i2s_audss", CLK_SET_RATE_PARENT,
13862306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 6, 0, &lock);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	hclk_p = __clk_get_name(hclk);
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	clk_table[CLK_HCLK_I2S] = clk_hw_register_gate(NULL, "hclk_i2s_audss",
14362306a36Sopenharmony_ci				hclk_p, CLK_IGNORE_UNUSED,
14462306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 5, 0, &lock);
14562306a36Sopenharmony_ci	clk_table[CLK_HCLK_UART] = clk_hw_register_gate(NULL, "hclk_uart_audss",
14662306a36Sopenharmony_ci				hclk_p, CLK_IGNORE_UNUSED,
14762306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 4, 0, &lock);
14862306a36Sopenharmony_ci	clk_table[CLK_HCLK_HWA] = clk_hw_register_gate(NULL, "hclk_hwa_audss",
14962306a36Sopenharmony_ci				hclk_p, CLK_IGNORE_UNUSED,
15062306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 3, 0, &lock);
15162306a36Sopenharmony_ci	clk_table[CLK_HCLK_DMA] = clk_hw_register_gate(NULL, "hclk_dma_audss",
15262306a36Sopenharmony_ci				hclk_p, CLK_IGNORE_UNUSED,
15362306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 2, 0, &lock);
15462306a36Sopenharmony_ci	clk_table[CLK_HCLK_BUF] = clk_hw_register_gate(NULL, "hclk_buf_audss",
15562306a36Sopenharmony_ci				hclk_p, CLK_IGNORE_UNUSED,
15662306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 1, 0, &lock);
15762306a36Sopenharmony_ci	clk_table[CLK_HCLK_RP] = clk_hw_register_gate(NULL, "hclk_rp_audss",
15862306a36Sopenharmony_ci				hclk_p, CLK_IGNORE_UNUSED,
15962306a36Sopenharmony_ci				reg_base + ASS_CLK_GATE, 0, 0, &lock);
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	for (i = 0; i < clk_data->num; i++) {
16262306a36Sopenharmony_ci		if (IS_ERR(clk_table[i])) {
16362306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to register clock %d\n", i);
16462306a36Sopenharmony_ci			ret = PTR_ERR(clk_table[i]);
16562306a36Sopenharmony_ci			goto unregister;
16662306a36Sopenharmony_ci		}
16762306a36Sopenharmony_ci	}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	ret = of_clk_add_hw_provider(pdev->dev.of_node, of_clk_hw_onecell_get,
17062306a36Sopenharmony_ci				     clk_data);
17162306a36Sopenharmony_ci	if (ret) {
17262306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to add clock provider\n");
17362306a36Sopenharmony_ci		goto unregister;
17462306a36Sopenharmony_ci	}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
17762306a36Sopenharmony_ci	register_syscore_ops(&s5pv210_audss_clk_syscore_ops);
17862306a36Sopenharmony_ci#endif
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	return 0;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ciunregister:
18362306a36Sopenharmony_ci	for (i = 0; i < clk_data->num; i++) {
18462306a36Sopenharmony_ci		if (!IS_ERR(clk_table[i]))
18562306a36Sopenharmony_ci			clk_hw_unregister(clk_table[i]);
18662306a36Sopenharmony_ci	}
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	return ret;
18962306a36Sopenharmony_ci}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic const struct of_device_id s5pv210_audss_clk_of_match[] = {
19262306a36Sopenharmony_ci	{ .compatible = "samsung,s5pv210-audss-clock", },
19362306a36Sopenharmony_ci	{},
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic struct platform_driver s5pv210_audss_clk_driver = {
19762306a36Sopenharmony_ci	.driver	= {
19862306a36Sopenharmony_ci		.name = "s5pv210-audss-clk",
19962306a36Sopenharmony_ci		.suppress_bind_attrs = true,
20062306a36Sopenharmony_ci		.of_match_table = s5pv210_audss_clk_of_match,
20162306a36Sopenharmony_ci	},
20262306a36Sopenharmony_ci	.probe = s5pv210_audss_clk_probe,
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic int __init s5pv210_audss_clk_init(void)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	return platform_driver_register(&s5pv210_audss_clk_driver);
20862306a36Sopenharmony_ci}
20962306a36Sopenharmony_cicore_initcall(s5pv210_audss_clk_init);
210