162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013 Tomasz Figa <tomasz.figa at gmail.com>
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Common Clock Framework support for all S3C64xx SoCs.
662306a36Sopenharmony_ci*/
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/slab.h>
962306a36Sopenharmony_ci#include <linux/clk-provider.h>
1062306a36Sopenharmony_ci#include <linux/clk/samsung.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_address.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/clock/samsung,s3c64xx-clock.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "clk.h"
1762306a36Sopenharmony_ci#include "clk-pll.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/* S3C64xx clock controller register offsets. */
2062306a36Sopenharmony_ci#define APLL_LOCK		0x000
2162306a36Sopenharmony_ci#define MPLL_LOCK		0x004
2262306a36Sopenharmony_ci#define EPLL_LOCK		0x008
2362306a36Sopenharmony_ci#define APLL_CON		0x00c
2462306a36Sopenharmony_ci#define MPLL_CON		0x010
2562306a36Sopenharmony_ci#define EPLL_CON0		0x014
2662306a36Sopenharmony_ci#define EPLL_CON1		0x018
2762306a36Sopenharmony_ci#define CLK_SRC			0x01c
2862306a36Sopenharmony_ci#define CLK_DIV0		0x020
2962306a36Sopenharmony_ci#define CLK_DIV1		0x024
3062306a36Sopenharmony_ci#define CLK_DIV2		0x028
3162306a36Sopenharmony_ci#define HCLK_GATE		0x030
3262306a36Sopenharmony_ci#define PCLK_GATE		0x034
3362306a36Sopenharmony_ci#define SCLK_GATE		0x038
3462306a36Sopenharmony_ci#define MEM0_GATE		0x03c
3562306a36Sopenharmony_ci#define CLK_SRC2		0x10c
3662306a36Sopenharmony_ci#define OTHERS			0x900
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci/* Helper macros to define clock arrays. */
3962306a36Sopenharmony_ci#define FIXED_RATE_CLOCKS(name)	\
4062306a36Sopenharmony_ci		static struct samsung_fixed_rate_clock name[]
4162306a36Sopenharmony_ci#define MUX_CLOCKS(name)	\
4262306a36Sopenharmony_ci		static struct samsung_mux_clock name[]
4362306a36Sopenharmony_ci#define DIV_CLOCKS(name)	\
4462306a36Sopenharmony_ci		static struct samsung_div_clock name[]
4562306a36Sopenharmony_ci#define GATE_CLOCKS(name)	\
4662306a36Sopenharmony_ci		static struct samsung_gate_clock name[]
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/* Helper macros for gate types present on S3C64xx. */
4962306a36Sopenharmony_ci#define GATE_BUS(_id, cname, pname, o, b) \
5062306a36Sopenharmony_ci		GATE(_id, cname, pname, o, b, 0, 0)
5162306a36Sopenharmony_ci#define GATE_SCLK(_id, cname, pname, o, b) \
5262306a36Sopenharmony_ci		GATE(_id, cname, pname, o, b, CLK_SET_RATE_PARENT, 0)
5362306a36Sopenharmony_ci#define GATE_ON(_id, cname, pname, o, b) \
5462306a36Sopenharmony_ci		GATE(_id, cname, pname, o, b, CLK_IGNORE_UNUSED, 0)
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic void __iomem *reg_base;
5762306a36Sopenharmony_cistatic bool is_s3c6400;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci/*
6062306a36Sopenharmony_ci * List of controller registers to be saved and restored during
6162306a36Sopenharmony_ci * a suspend/resume cycle.
6262306a36Sopenharmony_ci */
6362306a36Sopenharmony_cistatic unsigned long s3c64xx_clk_regs[] __initdata = {
6462306a36Sopenharmony_ci	APLL_LOCK,
6562306a36Sopenharmony_ci	MPLL_LOCK,
6662306a36Sopenharmony_ci	EPLL_LOCK,
6762306a36Sopenharmony_ci	APLL_CON,
6862306a36Sopenharmony_ci	MPLL_CON,
6962306a36Sopenharmony_ci	EPLL_CON0,
7062306a36Sopenharmony_ci	EPLL_CON1,
7162306a36Sopenharmony_ci	CLK_SRC,
7262306a36Sopenharmony_ci	CLK_DIV0,
7362306a36Sopenharmony_ci	CLK_DIV1,
7462306a36Sopenharmony_ci	CLK_DIV2,
7562306a36Sopenharmony_ci	HCLK_GATE,
7662306a36Sopenharmony_ci	PCLK_GATE,
7762306a36Sopenharmony_ci	SCLK_GATE,
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic unsigned long s3c6410_clk_regs[] __initdata = {
8162306a36Sopenharmony_ci	CLK_SRC2,
8262306a36Sopenharmony_ci	MEM0_GATE,
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci/* List of parent clocks common for all S3C64xx SoCs. */
8662306a36Sopenharmony_ciPNAME(spi_mmc_p)	= { "mout_epll", "dout_mpll", "fin_pll", "clk27m" };
8762306a36Sopenharmony_ciPNAME(uart_p)		= { "mout_epll", "dout_mpll" };
8862306a36Sopenharmony_ciPNAME(audio0_p)		= { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk0",
8962306a36Sopenharmony_ci				"pcmcdclk0", "none", "none", "none" };
9062306a36Sopenharmony_ciPNAME(audio1_p)		= { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk1",
9162306a36Sopenharmony_ci				"pcmcdclk0", "none", "none", "none" };
9262306a36Sopenharmony_ciPNAME(mfc_p)		= { "hclkx2", "mout_epll" };
9362306a36Sopenharmony_ciPNAME(apll_p)		= { "fin_pll", "fout_apll" };
9462306a36Sopenharmony_ciPNAME(mpll_p)		= { "fin_pll", "fout_mpll" };
9562306a36Sopenharmony_ciPNAME(epll_p)		= { "fin_pll", "fout_epll" };
9662306a36Sopenharmony_ciPNAME(hclkx2_p)		= { "mout_mpll", "mout_apll" };
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci/* S3C6400-specific parent clocks. */
9962306a36Sopenharmony_ciPNAME(scaler_lcd_p6400)	= { "mout_epll", "dout_mpll", "none", "none" };
10062306a36Sopenharmony_ciPNAME(irda_p6400)	= { "mout_epll", "dout_mpll", "none", "clk48m" };
10162306a36Sopenharmony_ciPNAME(uhost_p6400)	= { "clk48m", "mout_epll", "dout_mpll", "none" };
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci/* S3C6410-specific parent clocks. */
10462306a36Sopenharmony_ciPNAME(clk27_p6410)	= { "clk27m", "fin_pll" };
10562306a36Sopenharmony_ciPNAME(scaler_lcd_p6410)	= { "mout_epll", "dout_mpll", "fin_pll", "none" };
10662306a36Sopenharmony_ciPNAME(irda_p6410)	= { "mout_epll", "dout_mpll", "fin_pll", "clk48m" };
10762306a36Sopenharmony_ciPNAME(uhost_p6410)	= { "clk48m", "mout_epll", "dout_mpll", "fin_pll" };
10862306a36Sopenharmony_ciPNAME(audio2_p6410)	= { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk2",
10962306a36Sopenharmony_ci				"pcmcdclk1", "none", "none", "none" };
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci/* Fixed rate clocks generated outside the SoC. */
11262306a36Sopenharmony_ciFIXED_RATE_CLOCKS(s3c64xx_fixed_rate_ext_clks) __initdata = {
11362306a36Sopenharmony_ci	FRATE(0, "fin_pll", NULL, 0, 0),
11462306a36Sopenharmony_ci	FRATE(0, "xusbxti", NULL, 0, 0),
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci/* Fixed rate clocks generated inside the SoC. */
11862306a36Sopenharmony_ciFIXED_RATE_CLOCKS(s3c64xx_fixed_rate_clks) __initdata = {
11962306a36Sopenharmony_ci	FRATE(CLK27M, "clk27m", NULL, 0, 27000000),
12062306a36Sopenharmony_ci	FRATE(CLK48M, "clk48m", NULL, 0, 48000000),
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/* List of clock muxes present on all S3C64xx SoCs. */
12462306a36Sopenharmony_ciMUX_CLOCKS(s3c64xx_mux_clks) __initdata = {
12562306a36Sopenharmony_ci	MUX_F(0, "mout_syncmux", hclkx2_p, OTHERS, 6, 1, 0, CLK_MUX_READ_ONLY),
12662306a36Sopenharmony_ci	MUX(MOUT_APLL, "mout_apll", apll_p, CLK_SRC, 0, 1),
12762306a36Sopenharmony_ci	MUX(MOUT_MPLL, "mout_mpll", mpll_p, CLK_SRC, 1, 1),
12862306a36Sopenharmony_ci	MUX(MOUT_EPLL, "mout_epll", epll_p, CLK_SRC, 2, 1),
12962306a36Sopenharmony_ci	MUX(MOUT_MFC, "mout_mfc", mfc_p, CLK_SRC, 4, 1),
13062306a36Sopenharmony_ci	MUX(MOUT_AUDIO0, "mout_audio0", audio0_p, CLK_SRC, 7, 3),
13162306a36Sopenharmony_ci	MUX(MOUT_AUDIO1, "mout_audio1", audio1_p, CLK_SRC, 10, 3),
13262306a36Sopenharmony_ci	MUX(MOUT_UART, "mout_uart", uart_p, CLK_SRC, 13, 1),
13362306a36Sopenharmony_ci	MUX(MOUT_SPI0, "mout_spi0", spi_mmc_p, CLK_SRC, 14, 2),
13462306a36Sopenharmony_ci	MUX(MOUT_SPI1, "mout_spi1", spi_mmc_p, CLK_SRC, 16, 2),
13562306a36Sopenharmony_ci	MUX(MOUT_MMC0, "mout_mmc0", spi_mmc_p, CLK_SRC, 18, 2),
13662306a36Sopenharmony_ci	MUX(MOUT_MMC1, "mout_mmc1", spi_mmc_p, CLK_SRC, 20, 2),
13762306a36Sopenharmony_ci	MUX(MOUT_MMC2, "mout_mmc2", spi_mmc_p, CLK_SRC, 22, 2),
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci/* List of clock muxes present on S3C6400. */
14162306a36Sopenharmony_ciMUX_CLOCKS(s3c6400_mux_clks) __initdata = {
14262306a36Sopenharmony_ci	MUX(MOUT_UHOST, "mout_uhost", uhost_p6400, CLK_SRC, 5, 2),
14362306a36Sopenharmony_ci	MUX(MOUT_IRDA, "mout_irda", irda_p6400, CLK_SRC, 24, 2),
14462306a36Sopenharmony_ci	MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6400, CLK_SRC, 26, 2),
14562306a36Sopenharmony_ci	MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6400, CLK_SRC, 28, 2),
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci/* List of clock muxes present on S3C6410. */
14962306a36Sopenharmony_ciMUX_CLOCKS(s3c6410_mux_clks) __initdata = {
15062306a36Sopenharmony_ci	MUX(MOUT_UHOST, "mout_uhost", uhost_p6410, CLK_SRC, 5, 2),
15162306a36Sopenharmony_ci	MUX(MOUT_IRDA, "mout_irda", irda_p6410, CLK_SRC, 24, 2),
15262306a36Sopenharmony_ci	MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6410, CLK_SRC, 26, 2),
15362306a36Sopenharmony_ci	MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6410, CLK_SRC, 28, 2),
15462306a36Sopenharmony_ci	MUX(MOUT_DAC27, "mout_dac27", clk27_p6410, CLK_SRC, 30, 1),
15562306a36Sopenharmony_ci	MUX(MOUT_TV27, "mout_tv27", clk27_p6410, CLK_SRC, 31, 1),
15662306a36Sopenharmony_ci	MUX(MOUT_AUDIO2, "mout_audio2", audio2_p6410, CLK_SRC2, 0, 3),
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci/* List of clock dividers present on all S3C64xx SoCs. */
16062306a36Sopenharmony_ciDIV_CLOCKS(s3c64xx_div_clks) __initdata = {
16162306a36Sopenharmony_ci	DIV(DOUT_MPLL, "dout_mpll", "mout_mpll", CLK_DIV0, 4, 1),
16262306a36Sopenharmony_ci	DIV(HCLKX2, "hclkx2", "mout_syncmux", CLK_DIV0, 9, 3),
16362306a36Sopenharmony_ci	DIV(HCLK, "hclk", "hclkx2", CLK_DIV0, 8, 1),
16462306a36Sopenharmony_ci	DIV(PCLK, "pclk", "hclkx2", CLK_DIV0, 12, 4),
16562306a36Sopenharmony_ci	DIV(DOUT_SECUR, "dout_secur", "hclkx2", CLK_DIV0, 18, 2),
16662306a36Sopenharmony_ci	DIV(DOUT_CAM, "dout_cam", "hclkx2", CLK_DIV0, 20, 4),
16762306a36Sopenharmony_ci	DIV(DOUT_JPEG, "dout_jpeg", "hclkx2", CLK_DIV0, 24, 4),
16862306a36Sopenharmony_ci	DIV(DOUT_MFC, "dout_mfc", "mout_mfc", CLK_DIV0, 28, 4),
16962306a36Sopenharmony_ci	DIV(DOUT_MMC0, "dout_mmc0", "mout_mmc0", CLK_DIV1, 0, 4),
17062306a36Sopenharmony_ci	DIV(DOUT_MMC1, "dout_mmc1", "mout_mmc1", CLK_DIV1, 4, 4),
17162306a36Sopenharmony_ci	DIV(DOUT_MMC2, "dout_mmc2", "mout_mmc2", CLK_DIV1, 8, 4),
17262306a36Sopenharmony_ci	DIV(DOUT_LCD, "dout_lcd", "mout_lcd", CLK_DIV1, 12, 4),
17362306a36Sopenharmony_ci	DIV(DOUT_SCALER, "dout_scaler", "mout_scaler", CLK_DIV1, 16, 4),
17462306a36Sopenharmony_ci	DIV(DOUT_UHOST, "dout_uhost", "mout_uhost", CLK_DIV1, 20, 4),
17562306a36Sopenharmony_ci	DIV(DOUT_SPI0, "dout_spi0", "mout_spi0", CLK_DIV2, 0, 4),
17662306a36Sopenharmony_ci	DIV(DOUT_SPI1, "dout_spi1", "mout_spi1", CLK_DIV2, 4, 4),
17762306a36Sopenharmony_ci	DIV(DOUT_AUDIO0, "dout_audio0", "mout_audio0", CLK_DIV2, 8, 4),
17862306a36Sopenharmony_ci	DIV(DOUT_AUDIO1, "dout_audio1", "mout_audio1", CLK_DIV2, 12, 4),
17962306a36Sopenharmony_ci	DIV(DOUT_UART, "dout_uart", "mout_uart", CLK_DIV2, 16, 4),
18062306a36Sopenharmony_ci	DIV(DOUT_IRDA, "dout_irda", "mout_irda", CLK_DIV2, 20, 4),
18162306a36Sopenharmony_ci};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci/* List of clock dividers present on S3C6400. */
18462306a36Sopenharmony_ciDIV_CLOCKS(s3c6400_div_clks) __initdata = {
18562306a36Sopenharmony_ci	DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 3),
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci/* List of clock dividers present on S3C6410. */
18962306a36Sopenharmony_ciDIV_CLOCKS(s3c6410_div_clks) __initdata = {
19062306a36Sopenharmony_ci	DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 4),
19162306a36Sopenharmony_ci	DIV(DOUT_FIMC, "dout_fimc", "hclk", CLK_DIV1, 24, 4),
19262306a36Sopenharmony_ci	DIV(DOUT_AUDIO2, "dout_audio2", "mout_audio2", CLK_DIV2, 24, 4),
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci/* List of clock gates present on all S3C64xx SoCs. */
19662306a36Sopenharmony_ciGATE_CLOCKS(s3c64xx_gate_clks) __initdata = {
19762306a36Sopenharmony_ci	GATE_BUS(HCLK_UHOST, "hclk_uhost", "hclk", HCLK_GATE, 29),
19862306a36Sopenharmony_ci	GATE_BUS(HCLK_SECUR, "hclk_secur", "hclk", HCLK_GATE, 28),
19962306a36Sopenharmony_ci	GATE_BUS(HCLK_SDMA1, "hclk_sdma1", "hclk", HCLK_GATE, 27),
20062306a36Sopenharmony_ci	GATE_BUS(HCLK_SDMA0, "hclk_sdma0", "hclk", HCLK_GATE, 26),
20162306a36Sopenharmony_ci	GATE_ON(HCLK_DDR1, "hclk_ddr1", "hclk", HCLK_GATE, 24),
20262306a36Sopenharmony_ci	GATE_BUS(HCLK_USB, "hclk_usb", "hclk", HCLK_GATE, 20),
20362306a36Sopenharmony_ci	GATE_BUS(HCLK_HSMMC2, "hclk_hsmmc2", "hclk", HCLK_GATE, 19),
20462306a36Sopenharmony_ci	GATE_BUS(HCLK_HSMMC1, "hclk_hsmmc1", "hclk", HCLK_GATE, 18),
20562306a36Sopenharmony_ci	GATE_BUS(HCLK_HSMMC0, "hclk_hsmmc0", "hclk", HCLK_GATE, 17),
20662306a36Sopenharmony_ci	GATE_BUS(HCLK_MDP, "hclk_mdp", "hclk", HCLK_GATE, 16),
20762306a36Sopenharmony_ci	GATE_BUS(HCLK_DHOST, "hclk_dhost", "hclk", HCLK_GATE, 15),
20862306a36Sopenharmony_ci	GATE_BUS(HCLK_IHOST, "hclk_ihost", "hclk", HCLK_GATE, 14),
20962306a36Sopenharmony_ci	GATE_BUS(HCLK_DMA1, "hclk_dma1", "hclk", HCLK_GATE, 13),
21062306a36Sopenharmony_ci	GATE_BUS(HCLK_DMA0, "hclk_dma0", "hclk", HCLK_GATE, 12),
21162306a36Sopenharmony_ci	GATE_BUS(HCLK_JPEG, "hclk_jpeg", "hclk", HCLK_GATE, 11),
21262306a36Sopenharmony_ci	GATE_BUS(HCLK_CAMIF, "hclk_camif", "hclk", HCLK_GATE, 10),
21362306a36Sopenharmony_ci	GATE_BUS(HCLK_SCALER, "hclk_scaler", "hclk", HCLK_GATE, 9),
21462306a36Sopenharmony_ci	GATE_BUS(HCLK_2D, "hclk_2d", "hclk", HCLK_GATE, 8),
21562306a36Sopenharmony_ci	GATE_BUS(HCLK_TV, "hclk_tv", "hclk", HCLK_GATE, 7),
21662306a36Sopenharmony_ci	GATE_BUS(HCLK_POST0, "hclk_post0", "hclk", HCLK_GATE, 5),
21762306a36Sopenharmony_ci	GATE_BUS(HCLK_ROT, "hclk_rot", "hclk", HCLK_GATE, 4),
21862306a36Sopenharmony_ci	GATE_BUS(HCLK_LCD, "hclk_lcd", "hclk", HCLK_GATE, 3),
21962306a36Sopenharmony_ci	GATE_BUS(HCLK_TZIC, "hclk_tzic", "hclk", HCLK_GATE, 2),
22062306a36Sopenharmony_ci	GATE_ON(HCLK_INTC, "hclk_intc", "hclk", HCLK_GATE, 1),
22162306a36Sopenharmony_ci	GATE_ON(PCLK_SKEY, "pclk_skey", "pclk", PCLK_GATE, 24),
22262306a36Sopenharmony_ci	GATE_ON(PCLK_CHIPID, "pclk_chipid", "pclk", PCLK_GATE, 23),
22362306a36Sopenharmony_ci	GATE_BUS(PCLK_SPI1, "pclk_spi1", "pclk", PCLK_GATE, 22),
22462306a36Sopenharmony_ci	GATE_BUS(PCLK_SPI0, "pclk_spi0", "pclk", PCLK_GATE, 21),
22562306a36Sopenharmony_ci	GATE_BUS(PCLK_HSIRX, "pclk_hsirx", "pclk", PCLK_GATE, 20),
22662306a36Sopenharmony_ci	GATE_BUS(PCLK_HSITX, "pclk_hsitx", "pclk", PCLK_GATE, 19),
22762306a36Sopenharmony_ci	GATE_ON(PCLK_GPIO, "pclk_gpio", "pclk", PCLK_GATE, 18),
22862306a36Sopenharmony_ci	GATE_BUS(PCLK_IIC0, "pclk_iic0", "pclk", PCLK_GATE, 17),
22962306a36Sopenharmony_ci	GATE_BUS(PCLK_IIS1, "pclk_iis1", "pclk", PCLK_GATE, 16),
23062306a36Sopenharmony_ci	GATE_BUS(PCLK_IIS0, "pclk_iis0", "pclk", PCLK_GATE, 15),
23162306a36Sopenharmony_ci	GATE_BUS(PCLK_AC97, "pclk_ac97", "pclk", PCLK_GATE, 14),
23262306a36Sopenharmony_ci	GATE_BUS(PCLK_TZPC, "pclk_tzpc", "pclk", PCLK_GATE, 13),
23362306a36Sopenharmony_ci	GATE_BUS(PCLK_TSADC, "pclk_tsadc", "pclk", PCLK_GATE, 12),
23462306a36Sopenharmony_ci	GATE_BUS(PCLK_KEYPAD, "pclk_keypad", "pclk", PCLK_GATE, 11),
23562306a36Sopenharmony_ci	GATE_BUS(PCLK_IRDA, "pclk_irda", "pclk", PCLK_GATE, 10),
23662306a36Sopenharmony_ci	GATE_BUS(PCLK_PCM1, "pclk_pcm1", "pclk", PCLK_GATE, 9),
23762306a36Sopenharmony_ci	GATE_BUS(PCLK_PCM0, "pclk_pcm0", "pclk", PCLK_GATE, 8),
23862306a36Sopenharmony_ci	GATE_BUS(PCLK_PWM, "pclk_pwm", "pclk", PCLK_GATE, 7),
23962306a36Sopenharmony_ci	GATE_BUS(PCLK_RTC, "pclk_rtc", "pclk", PCLK_GATE, 6),
24062306a36Sopenharmony_ci	GATE_BUS(PCLK_WDT, "pclk_wdt", "pclk", PCLK_GATE, 5),
24162306a36Sopenharmony_ci	GATE_BUS(PCLK_UART3, "pclk_uart3", "pclk", PCLK_GATE, 4),
24262306a36Sopenharmony_ci	GATE_BUS(PCLK_UART2, "pclk_uart2", "pclk", PCLK_GATE, 3),
24362306a36Sopenharmony_ci	GATE_BUS(PCLK_UART1, "pclk_uart1", "pclk", PCLK_GATE, 2),
24462306a36Sopenharmony_ci	GATE_BUS(PCLK_UART0, "pclk_uart0", "pclk", PCLK_GATE, 1),
24562306a36Sopenharmony_ci	GATE_BUS(PCLK_MFC, "pclk_mfc", "pclk", PCLK_GATE, 0),
24662306a36Sopenharmony_ci	GATE_SCLK(SCLK_UHOST, "sclk_uhost", "dout_uhost", SCLK_GATE, 30),
24762306a36Sopenharmony_ci	GATE_SCLK(SCLK_MMC2_48, "sclk_mmc2_48", "clk48m", SCLK_GATE, 29),
24862306a36Sopenharmony_ci	GATE_SCLK(SCLK_MMC1_48, "sclk_mmc1_48", "clk48m", SCLK_GATE, 28),
24962306a36Sopenharmony_ci	GATE_SCLK(SCLK_MMC0_48, "sclk_mmc0_48", "clk48m", SCLK_GATE, 27),
25062306a36Sopenharmony_ci	GATE_SCLK(SCLK_MMC2, "sclk_mmc2", "dout_mmc2", SCLK_GATE, 26),
25162306a36Sopenharmony_ci	GATE_SCLK(SCLK_MMC1, "sclk_mmc1", "dout_mmc1", SCLK_GATE, 25),
25262306a36Sopenharmony_ci	GATE_SCLK(SCLK_MMC0, "sclk_mmc0", "dout_mmc0", SCLK_GATE, 24),
25362306a36Sopenharmony_ci	GATE_SCLK(SCLK_SPI1_48, "sclk_spi1_48", "clk48m", SCLK_GATE, 23),
25462306a36Sopenharmony_ci	GATE_SCLK(SCLK_SPI0_48, "sclk_spi0_48", "clk48m", SCLK_GATE, 22),
25562306a36Sopenharmony_ci	GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21),
25662306a36Sopenharmony_ci	GATE_SCLK(SCLK_SPI0, "sclk_spi0", "dout_spi0", SCLK_GATE, 20),
25762306a36Sopenharmony_ci	GATE_SCLK(SCLK_DAC27, "sclk_dac27", "mout_dac27", SCLK_GATE, 19),
25862306a36Sopenharmony_ci	GATE_SCLK(SCLK_TV27, "sclk_tv27", "mout_tv27", SCLK_GATE, 18),
25962306a36Sopenharmony_ci	GATE_SCLK(SCLK_SCALER27, "sclk_scaler27", "clk27m", SCLK_GATE, 17),
26062306a36Sopenharmony_ci	GATE_SCLK(SCLK_SCALER, "sclk_scaler", "dout_scaler", SCLK_GATE, 16),
26162306a36Sopenharmony_ci	GATE_SCLK(SCLK_LCD27, "sclk_lcd27", "clk27m", SCLK_GATE, 15),
26262306a36Sopenharmony_ci	GATE_SCLK(SCLK_LCD, "sclk_lcd", "dout_lcd", SCLK_GATE, 14),
26362306a36Sopenharmony_ci	GATE_SCLK(SCLK_POST0_27, "sclk_post0_27", "clk27m", SCLK_GATE, 12),
26462306a36Sopenharmony_ci	GATE_SCLK(SCLK_POST0, "sclk_post0", "dout_lcd", SCLK_GATE, 10),
26562306a36Sopenharmony_ci	GATE_SCLK(SCLK_AUDIO1, "sclk_audio1", "dout_audio1", SCLK_GATE, 9),
26662306a36Sopenharmony_ci	GATE_SCLK(SCLK_AUDIO0, "sclk_audio0", "dout_audio0", SCLK_GATE, 8),
26762306a36Sopenharmony_ci	GATE_SCLK(SCLK_SECUR, "sclk_secur", "dout_secur", SCLK_GATE, 7),
26862306a36Sopenharmony_ci	GATE_SCLK(SCLK_IRDA, "sclk_irda", "dout_irda", SCLK_GATE, 6),
26962306a36Sopenharmony_ci	GATE_SCLK(SCLK_UART, "sclk_uart", "dout_uart", SCLK_GATE, 5),
27062306a36Sopenharmony_ci	GATE_SCLK(SCLK_MFC, "sclk_mfc", "dout_mfc", SCLK_GATE, 3),
27162306a36Sopenharmony_ci	GATE_SCLK(SCLK_CAM, "sclk_cam", "dout_cam", SCLK_GATE, 2),
27262306a36Sopenharmony_ci	GATE_SCLK(SCLK_JPEG, "sclk_jpeg", "dout_jpeg", SCLK_GATE, 1),
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci/* List of clock gates present on S3C6400. */
27662306a36Sopenharmony_ciGATE_CLOCKS(s3c6400_gate_clks) __initdata = {
27762306a36Sopenharmony_ci	GATE_ON(HCLK_DDR0, "hclk_ddr0", "hclk", HCLK_GATE, 23),
27862306a36Sopenharmony_ci	GATE_SCLK(SCLK_ONENAND, "sclk_onenand", "parent", SCLK_GATE, 4),
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci/* List of clock gates present on S3C6410. */
28262306a36Sopenharmony_ciGATE_CLOCKS(s3c6410_gate_clks) __initdata = {
28362306a36Sopenharmony_ci	GATE_BUS(HCLK_3DSE, "hclk_3dse", "hclk", HCLK_GATE, 31),
28462306a36Sopenharmony_ci	GATE_ON(HCLK_IROM, "hclk_irom", "hclk", HCLK_GATE, 25),
28562306a36Sopenharmony_ci	GATE_ON(HCLK_MEM1, "hclk_mem1", "hclk", HCLK_GATE, 22),
28662306a36Sopenharmony_ci	GATE_ON(HCLK_MEM0, "hclk_mem0", "hclk", HCLK_GATE, 21),
28762306a36Sopenharmony_ci	GATE_BUS(HCLK_MFC, "hclk_mfc", "hclk", HCLK_GATE, 0),
28862306a36Sopenharmony_ci	GATE_BUS(PCLK_IIC1, "pclk_iic1", "pclk", PCLK_GATE, 27),
28962306a36Sopenharmony_ci	GATE_BUS(PCLK_IIS2, "pclk_iis2", "pclk", PCLK_GATE, 26),
29062306a36Sopenharmony_ci	GATE_SCLK(SCLK_FIMC, "sclk_fimc", "dout_fimc", SCLK_GATE, 13),
29162306a36Sopenharmony_ci	GATE_SCLK(SCLK_AUDIO2, "sclk_audio2", "dout_audio2", SCLK_GATE, 11),
29262306a36Sopenharmony_ci	GATE_BUS(MEM0_CFCON, "mem0_cfcon", "hclk_mem0", MEM0_GATE, 5),
29362306a36Sopenharmony_ci	GATE_BUS(MEM0_ONENAND1, "mem0_onenand1", "hclk_mem0", MEM0_GATE, 4),
29462306a36Sopenharmony_ci	GATE_BUS(MEM0_ONENAND0, "mem0_onenand0", "hclk_mem0", MEM0_GATE, 3),
29562306a36Sopenharmony_ci	GATE_BUS(MEM0_NFCON, "mem0_nfcon", "hclk_mem0", MEM0_GATE, 2),
29662306a36Sopenharmony_ci	GATE_ON(MEM0_SROM, "mem0_srom", "hclk_mem0", MEM0_GATE, 1),
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci/* List of PLL clocks. */
30062306a36Sopenharmony_cistatic struct samsung_pll_clock s3c64xx_pll_clks[] __initdata = {
30162306a36Sopenharmony_ci	PLL(pll_6552, FOUT_APLL, "fout_apll", "fin_pll",
30262306a36Sopenharmony_ci					APLL_LOCK, APLL_CON, NULL),
30362306a36Sopenharmony_ci	PLL(pll_6552, FOUT_MPLL, "fout_mpll", "fin_pll",
30462306a36Sopenharmony_ci					MPLL_LOCK, MPLL_CON, NULL),
30562306a36Sopenharmony_ci	PLL(pll_6553, FOUT_EPLL, "fout_epll", "fin_pll",
30662306a36Sopenharmony_ci					EPLL_LOCK, EPLL_CON0, NULL),
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci/* Aliases for common s3c64xx clocks. */
31062306a36Sopenharmony_cistatic struct samsung_clock_alias s3c64xx_clock_aliases[] = {
31162306a36Sopenharmony_ci	ALIAS(FOUT_APLL, NULL, "fout_apll"),
31262306a36Sopenharmony_ci	ALIAS(FOUT_MPLL, NULL, "fout_mpll"),
31362306a36Sopenharmony_ci	ALIAS(FOUT_EPLL, NULL, "fout_epll"),
31462306a36Sopenharmony_ci	ALIAS(MOUT_EPLL, NULL, "mout_epll"),
31562306a36Sopenharmony_ci	ALIAS(DOUT_MPLL, NULL, "dout_mpll"),
31662306a36Sopenharmony_ci	ALIAS(HCLKX2, NULL, "hclk2"),
31762306a36Sopenharmony_ci	ALIAS(HCLK, NULL, "hclk"),
31862306a36Sopenharmony_ci	ALIAS(PCLK, NULL, "pclk"),
31962306a36Sopenharmony_ci	ALIAS(PCLK, NULL, "clk_uart_baud2"),
32062306a36Sopenharmony_ci	ALIAS(ARMCLK, NULL, "armclk"),
32162306a36Sopenharmony_ci	ALIAS(HCLK_UHOST, "s3c2410-ohci", "usb-host"),
32262306a36Sopenharmony_ci	ALIAS(HCLK_USB, "s3c-hsotg", "otg"),
32362306a36Sopenharmony_ci	ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "hsmmc"),
32462306a36Sopenharmony_ci	ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "mmc_busclk.0"),
32562306a36Sopenharmony_ci	ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "hsmmc"),
32662306a36Sopenharmony_ci	ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.0"),
32762306a36Sopenharmony_ci	ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "hsmmc"),
32862306a36Sopenharmony_ci	ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "mmc_busclk.0"),
32962306a36Sopenharmony_ci	ALIAS(HCLK_DMA1, "dma-pl080s.1", "apb_pclk"),
33062306a36Sopenharmony_ci	ALIAS(HCLK_DMA0, "dma-pl080s.0", "apb_pclk"),
33162306a36Sopenharmony_ci	ALIAS(HCLK_CAMIF, "s3c-camif", "camif"),
33262306a36Sopenharmony_ci	ALIAS(HCLK_LCD, "s3c-fb", "lcd"),
33362306a36Sopenharmony_ci	ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi"),
33462306a36Sopenharmony_ci	ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi"),
33562306a36Sopenharmony_ci	ALIAS(PCLK_IIC0, "s3c2440-i2c.0", "i2c"),
33662306a36Sopenharmony_ci	ALIAS(PCLK_IIS1, "samsung-i2s.1", "iis"),
33762306a36Sopenharmony_ci	ALIAS(PCLK_IIS0, "samsung-i2s.0", "iis"),
33862306a36Sopenharmony_ci	ALIAS(PCLK_AC97, "samsung-ac97", "ac97"),
33962306a36Sopenharmony_ci	ALIAS(PCLK_TSADC, "s3c64xx-adc", "adc"),
34062306a36Sopenharmony_ci	ALIAS(PCLK_KEYPAD, "samsung-keypad", "keypad"),
34162306a36Sopenharmony_ci	ALIAS(PCLK_PCM1, "samsung-pcm.1", "pcm"),
34262306a36Sopenharmony_ci	ALIAS(PCLK_PCM0, "samsung-pcm.0", "pcm"),
34362306a36Sopenharmony_ci	ALIAS(PCLK_PWM, NULL, "timers"),
34462306a36Sopenharmony_ci	ALIAS(PCLK_RTC, "s3c64xx-rtc", "rtc"),
34562306a36Sopenharmony_ci	ALIAS(PCLK_WDT, NULL, "watchdog"),
34662306a36Sopenharmony_ci	ALIAS(PCLK_UART3, "s3c6400-uart.3", "uart"),
34762306a36Sopenharmony_ci	ALIAS(PCLK_UART2, "s3c6400-uart.2", "uart"),
34862306a36Sopenharmony_ci	ALIAS(PCLK_UART1, "s3c6400-uart.1", "uart"),
34962306a36Sopenharmony_ci	ALIAS(PCLK_UART0, "s3c6400-uart.0", "uart"),
35062306a36Sopenharmony_ci	ALIAS(SCLK_UHOST, "s3c2410-ohci", "usb-bus-host"),
35162306a36Sopenharmony_ci	ALIAS(SCLK_MMC2, "s3c-sdhci.2", "mmc_busclk.2"),
35262306a36Sopenharmony_ci	ALIAS(SCLK_MMC1, "s3c-sdhci.1", "mmc_busclk.2"),
35362306a36Sopenharmony_ci	ALIAS(SCLK_MMC0, "s3c-sdhci.0", "mmc_busclk.2"),
35462306a36Sopenharmony_ci	ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi_busclk0"),
35562306a36Sopenharmony_ci	ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi_busclk2"),
35662306a36Sopenharmony_ci	ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi_busclk0"),
35762306a36Sopenharmony_ci	ALIAS(SCLK_SPI0, "s3c6410-spi.0", "spi_busclk2"),
35862306a36Sopenharmony_ci	ALIAS(SCLK_AUDIO1, "samsung-pcm.1", "audio-bus"),
35962306a36Sopenharmony_ci	ALIAS(SCLK_AUDIO1, "samsung-i2s.1", "audio-bus"),
36062306a36Sopenharmony_ci	ALIAS(SCLK_AUDIO0, "samsung-pcm.0", "audio-bus"),
36162306a36Sopenharmony_ci	ALIAS(SCLK_AUDIO0, "samsung-i2s.0", "audio-bus"),
36262306a36Sopenharmony_ci	ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
36362306a36Sopenharmony_ci	ALIAS(SCLK_CAM, "s3c-camif", "camera"),
36462306a36Sopenharmony_ci};
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci/* Aliases for s3c6400-specific clocks. */
36762306a36Sopenharmony_cistatic struct samsung_clock_alias s3c6400_clock_aliases[] = {
36862306a36Sopenharmony_ci	/* Nothing to place here yet. */
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci/* Aliases for s3c6410-specific clocks. */
37262306a36Sopenharmony_cistatic struct samsung_clock_alias s3c6410_clock_aliases[] = {
37362306a36Sopenharmony_ci	ALIAS(PCLK_IIC1, "s3c2440-i2c.1", "i2c"),
37462306a36Sopenharmony_ci	ALIAS(PCLK_IIS2, "samsung-i2s.2", "iis"),
37562306a36Sopenharmony_ci	ALIAS(SCLK_FIMC, "s3c-camif", "fimc"),
37662306a36Sopenharmony_ci	ALIAS(SCLK_AUDIO2, "samsung-i2s.2", "audio-bus"),
37762306a36Sopenharmony_ci	ALIAS(MEM0_SROM, NULL, "srom"),
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic void __init s3c64xx_clk_register_fixed_ext(
38162306a36Sopenharmony_ci				struct samsung_clk_provider *ctx,
38262306a36Sopenharmony_ci				unsigned long fin_pll_f,
38362306a36Sopenharmony_ci				unsigned long xusbxti_f)
38462306a36Sopenharmony_ci{
38562306a36Sopenharmony_ci	s3c64xx_fixed_rate_ext_clks[0].fixed_rate = fin_pll_f;
38662306a36Sopenharmony_ci	s3c64xx_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
38762306a36Sopenharmony_ci	samsung_clk_register_fixed_rate(ctx, s3c64xx_fixed_rate_ext_clks,
38862306a36Sopenharmony_ci				ARRAY_SIZE(s3c64xx_fixed_rate_ext_clks));
38962306a36Sopenharmony_ci}
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci/* Register s3c64xx clocks. */
39262306a36Sopenharmony_civoid __init s3c64xx_clk_init(struct device_node *np, unsigned long xtal_f,
39362306a36Sopenharmony_ci			     unsigned long xusbxti_f, bool s3c6400,
39462306a36Sopenharmony_ci			     void __iomem *base)
39562306a36Sopenharmony_ci{
39662306a36Sopenharmony_ci	struct samsung_clk_provider *ctx;
39762306a36Sopenharmony_ci	struct clk_hw **hws;
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	reg_base = base;
40062306a36Sopenharmony_ci	is_s3c6400 = s3c6400;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	if (np) {
40362306a36Sopenharmony_ci		reg_base = of_iomap(np, 0);
40462306a36Sopenharmony_ci		if (!reg_base)
40562306a36Sopenharmony_ci			panic("%s: failed to map registers\n", __func__);
40662306a36Sopenharmony_ci	}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	ctx = samsung_clk_init(NULL, reg_base, NR_CLKS);
40962306a36Sopenharmony_ci	hws = ctx->clk_data.hws;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	/* Register external clocks. */
41262306a36Sopenharmony_ci	if (!np)
41362306a36Sopenharmony_ci		s3c64xx_clk_register_fixed_ext(ctx, xtal_f, xusbxti_f);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/* Register PLLs. */
41662306a36Sopenharmony_ci	samsung_clk_register_pll(ctx, s3c64xx_pll_clks,
41762306a36Sopenharmony_ci				ARRAY_SIZE(s3c64xx_pll_clks));
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	/* Register common internal clocks. */
42062306a36Sopenharmony_ci	samsung_clk_register_fixed_rate(ctx, s3c64xx_fixed_rate_clks,
42162306a36Sopenharmony_ci					ARRAY_SIZE(s3c64xx_fixed_rate_clks));
42262306a36Sopenharmony_ci	samsung_clk_register_mux(ctx, s3c64xx_mux_clks,
42362306a36Sopenharmony_ci					ARRAY_SIZE(s3c64xx_mux_clks));
42462306a36Sopenharmony_ci	samsung_clk_register_div(ctx, s3c64xx_div_clks,
42562306a36Sopenharmony_ci					ARRAY_SIZE(s3c64xx_div_clks));
42662306a36Sopenharmony_ci	samsung_clk_register_gate(ctx, s3c64xx_gate_clks,
42762306a36Sopenharmony_ci					ARRAY_SIZE(s3c64xx_gate_clks));
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	/* Register SoC-specific clocks. */
43062306a36Sopenharmony_ci	if (is_s3c6400) {
43162306a36Sopenharmony_ci		samsung_clk_register_mux(ctx, s3c6400_mux_clks,
43262306a36Sopenharmony_ci					ARRAY_SIZE(s3c6400_mux_clks));
43362306a36Sopenharmony_ci		samsung_clk_register_div(ctx, s3c6400_div_clks,
43462306a36Sopenharmony_ci					ARRAY_SIZE(s3c6400_div_clks));
43562306a36Sopenharmony_ci		samsung_clk_register_gate(ctx, s3c6400_gate_clks,
43662306a36Sopenharmony_ci					ARRAY_SIZE(s3c6400_gate_clks));
43762306a36Sopenharmony_ci		samsung_clk_register_alias(ctx, s3c6400_clock_aliases,
43862306a36Sopenharmony_ci					ARRAY_SIZE(s3c6400_clock_aliases));
43962306a36Sopenharmony_ci	} else {
44062306a36Sopenharmony_ci		samsung_clk_register_mux(ctx, s3c6410_mux_clks,
44162306a36Sopenharmony_ci					ARRAY_SIZE(s3c6410_mux_clks));
44262306a36Sopenharmony_ci		samsung_clk_register_div(ctx, s3c6410_div_clks,
44362306a36Sopenharmony_ci					ARRAY_SIZE(s3c6410_div_clks));
44462306a36Sopenharmony_ci		samsung_clk_register_gate(ctx, s3c6410_gate_clks,
44562306a36Sopenharmony_ci					ARRAY_SIZE(s3c6410_gate_clks));
44662306a36Sopenharmony_ci		samsung_clk_register_alias(ctx, s3c6410_clock_aliases,
44762306a36Sopenharmony_ci					ARRAY_SIZE(s3c6410_clock_aliases));
44862306a36Sopenharmony_ci	}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	samsung_clk_register_alias(ctx, s3c64xx_clock_aliases,
45162306a36Sopenharmony_ci					ARRAY_SIZE(s3c64xx_clock_aliases));
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	samsung_clk_sleep_init(reg_base, s3c64xx_clk_regs,
45462306a36Sopenharmony_ci			       ARRAY_SIZE(s3c64xx_clk_regs));
45562306a36Sopenharmony_ci	if (!is_s3c6400)
45662306a36Sopenharmony_ci		samsung_clk_sleep_init(reg_base, s3c6410_clk_regs,
45762306a36Sopenharmony_ci				       ARRAY_SIZE(s3c6410_clk_regs));
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	samsung_clk_of_add_provider(np, ctx);
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	pr_info("%s clocks: apll = %lu, mpll = %lu\n"
46262306a36Sopenharmony_ci		"\tepll = %lu, arm_clk = %lu\n",
46362306a36Sopenharmony_ci		is_s3c6400 ? "S3C6400" : "S3C6410",
46462306a36Sopenharmony_ci		clk_hw_get_rate(hws[MOUT_APLL]),
46562306a36Sopenharmony_ci		clk_hw_get_rate(hws[MOUT_MPLL]),
46662306a36Sopenharmony_ci		clk_hw_get_rate(hws[MOUT_EPLL]),
46762306a36Sopenharmony_ci		clk_hw_get_rate(hws[ARMCLK]));
46862306a36Sopenharmony_ci}
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_cistatic void __init s3c6400_clk_init(struct device_node *np)
47162306a36Sopenharmony_ci{
47262306a36Sopenharmony_ci	s3c64xx_clk_init(np, 0, 0, true, NULL);
47362306a36Sopenharmony_ci}
47462306a36Sopenharmony_ciCLK_OF_DECLARE(s3c6400_clk, "samsung,s3c6400-clock", s3c6400_clk_init);
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic void __init s3c6410_clk_init(struct device_node *np)
47762306a36Sopenharmony_ci{
47862306a36Sopenharmony_ci	s3c64xx_clk_init(np, 0, 0, false, NULL);
47962306a36Sopenharmony_ci}
48062306a36Sopenharmony_ciCLK_OF_DECLARE(s3c6410_clk, "samsung,s3c6410-clock", s3c6410_clk_init);
481