162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 Samsung Electronics Co., Ltd. 462306a36Sopenharmony_ci * Author: Marek Szyprowski <m.szyprowski@samsung.com> 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Common Clock Framework support for Exynos4412 ISP module. 762306a36Sopenharmony_ci*/ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <dt-bindings/clock/exynos4.h> 1062306a36Sopenharmony_ci#include <linux/slab.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/clk-provider.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "clk.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* Exynos4x12 specific registers, which belong to ISP power domain */ 2062306a36Sopenharmony_ci#define E4X12_DIV_ISP0 0x0300 2162306a36Sopenharmony_ci#define E4X12_DIV_ISP1 0x0304 2262306a36Sopenharmony_ci#define E4X12_GATE_ISP0 0x0800 2362306a36Sopenharmony_ci#define E4X12_GATE_ISP1 0x0804 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/* NOTE: Must be equal to the last clock ID increased by one */ 2662306a36Sopenharmony_ci#define CLKS_NR_ISP (CLK_ISP_DIV_MCUISP1 + 1) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* 2962306a36Sopenharmony_ci * Support for CMU save/restore across system suspends 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_cistatic struct samsung_clk_reg_dump *exynos4x12_save_isp; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic const unsigned long exynos4x12_clk_isp_save[] __initconst = { 3462306a36Sopenharmony_ci E4X12_DIV_ISP0, 3562306a36Sopenharmony_ci E4X12_DIV_ISP1, 3662306a36Sopenharmony_ci E4X12_GATE_ISP0, 3762306a36Sopenharmony_ci E4X12_GATE_ISP1, 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic struct samsung_div_clock exynos4x12_isp_div_clks[] = { 4162306a36Sopenharmony_ci DIV(CLK_ISP_DIV_ISP0, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3), 4262306a36Sopenharmony_ci DIV(CLK_ISP_DIV_ISP1, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3), 4362306a36Sopenharmony_ci DIV(CLK_ISP_DIV_MCUISP0, "div_mcuisp0", "aclk400_mcuisp", 4462306a36Sopenharmony_ci E4X12_DIV_ISP1, 4, 3), 4562306a36Sopenharmony_ci DIV(CLK_ISP_DIV_MCUISP1, "div_mcuisp1", "div_mcuisp0", 4662306a36Sopenharmony_ci E4X12_DIV_ISP1, 8, 3), 4762306a36Sopenharmony_ci DIV(0, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3), 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic struct samsung_gate_clock exynos4x12_isp_gate_clks[] = { 5162306a36Sopenharmony_ci GATE(CLK_ISP_FIMC_ISP, "isp", "aclk200", E4X12_GATE_ISP0, 0, 0, 0), 5262306a36Sopenharmony_ci GATE(CLK_ISP_FIMC_DRC, "drc", "aclk200", E4X12_GATE_ISP0, 1, 0, 0), 5362306a36Sopenharmony_ci GATE(CLK_ISP_FIMC_FD, "fd", "aclk200", E4X12_GATE_ISP0, 2, 0, 0), 5462306a36Sopenharmony_ci GATE(CLK_ISP_FIMC_LITE0, "lite0", "aclk200", E4X12_GATE_ISP0, 3, 0, 0), 5562306a36Sopenharmony_ci GATE(CLK_ISP_FIMC_LITE1, "lite1", "aclk200", E4X12_GATE_ISP0, 4, 0, 0), 5662306a36Sopenharmony_ci GATE(CLK_ISP_MCUISP, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5, 0, 0), 5762306a36Sopenharmony_ci GATE(CLK_ISP_GICISP, "gicisp", "aclk200", E4X12_GATE_ISP0, 7, 0, 0), 5862306a36Sopenharmony_ci GATE(CLK_ISP_SMMU_ISP, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8, 0, 0), 5962306a36Sopenharmony_ci GATE(CLK_ISP_SMMU_DRC, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9, 0, 0), 6062306a36Sopenharmony_ci GATE(CLK_ISP_SMMU_FD, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10, 0, 0), 6162306a36Sopenharmony_ci GATE(CLK_ISP_SMMU_LITE0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11, 6262306a36Sopenharmony_ci 0, 0), 6362306a36Sopenharmony_ci GATE(CLK_ISP_SMMU_LITE1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12, 6462306a36Sopenharmony_ci 0, 0), 6562306a36Sopenharmony_ci GATE(CLK_ISP_PPMUISPMX, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20, 6662306a36Sopenharmony_ci 0, 0), 6762306a36Sopenharmony_ci GATE(CLK_ISP_PPMUISPX, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21, 6862306a36Sopenharmony_ci 0, 0), 6962306a36Sopenharmony_ci GATE(CLK_ISP_MCUCTL_ISP, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23, 7062306a36Sopenharmony_ci 0, 0), 7162306a36Sopenharmony_ci GATE(CLK_ISP_MPWM_ISP, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24, 7262306a36Sopenharmony_ci 0, 0), 7362306a36Sopenharmony_ci GATE(CLK_ISP_I2C0_ISP, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25, 7462306a36Sopenharmony_ci 0, 0), 7562306a36Sopenharmony_ci GATE(CLK_ISP_I2C1_ISP, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26, 7662306a36Sopenharmony_ci 0, 0), 7762306a36Sopenharmony_ci GATE(CLK_ISP_MTCADC_ISP, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27, 7862306a36Sopenharmony_ci 0, 0), 7962306a36Sopenharmony_ci GATE(CLK_ISP_PWM_ISP, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28, 0, 0), 8062306a36Sopenharmony_ci GATE(CLK_ISP_WDT_ISP, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30, 0, 0), 8162306a36Sopenharmony_ci GATE(CLK_ISP_UART_ISP, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31, 8262306a36Sopenharmony_ci 0, 0), 8362306a36Sopenharmony_ci GATE(CLK_ISP_ASYNCAXIM, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0, 8462306a36Sopenharmony_ci 0, 0), 8562306a36Sopenharmony_ci GATE(CLK_ISP_SMMU_ISPCX, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4, 8662306a36Sopenharmony_ci 0, 0), 8762306a36Sopenharmony_ci GATE(CLK_ISP_SPI0_ISP, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12, 8862306a36Sopenharmony_ci 0, 0), 8962306a36Sopenharmony_ci GATE(CLK_ISP_SPI1_ISP, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13, 9062306a36Sopenharmony_ci 0, 0), 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic int __maybe_unused exynos4x12_isp_clk_suspend(struct device *dev) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct samsung_clk_provider *ctx = dev_get_drvdata(dev); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci samsung_clk_save(ctx->reg_base, exynos4x12_save_isp, 9862306a36Sopenharmony_ci ARRAY_SIZE(exynos4x12_clk_isp_save)); 9962306a36Sopenharmony_ci return 0; 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic int __maybe_unused exynos4x12_isp_clk_resume(struct device *dev) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci struct samsung_clk_provider *ctx = dev_get_drvdata(dev); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci samsung_clk_restore(ctx->reg_base, exynos4x12_save_isp, 10762306a36Sopenharmony_ci ARRAY_SIZE(exynos4x12_clk_isp_save)); 10862306a36Sopenharmony_ci return 0; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic int __init exynos4x12_isp_clk_probe(struct platform_device *pdev) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci struct samsung_clk_provider *ctx; 11462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 11562306a36Sopenharmony_ci struct device_node *np = dev->of_node; 11662306a36Sopenharmony_ci void __iomem *reg_base; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci reg_base = devm_platform_ioremap_resource(pdev, 0); 11962306a36Sopenharmony_ci if (IS_ERR(reg_base)) 12062306a36Sopenharmony_ci return PTR_ERR(reg_base); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci exynos4x12_save_isp = samsung_clk_alloc_reg_dump(exynos4x12_clk_isp_save, 12362306a36Sopenharmony_ci ARRAY_SIZE(exynos4x12_clk_isp_save)); 12462306a36Sopenharmony_ci if (!exynos4x12_save_isp) 12562306a36Sopenharmony_ci return -ENOMEM; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci ctx = samsung_clk_init(dev, reg_base, CLKS_NR_ISP); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci platform_set_drvdata(pdev, ctx); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci pm_runtime_set_active(dev); 13262306a36Sopenharmony_ci pm_runtime_enable(dev); 13362306a36Sopenharmony_ci pm_runtime_get_sync(dev); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci samsung_clk_register_div(ctx, exynos4x12_isp_div_clks, 13662306a36Sopenharmony_ci ARRAY_SIZE(exynos4x12_isp_div_clks)); 13762306a36Sopenharmony_ci samsung_clk_register_gate(ctx, exynos4x12_isp_gate_clks, 13862306a36Sopenharmony_ci ARRAY_SIZE(exynos4x12_isp_gate_clks)); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci samsung_clk_of_add_provider(np, ctx); 14162306a36Sopenharmony_ci pm_runtime_put(dev); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci return 0; 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const struct of_device_id exynos4x12_isp_clk_of_match[] = { 14762306a36Sopenharmony_ci { .compatible = "samsung,exynos4412-isp-clock", }, 14862306a36Sopenharmony_ci { }, 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic const struct dev_pm_ops exynos4x12_isp_pm_ops = { 15262306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(exynos4x12_isp_clk_suspend, 15362306a36Sopenharmony_ci exynos4x12_isp_clk_resume, NULL) 15462306a36Sopenharmony_ci SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 15562306a36Sopenharmony_ci pm_runtime_force_resume) 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic struct platform_driver exynos4x12_isp_clk_driver __refdata = { 15962306a36Sopenharmony_ci .driver = { 16062306a36Sopenharmony_ci .name = "exynos4x12-isp-clk", 16162306a36Sopenharmony_ci .of_match_table = exynos4x12_isp_clk_of_match, 16262306a36Sopenharmony_ci .suppress_bind_attrs = true, 16362306a36Sopenharmony_ci .pm = &exynos4x12_isp_pm_ops, 16462306a36Sopenharmony_ci }, 16562306a36Sopenharmony_ci .probe = exynos4x12_isp_clk_probe, 16662306a36Sopenharmony_ci}; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic int __init exynos4x12_isp_clk_init(void) 16962306a36Sopenharmony_ci{ 17062306a36Sopenharmony_ci return platform_driver_register(&exynos4x12_isp_clk_driver); 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_cicore_initcall(exynos4x12_isp_clk_init); 173