162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
462306a36Sopenharmony_ci * Author: Finley Xiao <finley.xiao@rock-chips.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/of_address.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/syscore_ops.h>
1362306a36Sopenharmony_ci#include <dt-bindings/clock/rockchip,rv1126-cru.h>
1462306a36Sopenharmony_ci#include "clk.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#define RV1126_GMAC_CON			0x460
1762306a36Sopenharmony_ci#define RV1126_GRF_IOFUNC_CON1		0x10264
1862306a36Sopenharmony_ci#define RV1126_GRF_SOC_STATUS0		0x10
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define RV1126_FRAC_MAX_PRATE		1200000000
2162306a36Sopenharmony_ci#define RV1126_CSIOUT_FRAC_MAX_PRATE	300000000
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cienum rv1126_pmu_plls {
2462306a36Sopenharmony_ci	gpll,
2562306a36Sopenharmony_ci};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum rv1126_plls {
2862306a36Sopenharmony_ci	apll, dpll, cpll, hpll,
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rv1126_pll_rates[] = {
3262306a36Sopenharmony_ci	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
3362306a36Sopenharmony_ci	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
3462306a36Sopenharmony_ci	RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
3562306a36Sopenharmony_ci	RK3036_PLL_RATE(1584000000, 1, 132, 2, 1, 1, 0),
3662306a36Sopenharmony_ci	RK3036_PLL_RATE(1560000000, 1, 130, 2, 1, 1, 0),
3762306a36Sopenharmony_ci	RK3036_PLL_RATE(1536000000, 1, 128, 2, 1, 1, 0),
3862306a36Sopenharmony_ci	RK3036_PLL_RATE(1512000000, 1, 126, 2, 1, 1, 0),
3962306a36Sopenharmony_ci	RK3036_PLL_RATE(1488000000, 1, 124, 2, 1, 1, 0),
4062306a36Sopenharmony_ci	RK3036_PLL_RATE(1464000000, 1, 122, 2, 1, 1, 0),
4162306a36Sopenharmony_ci	RK3036_PLL_RATE(1440000000, 1, 120, 2, 1, 1, 0),
4262306a36Sopenharmony_ci	RK3036_PLL_RATE(1416000000, 1, 118, 2, 1, 1, 0),
4362306a36Sopenharmony_ci	RK3036_PLL_RATE(1400000000, 3, 350, 2, 1, 1, 0),
4462306a36Sopenharmony_ci	RK3036_PLL_RATE(1392000000, 1, 116, 2, 1, 1, 0),
4562306a36Sopenharmony_ci	RK3036_PLL_RATE(1368000000, 1, 114, 2, 1, 1, 0),
4662306a36Sopenharmony_ci	RK3036_PLL_RATE(1344000000, 1, 112, 2, 1, 1, 0),
4762306a36Sopenharmony_ci	RK3036_PLL_RATE(1320000000, 1, 110, 2, 1, 1, 0),
4862306a36Sopenharmony_ci	RK3036_PLL_RATE(1296000000, 1, 108, 2, 1, 1, 0),
4962306a36Sopenharmony_ci	RK3036_PLL_RATE(1272000000, 1, 106, 2, 1, 1, 0),
5062306a36Sopenharmony_ci	RK3036_PLL_RATE(1248000000, 1, 104, 2, 1, 1, 0),
5162306a36Sopenharmony_ci	RK3036_PLL_RATE(1200000000, 1, 100, 2, 1, 1, 0),
5262306a36Sopenharmony_ci	RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
5362306a36Sopenharmony_ci	RK3036_PLL_RATE(1104000000, 1, 92, 2, 1, 1, 0),
5462306a36Sopenharmony_ci	RK3036_PLL_RATE(1100000000, 3, 275, 2, 1, 1, 0),
5562306a36Sopenharmony_ci	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
5662306a36Sopenharmony_ci	RK3036_PLL_RATE(1000000000, 3, 250, 2, 1, 1, 0),
5762306a36Sopenharmony_ci	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
5862306a36Sopenharmony_ci	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
5962306a36Sopenharmony_ci	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
6062306a36Sopenharmony_ci	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
6162306a36Sopenharmony_ci	RK3036_PLL_RATE(900000000, 1, 75, 2, 1, 1, 0),
6262306a36Sopenharmony_ci	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
6362306a36Sopenharmony_ci	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
6462306a36Sopenharmony_ci	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
6562306a36Sopenharmony_ci	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
6662306a36Sopenharmony_ci	RK3036_PLL_RATE(800000000, 3, 200, 2, 1, 1, 0),
6762306a36Sopenharmony_ci	RK3036_PLL_RATE(700000000, 3, 350, 4, 1, 1, 0),
6862306a36Sopenharmony_ci	RK3036_PLL_RATE(696000000, 1, 116, 4, 1, 1, 0),
6962306a36Sopenharmony_ci	RK3036_PLL_RATE(624000000, 1, 104, 4, 1, 1, 0),
7062306a36Sopenharmony_ci	RK3036_PLL_RATE(600000000, 1, 100, 4, 1, 1, 0),
7162306a36Sopenharmony_ci	RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
7262306a36Sopenharmony_ci	RK3036_PLL_RATE(504000000, 1, 84, 4, 1, 1, 0),
7362306a36Sopenharmony_ci	RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
7462306a36Sopenharmony_ci	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
7562306a36Sopenharmony_ci	RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
7662306a36Sopenharmony_ci	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
7762306a36Sopenharmony_ci	RK3036_PLL_RATE(96000000, 1, 96, 6, 4, 1, 0),
7862306a36Sopenharmony_ci	{ /* sentinel */ },
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci#define RV1126_DIV_ACLK_CORE_MASK	0xf
8262306a36Sopenharmony_ci#define RV1126_DIV_ACLK_CORE_SHIFT	4
8362306a36Sopenharmony_ci#define RV1126_DIV_PCLK_DBG_MASK	0x7
8462306a36Sopenharmony_ci#define RV1126_DIV_PCLK_DBG_SHIFT	0
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci#define RV1126_CLKSEL1(_aclk_core, _pclk_dbg)				\
8762306a36Sopenharmony_ci{									\
8862306a36Sopenharmony_ci	.reg = RV1126_CLKSEL_CON(1),					\
8962306a36Sopenharmony_ci	.val = HIWORD_UPDATE(_aclk_core, RV1126_DIV_ACLK_CORE_MASK,	\
9062306a36Sopenharmony_ci			     RV1126_DIV_ACLK_CORE_SHIFT) |		\
9162306a36Sopenharmony_ci	       HIWORD_UPDATE(_pclk_dbg, RV1126_DIV_PCLK_DBG_MASK,	\
9262306a36Sopenharmony_ci			     RV1126_DIV_PCLK_DBG_SHIFT),		\
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci#define RV1126_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
9662306a36Sopenharmony_ci{									\
9762306a36Sopenharmony_ci	.prate = _prate,						\
9862306a36Sopenharmony_ci	.divs = {							\
9962306a36Sopenharmony_ci		RV1126_CLKSEL1(_aclk_core, _pclk_dbg),			\
10062306a36Sopenharmony_ci	},								\
10162306a36Sopenharmony_ci}
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rv1126_cpuclk_rates[] __initdata = {
10462306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1608000000, 1, 7),
10562306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1584000000, 1, 7),
10662306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1560000000, 1, 7),
10762306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1536000000, 1, 7),
10862306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1512000000, 1, 7),
10962306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1488000000, 1, 5),
11062306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1464000000, 1, 5),
11162306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1440000000, 1, 5),
11262306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1416000000, 1, 5),
11362306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1392000000, 1, 5),
11462306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1368000000, 1, 5),
11562306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1344000000, 1, 5),
11662306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1320000000, 1, 5),
11762306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1296000000, 1, 5),
11862306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1272000000, 1, 5),
11962306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1248000000, 1, 5),
12062306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1224000000, 1, 5),
12162306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1200000000, 1, 5),
12262306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1104000000, 1, 5),
12362306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(1008000000, 1, 5),
12462306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(912000000, 1, 5),
12562306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(816000000, 1, 3),
12662306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(696000000, 1, 3),
12762306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(600000000, 1, 3),
12862306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(408000000, 1, 1),
12962306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(312000000, 1, 1),
13062306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(216000000,  1, 1),
13162306a36Sopenharmony_ci	RV1126_CPUCLK_RATE(96000000, 1, 1),
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rv1126_cpuclk_data = {
13562306a36Sopenharmony_ci	.core_reg[0] = RV1126_CLKSEL_CON(0),
13662306a36Sopenharmony_ci	.div_core_shift[0] = 0,
13762306a36Sopenharmony_ci	.div_core_mask[0] = 0x1f,
13862306a36Sopenharmony_ci	.num_cores = 1,
13962306a36Sopenharmony_ci	.mux_core_alt = 0,
14062306a36Sopenharmony_ci	.mux_core_main = 2,
14162306a36Sopenharmony_ci	.mux_core_shift = 6,
14262306a36Sopenharmony_ci	.mux_core_mask = 0x3,
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ciPNAME(mux_pll_p)			= { "xin24m" };
14662306a36Sopenharmony_ciPNAME(mux_rtc32k_p)			= { "clk_pmupvtm_divout", "xin32k", "clk_osc0_div32k" };
14762306a36Sopenharmony_ciPNAME(mux_wifi_p)			= { "clk_wifi_osc0", "clk_wifi_div" };
14862306a36Sopenharmony_ciPNAME(mux_gpll_usb480m_cpll_xin24m_p)	= { "gpll", "usb480m", "cpll", "xin24m" };
14962306a36Sopenharmony_ciPNAME(mux_uart1_p)			= { "sclk_uart1_div", "sclk_uart1_fracdiv", "xin24m" };
15062306a36Sopenharmony_ciPNAME(mux_xin24m_gpll_p)		= { "xin24m", "gpll" };
15162306a36Sopenharmony_ciPNAME(mux_gpll_xin24m_p)		= { "gpll", "xin24m" };
15262306a36Sopenharmony_ciPNAME(mux_xin24m_32k_p)			= { "xin24m", "clk_rtc32k" };
15362306a36Sopenharmony_ciPNAME(mux_usbphy_otg_ref_p)		= { "clk_ref12m", "xin_osc0_div2_usbphyref_otg" };
15462306a36Sopenharmony_ciPNAME(mux_usbphy_host_ref_p)		= { "clk_ref12m", "xin_osc0_div2_usbphyref_host" };
15562306a36Sopenharmony_ciPNAME(mux_mipidsiphy_ref_p)		= { "clk_ref24m", "xin_osc0_mipiphyref" };
15662306a36Sopenharmony_ciPNAME(mux_usb480m_p)			= { "xin24m", "usb480m_phy", "clk_rtc32k" };
15762306a36Sopenharmony_ciPNAME(mux_armclk_p)			= { "gpll", "cpll", "apll" };
15862306a36Sopenharmony_ciPNAME(mux_gpll_cpll_dpll_p)		= { "gpll", "cpll", "dummy_dpll" };
15962306a36Sopenharmony_ciPNAME(mux_gpll_cpll_p)			= { "gpll", "cpll" };
16062306a36Sopenharmony_ciPNAME(mux_hclk_pclk_pdbus_p)		= { "gpll", "dummy_cpll" };
16162306a36Sopenharmony_ciPNAME(mux_gpll_cpll_usb480m_xin24m_p)	= { "gpll", "cpll", "usb480m", "xin24m" };
16262306a36Sopenharmony_ciPNAME(mux_uart0_p)			= { "sclk_uart0_div", "sclk_uart0_frac", "xin24m" };
16362306a36Sopenharmony_ciPNAME(mux_uart2_p)			= { "sclk_uart2_div", "sclk_uart2_frac", "xin24m" };
16462306a36Sopenharmony_ciPNAME(mux_uart3_p)			= { "sclk_uart3_div", "sclk_uart3_frac", "xin24m" };
16562306a36Sopenharmony_ciPNAME(mux_uart4_p)			= { "sclk_uart4_div", "sclk_uart4_frac", "xin24m" };
16662306a36Sopenharmony_ciPNAME(mux_uart5_p)			= { "sclk_uart5_div", "sclk_uart5_frac", "xin24m" };
16762306a36Sopenharmony_ciPNAME(mux_cpll_gpll_p)			= { "cpll", "gpll" };
16862306a36Sopenharmony_ciPNAME(mux_i2s0_tx_p)			= { "mclk_i2s0_tx_div", "mclk_i2s0_tx_fracdiv", "i2s0_mclkin", "xin12m" };
16962306a36Sopenharmony_ciPNAME(mux_i2s0_rx_p)			= { "mclk_i2s0_rx_div", "mclk_i2s0_rx_fracdiv", "i2s0_mclkin", "xin12m" };
17062306a36Sopenharmony_ciPNAME(mux_i2s0_tx_out2io_p)		= { "mclk_i2s0_tx", "xin12m" };
17162306a36Sopenharmony_ciPNAME(mux_i2s0_rx_out2io_p)		= { "mclk_i2s0_rx", "xin12m" };
17262306a36Sopenharmony_ciPNAME(mux_i2s1_p)			= { "mclk_i2s1_div", "mclk_i2s1_fracdiv", "i2s1_mclkin", "xin12m" };
17362306a36Sopenharmony_ciPNAME(mux_i2s1_out2io_p)		= { "mclk_i2s1", "xin12m" };
17462306a36Sopenharmony_ciPNAME(mux_i2s2_p)			= { "mclk_i2s2_div", "mclk_i2s2_fracdiv", "i2s2_mclkin", "xin12m" };
17562306a36Sopenharmony_ciPNAME(mux_i2s2_out2io_p)		= { "mclk_i2s2", "xin12m" };
17662306a36Sopenharmony_ciPNAME(mux_gpll_cpll_xin24m_p)		= { "gpll", "cpll", "xin24m" };
17762306a36Sopenharmony_ciPNAME(mux_audpwm_p)			= { "sclk_audpwm_div", "sclk_audpwm_fracdiv", "xin24m" };
17862306a36Sopenharmony_ciPNAME(mux_dclk_vop_p)			= { "dclk_vop_div", "dclk_vop_fracdiv", "xin24m" };
17962306a36Sopenharmony_ciPNAME(mux_usb480m_gpll_p)		= { "usb480m", "gpll" };
18062306a36Sopenharmony_ciPNAME(clk_gmac_src_m0_p)		= { "clk_gmac_div", "clk_gmac_rgmii_m0" };
18162306a36Sopenharmony_ciPNAME(clk_gmac_src_m1_p)		= { "clk_gmac_div", "clk_gmac_rgmii_m1" };
18262306a36Sopenharmony_ciPNAME(mux_clk_gmac_src_p)		= { "clk_gmac_src_m0", "clk_gmac_src_m1" };
18362306a36Sopenharmony_ciPNAME(mux_rgmii_clk_p)			= { "clk_gmac_tx_div50", "clk_gmac_tx_div5", "clk_gmac_tx_src", "clk_gmac_tx_src"};
18462306a36Sopenharmony_ciPNAME(mux_rmii_clk_p)			= { "clk_gmac_rx_div20", "clk_gmac_rx_div2" };
18562306a36Sopenharmony_ciPNAME(mux_gmac_tx_rx_p)			= { "rgmii_mode_clk", "rmii_mode_clk" };
18662306a36Sopenharmony_ciPNAME(mux_dpll_gpll_p)			= { "dpll", "gpll" };
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic u32 rgmii_mux_idx[]		= { 2, 3, 0, 1 };
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cistatic struct rockchip_pll_clock rv1126_pmu_pll_clks[] __initdata = {
19162306a36Sopenharmony_ci	[gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll",  mux_pll_p,
19262306a36Sopenharmony_ci		     0, RV1126_PMU_PLL_CON(0),
19362306a36Sopenharmony_ci		     RV1126_PMU_MODE, 0, 3, 0, rv1126_pll_rates),
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic struct rockchip_pll_clock rv1126_pll_clks[] __initdata = {
19762306a36Sopenharmony_ci	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
19862306a36Sopenharmony_ci		     0, RV1126_PLL_CON(0),
19962306a36Sopenharmony_ci		     RV1126_MODE_CON, 0, 0, 0, rv1126_pll_rates),
20062306a36Sopenharmony_ci	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
20162306a36Sopenharmony_ci		     0, RV1126_PLL_CON(8),
20262306a36Sopenharmony_ci		     RV1126_MODE_CON, 2, 1, 0, NULL),
20362306a36Sopenharmony_ci	[cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
20462306a36Sopenharmony_ci		     0, RV1126_PLL_CON(16),
20562306a36Sopenharmony_ci		     RV1126_MODE_CON, 4, 2, 0, rv1126_pll_rates),
20662306a36Sopenharmony_ci	[hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll", mux_pll_p,
20762306a36Sopenharmony_ci		     0, RV1126_PLL_CON(24),
20862306a36Sopenharmony_ci		     RV1126_MODE_CON, 6, 4, 0, rv1126_pll_rates),
20962306a36Sopenharmony_ci};
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK
21262306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK
21362306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_rtc32k_fracmux __initdata =
21662306a36Sopenharmony_ci	MUX(CLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
21762306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(0), 7, 2, MFLAGS);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_uart1_fracmux __initdata =
22062306a36Sopenharmony_ci	MUX(SCLK_UART1_MUX, "sclk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
22162306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(4), 10, 2, MFLAGS);
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_uart0_fracmux __initdata =
22462306a36Sopenharmony_ci	MUX(SCLK_UART0_MUX, "sclk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
22562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(10), 10, 2, MFLAGS);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_uart2_fracmux __initdata =
22862306a36Sopenharmony_ci	MUX(SCLK_UART2_MUX, "sclk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
22962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(12), 10, 2, MFLAGS);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_uart3_fracmux __initdata =
23262306a36Sopenharmony_ci	MUX(SCLK_UART3_MUX, "sclk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
23362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(14), 10, 2, MFLAGS);
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_uart4_fracmux __initdata =
23662306a36Sopenharmony_ci	MUX(SCLK_UART4_MUX, "sclk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
23762306a36Sopenharmony_ci			RV1126_CLKSEL_CON(16), 10, 2, MFLAGS);
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_uart5_fracmux __initdata =
24062306a36Sopenharmony_ci	MUX(SCLK_UART5_MUX, "sclk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT,
24162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(18), 10, 2, MFLAGS);
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_i2s0_tx_fracmux __initdata =
24462306a36Sopenharmony_ci	MUX(MCLK_I2S0_TX_MUX, "mclk_i2s0_tx_mux", mux_i2s0_tx_p, CLK_SET_RATE_PARENT,
24562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(30), 0, 2, MFLAGS);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_i2s0_rx_fracmux __initdata =
24862306a36Sopenharmony_ci	MUX(MCLK_I2S0_RX_MUX, "mclk_i2s0_rx_mux", mux_i2s0_rx_p, CLK_SET_RATE_PARENT,
24962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(30), 2, 2, MFLAGS);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_i2s1_fracmux __initdata =
25262306a36Sopenharmony_ci	MUX(MCLK_I2S1_MUX, "mclk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
25362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(31), 8, 2, MFLAGS);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_i2s2_fracmux __initdata =
25662306a36Sopenharmony_ci	MUX(MCLK_I2S2_MUX, "mclk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
25762306a36Sopenharmony_ci			RV1126_CLKSEL_CON(33), 8, 2, MFLAGS);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_audpwm_fracmux __initdata =
26062306a36Sopenharmony_ci	MUX(SCLK_AUDPWM_MUX, "mclk_audpwm_mux", mux_audpwm_p, CLK_SET_RATE_PARENT,
26162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(36), 8, 2, MFLAGS);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_dclk_vop_fracmux __initdata =
26462306a36Sopenharmony_ci	MUX(DCLK_VOP_MUX, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
26562306a36Sopenharmony_ci	    RV1126_CLKSEL_CON(47), 10, 2, MFLAGS);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_clk_pmu_branches[] __initdata = {
26862306a36Sopenharmony_ci	/*
26962306a36Sopenharmony_ci	 * Clock-Architecture Diagram 2
27062306a36Sopenharmony_ci	 */
27162306a36Sopenharmony_ci	/* PD_PMU */
27262306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PDPMU, "pclk_pdpmu", "gpll", CLK_IGNORE_UNUSED,
27362306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(1), 0, 5, DFLAGS,
27462306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 0, GFLAGS),
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	COMPOSITE_FRACMUX(CLK_OSC0_DIV32K, "clk_osc0_div32k", "xin24m", CLK_IGNORE_UNUSED,
27762306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(13), 0,
27862306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 9, GFLAGS,
27962306a36Sopenharmony_ci			&rv1126_rtc32k_fracmux),
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_WIFI_DIV, "clk_wifi_div", "gpll", 0,
28262306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(12), 0, 6, DFLAGS,
28362306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 10, GFLAGS),
28462306a36Sopenharmony_ci	GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
28562306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 11, GFLAGS),
28662306a36Sopenharmony_ci	MUX(CLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
28762306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(12), 8, 1, MFLAGS),
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
29062306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 1, GFLAGS),
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "pclk_pdpmu", 0,
29362306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 11, GFLAGS),
29462306a36Sopenharmony_ci	COMPOSITE(SCLK_UART1_DIV, "sclk_uart1_div", mux_gpll_usb480m_cpll_xin24m_p, 0,
29562306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 7, DFLAGS,
29662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 12, GFLAGS),
29762306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_UART1_FRACDIV, "sclk_uart1_fracdiv", "sclk_uart1_div",
29862306a36Sopenharmony_ci			CLK_SET_RATE_PARENT,
29962306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(5), 0,
30062306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 13, GFLAGS,
30162306a36Sopenharmony_ci			&rv1126_uart1_fracmux),
30262306a36Sopenharmony_ci	GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
30362306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 14, GFLAGS),
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
30662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 5, GFLAGS),
30762306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_I2C0, "clk_i2c0", "gpll", 0,
30862306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
30962306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 6, GFLAGS),
31062306a36Sopenharmony_ci	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_pdpmu", 0,
31162306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 9, GFLAGS),
31262306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_I2C2, "clk_i2c2", "gpll", 0,
31362306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
31462306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 10, GFLAGS),
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	GATE(CLK_CAPTURE_PWM0, "clk_capture_pwm0", "xin24m", 0,
31762306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 2, GFLAGS),
31862306a36Sopenharmony_ci	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
31962306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 0, GFLAGS),
32062306a36Sopenharmony_ci	COMPOSITE(CLK_PWM0, "clk_pwm0", mux_xin24m_gpll_p, 0,
32162306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(6), 7, 1, MFLAGS, 0, 7, DFLAGS,
32262306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 1, GFLAGS),
32362306a36Sopenharmony_ci	GATE(CLK_CAPTURE_PWM1, "clk_capture_pwm1", "xin24m", 0,
32462306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 5, GFLAGS),
32562306a36Sopenharmony_ci	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_pdpmu", 0,
32662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 3, GFLAGS),
32762306a36Sopenharmony_ci	COMPOSITE(CLK_PWM1, "clk_pwm1", mux_xin24m_gpll_p, 0,
32862306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 7, DFLAGS,
32962306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 4, GFLAGS),
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	GATE(PCLK_SPI0, "pclk_spi0", "pclk_pdpmu", 0,
33262306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 11, GFLAGS),
33362306a36Sopenharmony_ci	COMPOSITE(CLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
33462306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(9), 7, 1, MFLAGS, 0, 7, DFLAGS,
33562306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 12, GFLAGS),
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pdpmu", 0,
33862306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 9, GFLAGS),
33962306a36Sopenharmony_ci	COMPOSITE_NODIV(DBCLK_GPIO0, "dbclk_gpio0", mux_xin24m_32k_p, 0,
34062306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(8), 15, 1, MFLAGS,
34162306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 10, GFLAGS),
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	GATE(PCLK_PMUPVTM, "pclk_pmupvtm", "pclk_pdpmu", 0,
34462306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 6, GFLAGS),
34562306a36Sopenharmony_ci	GATE(CLK_PMUPVTM, "clk_pmupvtm", "xin24m", 0,
34662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 5, GFLAGS),
34762306a36Sopenharmony_ci	GATE(CLK_CORE_PMUPVTM, "clk_core_pmupvtm", "xin24m", 0,
34862306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 7, GFLAGS),
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_REF12M, "clk_ref12m", "gpll", 0,
35162306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(7), 8, 7, DFLAGS,
35262306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 15, GFLAGS),
35362306a36Sopenharmony_ci	GATE(0, "xin_osc0_usbphyref_otg", "xin24m", 0,
35462306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 6, GFLAGS),
35562306a36Sopenharmony_ci	GATE(0, "xin_osc0_usbphyref_host", "xin24m", 0,
35662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 7, GFLAGS),
35762306a36Sopenharmony_ci	FACTOR(0, "xin_osc0_div2_usbphyref_otg", "xin_osc0_usbphyref_otg", 0, 1, 2),
35862306a36Sopenharmony_ci	FACTOR(0, "xin_osc0_div2_usbphyref_host", "xin_osc0_usbphyref_host", 0, 1, 2),
35962306a36Sopenharmony_ci	MUX(CLK_USBPHY_OTG_REF, "clk_usbphy_otg_ref", mux_usbphy_otg_ref_p, CLK_SET_RATE_PARENT,
36062306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(7), 6, 1, MFLAGS),
36162306a36Sopenharmony_ci	MUX(CLK_USBPHY_HOST_REF, "clk_usbphy_host_ref", mux_usbphy_host_ref_p, CLK_SET_RATE_PARENT,
36262306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(7), 7, 1, MFLAGS),
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_REF24M, "clk_ref24m", "gpll", 0,
36562306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(7), 0, 6, DFLAGS,
36662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 14, GFLAGS),
36762306a36Sopenharmony_ci	GATE(0, "xin_osc0_mipiphyref", "xin24m", 0,
36862306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 8, GFLAGS),
36962306a36Sopenharmony_ci	MUX(CLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT,
37062306a36Sopenharmony_ci			RV1126_PMU_CLKSEL_CON(7), 15, 1, MFLAGS),
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	GATE(CLK_PMU, "clk_pmu", "xin24m", CLK_IGNORE_UNUSED,
37362306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 15, GFLAGS),
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	GATE(PCLK_PMUSGRF, "pclk_pmusgrf", "pclk_pdpmu", CLK_IGNORE_UNUSED,
37662306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 4, GFLAGS),
37762306a36Sopenharmony_ci	GATE(PCLK_PMUGRF, "pclk_pmugrf", "pclk_pdpmu", CLK_IGNORE_UNUSED,
37862306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(1), 13, GFLAGS),
37962306a36Sopenharmony_ci	GATE(PCLK_PMUCRU, "pclk_pmucru", "pclk_pdpmu", CLK_IGNORE_UNUSED,
38062306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 4, GFLAGS),
38162306a36Sopenharmony_ci	GATE(PCLK_CHIPVEROTP, "pclk_chipverotp", "pclk_pdpmu", CLK_IGNORE_UNUSED,
38262306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(2), 0, GFLAGS),
38362306a36Sopenharmony_ci	GATE(PCLK_PDPMU_NIU, "pclk_pdpmu_niu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
38462306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 2, GFLAGS),
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	GATE(PCLK_SCRKEYGEN, "pclk_scrkeygen", "pclk_pdpmu", 0,
38762306a36Sopenharmony_ci			RV1126_PMU_CLKGATE_CON(0), 7, GFLAGS),
38862306a36Sopenharmony_ci};
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_cistatic struct rockchip_clk_branch rv1126_clk_branches[] __initdata = {
39162306a36Sopenharmony_ci	/*
39262306a36Sopenharmony_ci	 * Clock-Architecture Diagram 1
39362306a36Sopenharmony_ci	 */
39462306a36Sopenharmony_ci	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
39562306a36Sopenharmony_ci			RV1126_MODE_CON, 10, 2, MFLAGS),
39662306a36Sopenharmony_ci	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	/*
39962306a36Sopenharmony_ci	 * Clock-Architecture Diagram 3
40062306a36Sopenharmony_ci	 */
40162306a36Sopenharmony_ci	/* PD_CORE */
40262306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
40362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
40462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 6, GFLAGS),
40562306a36Sopenharmony_ci	GATE(CLK_CORE_CPUPVTM, "clk_core_cpupvtm", "armclk", 0,
40662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 12, GFLAGS),
40762306a36Sopenharmony_ci	GATE(PCLK_CPUPVTM, "pclk_cpupvtm", "pclk_dbg", 0,
40862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 10, GFLAGS),
40962306a36Sopenharmony_ci	GATE(CLK_CPUPVTM, "clk_cpupvtm", "xin24m", 0,
41062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 11, GFLAGS),
41162306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PDCORE_NIU, "hclk_pdcore_niu", "gpll", CLK_IGNORE_UNUSED,
41262306a36Sopenharmony_ci			RV1126_CLKSEL_CON(0), 8, 5, DFLAGS,
41362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 8, GFLAGS),
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/*
41662306a36Sopenharmony_ci	 * Clock-Architecture Diagram 4
41762306a36Sopenharmony_ci	 */
41862306a36Sopenharmony_ci	/* PD_BUS */
41962306a36Sopenharmony_ci	COMPOSITE(0, "aclk_pdbus_pre", mux_gpll_cpll_dpll_p, CLK_IGNORE_UNUSED,
42062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(2), 6, 2, MFLAGS, 0, 5, DFLAGS,
42162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 0, GFLAGS),
42262306a36Sopenharmony_ci	GATE(ACLK_PDBUS, "aclk_pdbus", "aclk_pdbus_pre", CLK_IGNORE_UNUSED,
42362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 11, GFLAGS),
42462306a36Sopenharmony_ci	COMPOSITE(0, "hclk_pdbus_pre", mux_hclk_pclk_pdbus_p, CLK_IGNORE_UNUSED,
42562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(2), 15, 1, MFLAGS, 8, 5, DFLAGS,
42662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 1, GFLAGS),
42762306a36Sopenharmony_ci	GATE(HCLK_PDBUS, "hclk_pdbus", "hclk_pdbus_pre", CLK_IGNORE_UNUSED,
42862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 12, GFLAGS),
42962306a36Sopenharmony_ci	COMPOSITE(0, "pclk_pdbus_pre", mux_hclk_pclk_pdbus_p, CLK_IGNORE_UNUSED,
43062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(3), 7, 1, MFLAGS, 0, 5, DFLAGS,
43162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 2, GFLAGS),
43262306a36Sopenharmony_ci	GATE(PCLK_PDBUS, "pclk_pdbus", "pclk_pdbus_pre", CLK_IGNORE_UNUSED,
43362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 13, GFLAGS),
43462306a36Sopenharmony_ci	/* aclk_dmac is controlled by sgrf_clkgat_con. */
43562306a36Sopenharmony_ci	SGRF_GATE(ACLK_DMAC, "aclk_dmac", "hclk_pdbus"),
43662306a36Sopenharmony_ci	GATE(ACLK_DCF, "aclk_dcf", "hclk_pdbus", CLK_IGNORE_UNUSED,
43762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 6, GFLAGS),
43862306a36Sopenharmony_ci	GATE(PCLK_DCF, "pclk_dcf", "pclk_pdbus", CLK_IGNORE_UNUSED,
43962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 7, GFLAGS),
44062306a36Sopenharmony_ci	GATE(PCLK_WDT, "pclk_wdt", "pclk_pdbus", 0,
44162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 14, GFLAGS),
44262306a36Sopenharmony_ci	GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_pdbus", 0,
44362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 10, GFLAGS),
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	COMPOSITE(CLK_SCR1, "clk_scr1", mux_gpll_cpll_p, 0,
44662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(3), 15, 1, MFLAGS, 8, 5, DFLAGS,
44762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 7, GFLAGS),
44862306a36Sopenharmony_ci	GATE(0, "clk_scr1_niu", "clk_scr1", CLK_IGNORE_UNUSED,
44962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 14, GFLAGS),
45062306a36Sopenharmony_ci	GATE(CLK_SCR1_CORE, "clk_scr1_core", "clk_scr1", 0,
45162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 8, GFLAGS),
45262306a36Sopenharmony_ci	GATE(CLK_SCR1_RTC, "clk_scr1_rtc", "xin24m", 0,
45362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 9, GFLAGS),
45462306a36Sopenharmony_ci	GATE(CLK_SCR1_JTAG, "clk_scr1_jtag", "clk_scr1_jtag_io", 0,
45562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 10, GFLAGS),
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci	GATE(PCLK_UART0, "pclk_uart0", "pclk_pdbus", 0,
45862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 0, GFLAGS),
45962306a36Sopenharmony_ci	COMPOSITE(SCLK_UART0_DIV, "sclk_uart0_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
46062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(10), 8, 2, MFLAGS, 0, 7, DFLAGS,
46162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 1, GFLAGS),
46262306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_UART0_FRAC, "sclk_uart0_frac", "sclk_uart0_div", CLK_SET_RATE_PARENT,
46362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(11), 0,
46462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 2, GFLAGS,
46562306a36Sopenharmony_ci			&rv1126_uart0_fracmux),
46662306a36Sopenharmony_ci	GATE(SCLK_UART0, "sclk_uart0", "sclk_uart0_mux", 0,
46762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 3, GFLAGS),
46862306a36Sopenharmony_ci	GATE(PCLK_UART2, "pclk_uart2", "pclk_pdbus", 0,
46962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 4, GFLAGS),
47062306a36Sopenharmony_ci	COMPOSITE(SCLK_UART2_DIV, "sclk_uart2_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
47162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(12), 8, 2, MFLAGS, 0, 7, DFLAGS,
47262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 5, GFLAGS),
47362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_UART2_FRAC, "sclk_uart2_frac", "sclk_uart2_div", CLK_SET_RATE_PARENT,
47462306a36Sopenharmony_ci			RV1126_CLKSEL_CON(13), 0,
47562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 6, GFLAGS,
47662306a36Sopenharmony_ci			&rv1126_uart2_fracmux),
47762306a36Sopenharmony_ci	GATE(SCLK_UART2, "sclk_uart2", "sclk_uart2_mux", 0,
47862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 7, GFLAGS),
47962306a36Sopenharmony_ci	GATE(PCLK_UART3, "pclk_uart3", "pclk_pdbus", 0,
48062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 8, GFLAGS),
48162306a36Sopenharmony_ci	COMPOSITE(SCLK_UART3_DIV, "sclk_uart3_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
48262306a36Sopenharmony_ci			RV1126_CLKSEL_CON(14), 8, 2, MFLAGS, 0, 7, DFLAGS,
48362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 9, GFLAGS),
48462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_UART3_FRAC, "sclk_uart3_frac", "sclk_uart3_div", CLK_SET_RATE_PARENT,
48562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(15), 0,
48662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 10, GFLAGS,
48762306a36Sopenharmony_ci			&rv1126_uart3_fracmux),
48862306a36Sopenharmony_ci	GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
48962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 11, GFLAGS),
49062306a36Sopenharmony_ci	GATE(PCLK_UART4, "pclk_uart4", "pclk_pdbus", 0,
49162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 12, GFLAGS),
49262306a36Sopenharmony_ci	COMPOSITE(SCLK_UART4_DIV, "sclk_uart4_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
49362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(16), 8, 2, MFLAGS, 0, 7,
49462306a36Sopenharmony_ci			DFLAGS, RV1126_CLKGATE_CON(5), 13, GFLAGS),
49562306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_UART4_FRAC, "sclk_uart4_frac", "sclk_uart4_div", CLK_SET_RATE_PARENT,
49662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(17), 0,
49762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 14, GFLAGS,
49862306a36Sopenharmony_ci			&rv1126_uart4_fracmux),
49962306a36Sopenharmony_ci	GATE(SCLK_UART4, "sclk_uart4", "sclk_uart4_mux", 0,
50062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(5), 15, GFLAGS),
50162306a36Sopenharmony_ci	GATE(PCLK_UART5, "pclk_uart5", "pclk_pdbus", 0,
50262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 0, GFLAGS),
50362306a36Sopenharmony_ci	COMPOSITE(SCLK_UART5_DIV, "sclk_uart5_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
50462306a36Sopenharmony_ci			RV1126_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7,
50562306a36Sopenharmony_ci			DFLAGS, RV1126_CLKGATE_CON(6), 1, GFLAGS),
50662306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_UART5_FRAC, "sclk_uart5_frac", "sclk_uart5_div", CLK_SET_RATE_PARENT,
50762306a36Sopenharmony_ci			RV1126_CLKSEL_CON(19), 0,
50862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 2, GFLAGS,
50962306a36Sopenharmony_ci			&rv1126_uart5_fracmux),
51062306a36Sopenharmony_ci	GATE(SCLK_UART5, "sclk_uart5", "sclk_uart5_mux", 0,
51162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 3, GFLAGS),
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_pdbus", 0,
51462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 10, GFLAGS),
51562306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_I2C1, "clk_i2c1", "gpll", 0,
51662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(5), 0, 7, DFLAGS,
51762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 11, GFLAGS),
51862306a36Sopenharmony_ci	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_pdbus", 0,
51962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 12, GFLAGS),
52062306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_I2C3, "clk_i2c3", "gpll", 0,
52162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(5), 8, 7, DFLAGS,
52262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 13, GFLAGS),
52362306a36Sopenharmony_ci	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_pdbus", 0,
52462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 14, GFLAGS),
52562306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_I2C4, "clk_i2c4", "gpll", 0,
52662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(6), 0, 7, DFLAGS,
52762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 15, GFLAGS),
52862306a36Sopenharmony_ci	GATE(PCLK_I2C5, "pclk_i2c5", "pclk_pdbus", 0,
52962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 0, GFLAGS),
53062306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_I2C5, "clk_i2c5", "gpll", 0,
53162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(6), 8, 7, DFLAGS,
53262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 1, GFLAGS),
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	GATE(PCLK_SPI1, "pclk_spi1", "pclk_pdbus", 0,
53562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 2, GFLAGS),
53662306a36Sopenharmony_ci	COMPOSITE(CLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
53762306a36Sopenharmony_ci			RV1126_CLKSEL_CON(8), 7, 1, MFLAGS, 0, 7, DFLAGS,
53862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 3, GFLAGS),
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci	GATE(CLK_CAPTURE_PWM2, "clk_capture_pwm2", "xin24m", 0,
54162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 6, GFLAGS),
54262306a36Sopenharmony_ci	GATE(PCLK_PWM2, "pclk_pwm2", "pclk_pdbus", 0,
54362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 4, GFLAGS),
54462306a36Sopenharmony_ci	COMPOSITE(CLK_PWM2, "clk_pwm2", mux_xin24m_gpll_p, 0,
54562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(9), 15, 1, MFLAGS, 8, 7, DFLAGS,
54662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(4), 5, GFLAGS),
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pdbus", 0,
54962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 0, GFLAGS),
55062306a36Sopenharmony_ci	COMPOSITE_NODIV(DBCLK_GPIO1, "dbclk_gpio1", mux_xin24m_32k_p, 0,
55162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(21), 15, 1, MFLAGS,
55262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 1, GFLAGS),
55362306a36Sopenharmony_ci	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pdbus", 0,
55462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 2, GFLAGS),
55562306a36Sopenharmony_ci	COMPOSITE_NODIV(DBCLK_GPIO2, "dbclk_gpio2", mux_xin24m_32k_p, 0,
55662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(22), 15, 1, MFLAGS,
55762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 3, GFLAGS),
55862306a36Sopenharmony_ci	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pdbus", 0,
55962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 4, GFLAGS),
56062306a36Sopenharmony_ci	COMPOSITE_NODIV(DBCLK_GPIO3, "dbclk_gpio3", mux_xin24m_32k_p, 0,
56162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(23), 15, 1, MFLAGS,
56262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 5, GFLAGS),
56362306a36Sopenharmony_ci	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pdbus", 0,
56462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 6, GFLAGS),
56562306a36Sopenharmony_ci	COMPOSITE_NODIV(DBCLK_GPIO4, "dbclk_gpio4", mux_xin24m_32k_p, 0,
56662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(24), 15, 1, MFLAGS,
56762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 7, GFLAGS),
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	GATE(PCLK_SARADC, "pclk_saradc", "pclk_pdbus", 0,
57062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 4, GFLAGS),
57162306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_SARADC, "clk_saradc", "xin24m", 0,
57262306a36Sopenharmony_ci			RV1126_CLKSEL_CON(20), 0, 11, DFLAGS,
57362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 5, GFLAGS),
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	GATE(PCLK_TIMER, "pclk_timer", "pclk_pdbus", 0,
57662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 7, GFLAGS),
57762306a36Sopenharmony_ci	GATE(CLK_TIMER0, "clk_timer0", "xin24m", 0,
57862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 8, GFLAGS),
57962306a36Sopenharmony_ci	GATE(CLK_TIMER1, "clk_timer1", "xin24m", 0,
58062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 9, GFLAGS),
58162306a36Sopenharmony_ci	GATE(CLK_TIMER2, "clk_timer2", "xin24m", 0,
58262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 10, GFLAGS),
58362306a36Sopenharmony_ci	GATE(CLK_TIMER3, "clk_timer3", "xin24m", 0,
58462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 11, GFLAGS),
58562306a36Sopenharmony_ci	GATE(CLK_TIMER4, "clk_timer4", "xin24m", 0,
58662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 12, GFLAGS),
58762306a36Sopenharmony_ci	GATE(CLK_TIMER5, "clk_timer5", "xin24m", 0,
58862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 13, GFLAGS),
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	GATE(ACLK_SPINLOCK, "aclk_spinlock", "hclk_pdbus", 0,
59162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 6, GFLAGS),
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_ci	GATE(ACLK_DECOM, "aclk_decom", "aclk_pdbus", 0,
59462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 11, GFLAGS),
59562306a36Sopenharmony_ci	GATE(PCLK_DECOM, "pclk_decom", "pclk_pdbus", 0,
59662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 12, GFLAGS),
59762306a36Sopenharmony_ci	COMPOSITE(DCLK_DECOM, "dclk_decom", mux_gpll_cpll_p, 0,
59862306a36Sopenharmony_ci			RV1126_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
59962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 13, GFLAGS),
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	GATE(PCLK_CAN, "pclk_can", "pclk_pdbus", 0,
60262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 8, GFLAGS),
60362306a36Sopenharmony_ci	COMPOSITE(CLK_CAN, "clk_can", mux_gpll_xin24m_p, 0,
60462306a36Sopenharmony_ci			RV1126_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
60562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 9, GFLAGS),
60662306a36Sopenharmony_ci	/* pclk_otp and clk_otp are controlled by sgrf_clkgat_con. */
60762306a36Sopenharmony_ci	SGRF_GATE(CLK_OTP, "clk_otp", "xin24m"),
60862306a36Sopenharmony_ci	SGRF_GATE(PCLK_OTP, "pclk_otp", "pclk_pdbus"),
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	GATE(PCLK_NPU_TSADC, "pclk_npu_tsadc", "pclk_pdbus", 0,
61162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(24), 3, GFLAGS),
61262306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_NPU_TSADC, "clk_npu_tsadc", "xin24m", 0,
61362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(71), 0, 11, DFLAGS,
61462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(24), 4, GFLAGS),
61562306a36Sopenharmony_ci	GATE(CLK_NPU_TSADCPHY, "clk_npu_tsadcphy", "clk_npu_tsadc", 0,
61662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(24), 5, GFLAGS),
61762306a36Sopenharmony_ci	GATE(PCLK_CPU_TSADC, "pclk_cpu_tsadc", "pclk_pdbus", 0,
61862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(24), 0, GFLAGS),
61962306a36Sopenharmony_ci	COMPOSITE_NOMUX(CLK_CPU_TSADC, "clk_cpu_tsadc", "xin24m", 0,
62062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(70), 0, 11, DFLAGS,
62162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(24), 1, GFLAGS),
62262306a36Sopenharmony_ci	GATE(CLK_CPU_TSADCPHY, "clk_cpu_tsadcphy", "clk_cpu_tsadc", 0,
62362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(24), 2, GFLAGS),
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci	/*
62662306a36Sopenharmony_ci	 * Clock-Architecture Diagram 6
62762306a36Sopenharmony_ci	 */
62862306a36Sopenharmony_ci	/* PD_AUDIO */
62962306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PDAUDIO, "hclk_pdaudio", "gpll", 0,
63062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(26), 0, 5, DFLAGS,
63162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 0, GFLAGS),
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_ci	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_pdaudio", 0,
63462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 4, GFLAGS),
63562306a36Sopenharmony_ci	COMPOSITE(MCLK_I2S0_TX_DIV, "mclk_i2s0_tx_div", mux_cpll_gpll_p, 0,
63662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 7, DFLAGS,
63762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 5, GFLAGS),
63862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(MCLK_I2S0_TX_FRACDIV, "mclk_i2s0_tx_fracdiv", "mclk_i2s0_tx_div",
63962306a36Sopenharmony_ci			CLK_SET_RATE_PARENT,
64062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(28), 0,
64162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 6, GFLAGS,
64262306a36Sopenharmony_ci			&rv1126_i2s0_tx_fracmux),
64362306a36Sopenharmony_ci	GATE(MCLK_I2S0_TX, "mclk_i2s0_tx", "mclk_i2s0_tx_mux", 0,
64462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 9, GFLAGS),
64562306a36Sopenharmony_ci	COMPOSITE(MCLK_I2S0_RX_DIV, "mclk_i2s0_rx_div", mux_cpll_gpll_p, 0,
64662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 7, DFLAGS,
64762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 7, GFLAGS),
64862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(MCLK_I2S0_RX_FRACDIV, "mclk_i2s0_rx_fracdiv", "mclk_i2s0_rx_div",
64962306a36Sopenharmony_ci			CLK_SET_RATE_PARENT,
65062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(29), 0,
65162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 8, GFLAGS,
65262306a36Sopenharmony_ci			&rv1126_i2s0_rx_fracmux),
65362306a36Sopenharmony_ci	GATE(MCLK_I2S0_RX, "mclk_i2s0_rx", "mclk_i2s0_rx_mux", 0,
65462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 10, GFLAGS),
65562306a36Sopenharmony_ci	COMPOSITE_NODIV(MCLK_I2S0_TX_OUT2IO, "mclk_i2s0_tx_out2io", mux_i2s0_tx_out2io_p, 0,
65662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(30), 6, 1, MFLAGS,
65762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 13, GFLAGS),
65862306a36Sopenharmony_ci	COMPOSITE_NODIV(MCLK_I2S0_RX_OUT2IO, "mclk_i2s0_rx_out2io", mux_i2s0_rx_out2io_p, 0,
65962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(30), 8, 1, MFLAGS,
66062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 14, GFLAGS),
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci	GATE(HCLK_I2S1, "hclk_i2s1", "hclk_pdaudio", 0,
66362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 0, GFLAGS),
66462306a36Sopenharmony_ci	COMPOSITE(MCLK_I2S1_DIV, "mclk_i2s1_div", mux_cpll_gpll_p, 0,
66562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(31), 7, 1, MFLAGS, 0, 7, DFLAGS,
66662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 1, GFLAGS),
66762306a36Sopenharmony_ci	COMPOSITE_FRACMUX(MCLK_I2S1_FRACDIV, "mclk_i2s1_fracdiv", "mclk_i2s1_div",
66862306a36Sopenharmony_ci			CLK_SET_RATE_PARENT,
66962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(32), 0,
67062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 2, GFLAGS,
67162306a36Sopenharmony_ci			&rv1126_i2s1_fracmux),
67262306a36Sopenharmony_ci	GATE(MCLK_I2S1, "mclk_i2s1", "mclk_i2s1_mux", 0,
67362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 3, GFLAGS),
67462306a36Sopenharmony_ci	COMPOSITE_NODIV(MCLK_I2S1_OUT2IO, "mclk_i2s1_out2io", mux_i2s1_out2io_p, 0,
67562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(31), 12, 1, MFLAGS,
67662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 4, GFLAGS),
67762306a36Sopenharmony_ci	GATE(HCLK_I2S2, "hclk_i2s2", "hclk_pdaudio", 0,
67862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 5, GFLAGS),
67962306a36Sopenharmony_ci	COMPOSITE(MCLK_I2S2_DIV, "mclk_i2s2_div", mux_cpll_gpll_p, 0,
68062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(33), 7, 1, MFLAGS, 0, 7, DFLAGS,
68162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 6, GFLAGS),
68262306a36Sopenharmony_ci	COMPOSITE_FRACMUX(MCLK_I2S2_FRACDIV, "mclk_i2s2_fracdiv", "mclk_i2s2_div",
68362306a36Sopenharmony_ci			CLK_SET_RATE_PARENT,
68462306a36Sopenharmony_ci			RV1126_CLKSEL_CON(34), 0,
68562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 7, GFLAGS,
68662306a36Sopenharmony_ci			&rv1126_i2s2_fracmux),
68762306a36Sopenharmony_ci	GATE(MCLK_I2S2, "mclk_i2s2", "mclk_i2s2_mux", 0,
68862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 8, GFLAGS),
68962306a36Sopenharmony_ci	COMPOSITE_NODIV(MCLK_I2S2_OUT2IO, "mclk_i2s2_out2io", mux_i2s2_out2io_p, 0,
69062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(33), 10, 1, MFLAGS,
69162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 9, GFLAGS),
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	GATE(HCLK_PDM, "hclk_pdm", "hclk_pdaudio", 0,
69462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 10, GFLAGS),
69562306a36Sopenharmony_ci	COMPOSITE(MCLK_PDM, "mclk_pdm", mux_gpll_cpll_xin24m_p, 0,
69662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(35), 8, 2, MFLAGS, 0, 7, DFLAGS,
69762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 11, GFLAGS),
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_ci	GATE(HCLK_AUDPWM, "hclk_audpwm", "hclk_pdaudio", 0,
70062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 12, GFLAGS),
70162306a36Sopenharmony_ci	COMPOSITE(SCLK_ADUPWM_DIV, "sclk_audpwm_div", mux_gpll_cpll_p, 0,
70262306a36Sopenharmony_ci			RV1126_CLKSEL_CON(36), 7, 1, MFLAGS, 0, 7, DFLAGS,
70362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 13, GFLAGS),
70462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(SCLK_AUDPWM_FRACDIV, "sclk_audpwm_fracdiv", "sclk_audpwm_div",
70562306a36Sopenharmony_ci			CLK_SET_RATE_PARENT,
70662306a36Sopenharmony_ci			RV1126_CLKSEL_CON(37), 0,
70762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 14, GFLAGS,
70862306a36Sopenharmony_ci			&rv1126_audpwm_fracmux),
70962306a36Sopenharmony_ci	GATE(SCLK_AUDPWM, "sclk_audpwm", "mclk_audpwm_mux", 0,
71062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(10), 15, GFLAGS),
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	GATE(PCLK_ACDCDIG, "pclk_acdcdig", "hclk_pdaudio", 0,
71362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(11), 0, GFLAGS),
71462306a36Sopenharmony_ci	GATE(CLK_ACDCDIG_ADC, "clk_acdcdig_adc", "mclk_i2s0_rx", 0,
71562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(11), 2, GFLAGS),
71662306a36Sopenharmony_ci	GATE(CLK_ACDCDIG_DAC, "clk_acdcdig_dac", "mclk_i2s0_tx", 0,
71762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(11), 3, GFLAGS),
71862306a36Sopenharmony_ci	COMPOSITE(CLK_ACDCDIG_I2C, "clk_acdcdig_i2c", mux_gpll_xin24m_p, 0,
71962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(72), 8, 1, MFLAGS, 0, 7, DFLAGS,
72062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(11), 1, GFLAGS),
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	/*
72362306a36Sopenharmony_ci	 * Clock-Architecture Diagram 9
72462306a36Sopenharmony_ci	 */
72562306a36Sopenharmony_ci	/* PD_VO */
72662306a36Sopenharmony_ci	COMPOSITE(ACLK_PDVO, "aclk_pdvo", mux_gpll_cpll_p, 0,
72762306a36Sopenharmony_ci		  RV1126_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 5, DFLAGS,
72862306a36Sopenharmony_ci		  RV1126_CLKGATE_CON(14), 0, GFLAGS),
72962306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PDVO, "hclk_pdvo", "aclk_pdvo", 0,
73062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(45), 8, 5, DFLAGS,
73162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(14), 1, GFLAGS),
73262306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PDVO, "pclk_pdvo", "aclk_pdvo", 0,
73362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(46), 8, 5, DFLAGS,
73462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(14), 2, GFLAGS),
73562306a36Sopenharmony_ci	GATE(ACLK_RGA, "aclk_rga", "aclk_pdvo", 0,
73662306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 6, GFLAGS),
73762306a36Sopenharmony_ci	GATE(HCLK_RGA, "hclk_rga", "hclk_pdvo", 0,
73862306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 7, GFLAGS),
73962306a36Sopenharmony_ci	COMPOSITE(CLK_RGA_CORE, "clk_rga_core", mux_gpll_cpll_p, 0,
74062306a36Sopenharmony_ci		  RV1126_CLKSEL_CON(46), 7, 1, MFLAGS, 0, 5, DFLAGS,
74162306a36Sopenharmony_ci		  RV1126_CLKGATE_CON(14), 8, GFLAGS),
74262306a36Sopenharmony_ci	GATE(ACLK_VOP, "aclk_vop", "aclk_pdvo", 0,
74362306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 9, GFLAGS),
74462306a36Sopenharmony_ci	GATE(HCLK_VOP, "hclk_vop", "hclk_pdvo", 0,
74562306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 10, GFLAGS),
74662306a36Sopenharmony_ci	COMPOSITE(DCLK_VOP_DIV, "dclk_vop_div", mux_gpll_cpll_p, 0,
74762306a36Sopenharmony_ci		  RV1126_CLKSEL_CON(47), 8, 1, MFLAGS, 0, 8, DFLAGS,
74862306a36Sopenharmony_ci		  RV1126_CLKGATE_CON(14), 11, GFLAGS),
74962306a36Sopenharmony_ci	COMPOSITE_FRACMUX(DCLK_VOP_FRACDIV, "dclk_vop_fracdiv", "dclk_vop_div",
75062306a36Sopenharmony_ci			  CLK_SET_RATE_PARENT, RV1126_CLKSEL_CON(48), 0,
75162306a36Sopenharmony_ci			  RV1126_CLKGATE_CON(14), 12, GFLAGS,
75262306a36Sopenharmony_ci			  &rv1126_dclk_vop_fracmux),
75362306a36Sopenharmony_ci	GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
75462306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 13, GFLAGS),
75562306a36Sopenharmony_ci	GATE(PCLK_DSIHOST, "pclk_dsihost", "pclk_pdvo", 0,
75662306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 14, GFLAGS),
75762306a36Sopenharmony_ci	GATE(ACLK_IEP, "aclk_iep", "aclk_pdvo", 0,
75862306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(12), 7, GFLAGS),
75962306a36Sopenharmony_ci	GATE(HCLK_IEP, "hclk_iep", "hclk_pdvo", 0,
76062306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(12), 8, GFLAGS),
76162306a36Sopenharmony_ci	COMPOSITE(CLK_IEP_CORE, "clk_iep_core", mux_gpll_cpll_p, 0,
76262306a36Sopenharmony_ci		  RV1126_CLKSEL_CON(54), 7, 1, MFLAGS, 0, 5, DFLAGS,
76362306a36Sopenharmony_ci		  RV1126_CLKGATE_CON(12), 9, GFLAGS),
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	/*
76662306a36Sopenharmony_ci	 * Clock-Architecture Diagram 12
76762306a36Sopenharmony_ci	 */
76862306a36Sopenharmony_ci	/* PD_PHP */
76962306a36Sopenharmony_ci	COMPOSITE(ACLK_PDPHP, "aclk_pdphp", mux_gpll_cpll_p, CLK_IGNORE_UNUSED,
77062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(53), 7, 1, MFLAGS, 0, 5, DFLAGS,
77162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 0, GFLAGS),
77262306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PDPHP, "hclk_pdphp", "gpll", CLK_IGNORE_UNUSED,
77362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(53), 8, 5, DFLAGS,
77462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 1, GFLAGS),
77562306a36Sopenharmony_ci	/* PD_SDCARD */
77662306a36Sopenharmony_ci	GATE(HCLK_PDSDMMC, "hclk_pdsdmmc", "hclk_pdphp", 0,
77762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 6, GFLAGS),
77862306a36Sopenharmony_ci	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_pdsdmmc", 0,
77962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 4, GFLAGS),
78062306a36Sopenharmony_ci	COMPOSITE(CLK_SDMMC, "clk_sdmmc", mux_gpll_cpll_xin24m_p, 0,
78162306a36Sopenharmony_ci			RV1126_CLKSEL_CON(55), 14, 2, MFLAGS, 0, 8,
78262306a36Sopenharmony_ci			DFLAGS, RV1126_CLKGATE_CON(18), 5, GFLAGS),
78362306a36Sopenharmony_ci	MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RV1126_SDMMC_CON0, 1),
78462306a36Sopenharmony_ci	MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RV1126_SDMMC_CON1, 1),
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	/* PD_SDIO */
78762306a36Sopenharmony_ci	GATE(HCLK_PDSDIO, "hclk_pdsdio", "hclk_pdphp", 0,
78862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 8, GFLAGS),
78962306a36Sopenharmony_ci	GATE(HCLK_SDIO, "hclk_sdio", "hclk_pdsdio", 0,
79062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 6, GFLAGS),
79162306a36Sopenharmony_ci	COMPOSITE(CLK_SDIO, "clk_sdio", mux_gpll_cpll_xin24m_p, 0,
79262306a36Sopenharmony_ci			RV1126_CLKSEL_CON(56), 14, 2, MFLAGS, 0, 8, DFLAGS,
79362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 7, GFLAGS),
79462306a36Sopenharmony_ci	MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RV1126_SDIO_CON0, 1),
79562306a36Sopenharmony_ci	MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RV1126_SDIO_CON1, 1),
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci	/* PD_NVM */
79862306a36Sopenharmony_ci	GATE(HCLK_PDNVM, "hclk_pdnvm", "hclk_pdphp", 0,
79962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 1, GFLAGS),
80062306a36Sopenharmony_ci	GATE(HCLK_EMMC, "hclk_emmc", "hclk_pdnvm", 0,
80162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 8, GFLAGS),
80262306a36Sopenharmony_ci	COMPOSITE(CLK_EMMC, "clk_emmc", mux_gpll_cpll_xin24m_p, 0,
80362306a36Sopenharmony_ci			RV1126_CLKSEL_CON(57), 14, 2, MFLAGS, 0, 8, DFLAGS,
80462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 9, GFLAGS),
80562306a36Sopenharmony_ci	GATE(HCLK_NANDC, "hclk_nandc", "hclk_pdnvm", 0,
80662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 13, GFLAGS),
80762306a36Sopenharmony_ci	COMPOSITE(CLK_NANDC, "clk_nandc", mux_gpll_cpll_p, 0,
80862306a36Sopenharmony_ci			RV1126_CLKSEL_CON(59), 15, 1, MFLAGS, 0, 8, DFLAGS,
80962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 14, GFLAGS),
81062306a36Sopenharmony_ci	GATE(HCLK_SFC, "hclk_sfc", "hclk_pdnvm", 0,
81162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 10, GFLAGS),
81262306a36Sopenharmony_ci	GATE(HCLK_SFCXIP, "hclk_sfcxip", "hclk_pdnvm", 0,
81362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 11, GFLAGS),
81462306a36Sopenharmony_ci	COMPOSITE(SCLK_SFC, "sclk_sfc", mux_cpll_gpll_p, 0,
81562306a36Sopenharmony_ci			RV1126_CLKSEL_CON(58), 15, 1, MFLAGS, 0, 8, DFLAGS,
81662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 12, GFLAGS),
81762306a36Sopenharmony_ci	MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", RV1126_EMMC_CON0, 1),
81862306a36Sopenharmony_ci	MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", RV1126_EMMC_CON1, 1),
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci	/* PD_USB */
82162306a36Sopenharmony_ci	GATE(ACLK_PDUSB, "aclk_pdusb", "aclk_pdphp", 0,
82262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 0, GFLAGS),
82362306a36Sopenharmony_ci	GATE(HCLK_PDUSB, "hclk_pdusb", "hclk_pdphp", 0,
82462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 1, GFLAGS),
82562306a36Sopenharmony_ci	GATE(HCLK_USBHOST, "hclk_usbhost", "hclk_pdusb", 0,
82662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 4, GFLAGS),
82762306a36Sopenharmony_ci	GATE(HCLK_USBHOST_ARB, "hclk_usbhost_arb", "hclk_pdusb", 0,
82862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 5, GFLAGS),
82962306a36Sopenharmony_ci	COMPOSITE(CLK_USBHOST_UTMI_OHCI, "clk_usbhost_utmi_ohci", mux_usb480m_gpll_p, 0,
83062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 5, DFLAGS,
83162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 6, GFLAGS),
83262306a36Sopenharmony_ci	GATE(ACLK_USBOTG, "aclk_usbotg", "aclk_pdusb", 0,
83362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 7, GFLAGS),
83462306a36Sopenharmony_ci	GATE(CLK_USBOTG_REF, "clk_usbotg_ref", "xin24m", 0,
83562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 8, GFLAGS),
83662306a36Sopenharmony_ci	/* PD_GMAC */
83762306a36Sopenharmony_ci	GATE(ACLK_PDGMAC, "aclk_pdgmac", "aclk_pdphp", 0,
83862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 0, GFLAGS),
83962306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PDGMAC, "pclk_pdgmac", "aclk_pdgmac", 0,
84062306a36Sopenharmony_ci			RV1126_CLKSEL_CON(63), 8, 5, DFLAGS,
84162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 1, GFLAGS),
84262306a36Sopenharmony_ci	GATE(ACLK_GMAC, "aclk_gmac", "aclk_pdgmac", 0,
84362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 4, GFLAGS),
84462306a36Sopenharmony_ci	GATE(PCLK_GMAC, "pclk_gmac", "pclk_pdgmac", 0,
84562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 5, GFLAGS),
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_ci	COMPOSITE(CLK_GMAC_DIV, "clk_gmac_div", mux_cpll_gpll_p, 0,
84862306a36Sopenharmony_ci			RV1126_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 5, DFLAGS,
84962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 6, GFLAGS),
85062306a36Sopenharmony_ci	GATE(CLK_GMAC_RGMII_M0, "clk_gmac_rgmii_m0", "clk_gmac_rgmii_clkin_m0", 0,
85162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 12, GFLAGS),
85262306a36Sopenharmony_ci	MUX(CLK_GMAC_SRC_M0, "clk_gmac_src_m0", clk_gmac_src_m0_p, CLK_SET_RATE_PARENT,
85362306a36Sopenharmony_ci			RV1126_GMAC_CON, 0, 1, MFLAGS),
85462306a36Sopenharmony_ci	GATE(CLK_GMAC_RGMII_M1, "clk_gmac_rgmii_m1", "clk_gmac_rgmii_clkin_m1", 0,
85562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 13, GFLAGS),
85662306a36Sopenharmony_ci	MUX(CLK_GMAC_SRC_M1, "clk_gmac_src_m1", clk_gmac_src_m1_p, CLK_SET_RATE_PARENT,
85762306a36Sopenharmony_ci			RV1126_GMAC_CON, 5, 1, MFLAGS),
85862306a36Sopenharmony_ci	MUXGRF(CLK_GMAC_SRC, "clk_gmac_src", mux_clk_gmac_src_p, CLK_SET_RATE_PARENT |
85962306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT,
86062306a36Sopenharmony_ci			RV1126_GRF_IOFUNC_CON1, 12, 1, MFLAGS),
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_ci	GATE(CLK_GMAC_REF, "clk_gmac_ref", "clk_gmac_src", 0,
86362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 7, GFLAGS),
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci	GATE(CLK_GMAC_TX_SRC, "clk_gmac_tx_src", "clk_gmac_src", 0,
86662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 9, GFLAGS),
86762306a36Sopenharmony_ci	FACTOR(CLK_GMAC_TX_DIV5, "clk_gmac_tx_div5", "clk_gmac_tx_src", 0, 1, 5),
86862306a36Sopenharmony_ci	FACTOR(CLK_GMAC_TX_DIV50, "clk_gmac_tx_div50", "clk_gmac_tx_src", 0, 1, 50),
86962306a36Sopenharmony_ci	MUXTBL(RGMII_MODE_CLK, "rgmii_mode_clk", mux_rgmii_clk_p, CLK_SET_RATE_PARENT,
87062306a36Sopenharmony_ci			RV1126_GMAC_CON, 2, 2, MFLAGS, rgmii_mux_idx),
87162306a36Sopenharmony_ci	GATE(CLK_GMAC_RX_SRC, "clk_gmac_rx_src", "clk_gmac_src", 0,
87262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 8, GFLAGS),
87362306a36Sopenharmony_ci	FACTOR(CLK_GMAC_RX_DIV2, "clk_gmac_rx_div2", "clk_gmac_rx_src", 0, 1, 2),
87462306a36Sopenharmony_ci	FACTOR(CLK_GMAC_RX_DIV20, "clk_gmac_rx_div20", "clk_gmac_rx_src", 0, 1, 20),
87562306a36Sopenharmony_ci	MUX(RMII_MODE_CLK, "rmii_mode_clk", mux_rmii_clk_p, CLK_SET_RATE_PARENT,
87662306a36Sopenharmony_ci			RV1126_GMAC_CON, 1, 1, MFLAGS),
87762306a36Sopenharmony_ci	MUX(CLK_GMAC_TX_RX, "clk_gmac_tx_rx", mux_gmac_tx_rx_p, CLK_SET_RATE_PARENT |
87862306a36Sopenharmony_ci			CLK_SET_RATE_NO_REPARENT,
87962306a36Sopenharmony_ci			RV1126_GMAC_CON, 4, 1, MFLAGS),
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	GATE(CLK_GMAC_PTPREF, "clk_gmac_ptpref", "xin24m", 0,
88262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 10, GFLAGS),
88362306a36Sopenharmony_ci	COMPOSITE(CLK_GMAC_ETHERNET_OUT, "clk_gmac_ethernet_out2io", mux_cpll_gpll_p, 0,
88462306a36Sopenharmony_ci			RV1126_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 5, DFLAGS,
88562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 11, GFLAGS),
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_ci	/*
88862306a36Sopenharmony_ci	 * Clock-Architecture Diagram 15
88962306a36Sopenharmony_ci	 */
89062306a36Sopenharmony_ci	GATE(PCLK_PDTOP, "pclk_pdtop", "pclk_pdbus", CLK_IGNORE_UNUSED,
89162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 8, GFLAGS),
89262306a36Sopenharmony_ci	GATE(PCLK_DSIPHY, "pclk_dsiphy", "pclk_pdtop", 0,
89362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 4, GFLAGS),
89462306a36Sopenharmony_ci	GATE(PCLK_CSIPHY0, "pclk_csiphy0", "pclk_pdtop", 0,
89562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 2, GFLAGS),
89662306a36Sopenharmony_ci	GATE(PCLK_CSIPHY1, "pclk_csiphy1", "pclk_pdtop", 0,
89762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 3, GFLAGS),
89862306a36Sopenharmony_ci	GATE(PCLK_USBPHY_HOST, "pclk_usbphy_host", "pclk_pdtop", 0,
89962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 13, GFLAGS),
90062306a36Sopenharmony_ci	GATE(PCLK_USBPHY_OTG, "pclk_usbphy_otg", "pclk_pdtop", 0,
90162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 12, GFLAGS),
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci	/*
90462306a36Sopenharmony_ci	 * Clock-Architecture Diagram 3
90562306a36Sopenharmony_ci	 */
90662306a36Sopenharmony_ci	/* PD_CORE */
90762306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
90862306a36Sopenharmony_ci			RV1126_CLKSEL_CON(1), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
90962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 2, GFLAGS),
91062306a36Sopenharmony_ci	GATE(0, "pclk_dbg_daplite", "pclk_dbg", CLK_IGNORE_UNUSED,
91162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 5, GFLAGS),
91262306a36Sopenharmony_ci	GATE(0, "clk_a7_jtag", "clk_jtag_ori", CLK_IGNORE_UNUSED,
91362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 9, GFLAGS),
91462306a36Sopenharmony_ci	GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED,
91562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 3, GFLAGS),
91662306a36Sopenharmony_ci	GATE(0, "pclk_dbg_niu", "pclk_dbg", CLK_IGNORE_UNUSED,
91762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(0), 4, GFLAGS),
91862306a36Sopenharmony_ci	/*
91962306a36Sopenharmony_ci	 * Clock-Architecture Diagram 4
92062306a36Sopenharmony_ci	 */
92162306a36Sopenharmony_ci	/* PD_BUS */
92262306a36Sopenharmony_ci	GATE(0, "aclk_pdbus_hold_niu1", "aclk_pdbus", CLK_IGNORE_UNUSED,
92362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 10, GFLAGS),
92462306a36Sopenharmony_ci	GATE(0, "aclk_pdbus_niu1", "aclk_pdbus", CLK_IGNORE_UNUSED,
92562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 3, GFLAGS),
92662306a36Sopenharmony_ci	GATE(0, "hclk_pdbus_niu1", "hclk_pdbus", CLK_IGNORE_UNUSED,
92762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 4, GFLAGS),
92862306a36Sopenharmony_ci	GATE(0, "pclk_pdbus_niu1", "pclk_pdbus", CLK_IGNORE_UNUSED,
92962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 5, GFLAGS),
93062306a36Sopenharmony_ci	GATE(0, "aclk_pdbus_niu2", "aclk_pdbus", CLK_IGNORE_UNUSED,
93162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 6, GFLAGS),
93262306a36Sopenharmony_ci	GATE(0, "hclk_pdbus_niu2", "hclk_pdbus", CLK_IGNORE_UNUSED,
93362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 7, GFLAGS),
93462306a36Sopenharmony_ci	GATE(0, "aclk_pdbus_niu3", "aclk_pdbus", CLK_IGNORE_UNUSED,
93562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 8, GFLAGS),
93662306a36Sopenharmony_ci	GATE(0, "hclk_pdbus_niu3", "hclk_pdbus", CLK_IGNORE_UNUSED,
93762306a36Sopenharmony_ci			RV1126_CLKGATE_CON(2), 9, GFLAGS),
93862306a36Sopenharmony_ci	GATE(0, "pclk_grf", "pclk_pdbus", CLK_IGNORE_UNUSED,
93962306a36Sopenharmony_ci			RV1126_CLKGATE_CON(6), 15, GFLAGS),
94062306a36Sopenharmony_ci	GATE(0, "pclk_sgrf", "pclk_pdbus", CLK_IGNORE_UNUSED,
94162306a36Sopenharmony_ci			RV1126_CLKGATE_CON(8), 4, GFLAGS),
94262306a36Sopenharmony_ci	GATE(0, "aclk_sysram", "hclk_pdbus", CLK_IGNORE_UNUSED,
94362306a36Sopenharmony_ci			RV1126_CLKGATE_CON(3), 9, GFLAGS),
94462306a36Sopenharmony_ci	GATE(0, "pclk_intmux", "pclk_pdbus", CLK_IGNORE_UNUSED,
94562306a36Sopenharmony_ci			RV1126_CLKGATE_CON(7), 14, GFLAGS),
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_ci	/*
94862306a36Sopenharmony_ci	 * Clock-Architecture Diagram 6
94962306a36Sopenharmony_ci	 */
95062306a36Sopenharmony_ci	/* PD_AUDIO */
95162306a36Sopenharmony_ci	GATE(0, "hclk_pdaudio_niu", "hclk_pdaudio", CLK_IGNORE_UNUSED,
95262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 2, GFLAGS),
95362306a36Sopenharmony_ci	GATE(0, "pclk_pdaudio_niu", "hclk_pdaudio", CLK_IGNORE_UNUSED,
95462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(9), 3, GFLAGS),
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ci	/*
95762306a36Sopenharmony_ci	 * Clock-Architecture Diagram 9
95862306a36Sopenharmony_ci	 */
95962306a36Sopenharmony_ci	/* PD_VO */
96062306a36Sopenharmony_ci	GATE(0, "aclk_pdvo_niu", "aclk_pdvo", CLK_IGNORE_UNUSED,
96162306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 3, GFLAGS),
96262306a36Sopenharmony_ci	GATE(0, "hclk_pdvo_niu", "hclk_pdvo", CLK_IGNORE_UNUSED,
96362306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 4, GFLAGS),
96462306a36Sopenharmony_ci	GATE(0, "pclk_pdvo_niu", "pclk_pdvo", CLK_IGNORE_UNUSED,
96562306a36Sopenharmony_ci	     RV1126_CLKGATE_CON(14), 5, GFLAGS),
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	/*
96862306a36Sopenharmony_ci	 * Clock-Architecture Diagram 12
96962306a36Sopenharmony_ci	 */
97062306a36Sopenharmony_ci	/* PD_PHP */
97162306a36Sopenharmony_ci	GATE(0, "aclk_pdphpmid", "aclk_pdphp", CLK_IGNORE_UNUSED,
97262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 2, GFLAGS),
97362306a36Sopenharmony_ci	GATE(0, "hclk_pdphpmid", "hclk_pdphp", CLK_IGNORE_UNUSED,
97462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 3, GFLAGS),
97562306a36Sopenharmony_ci	GATE(0, "aclk_pdphpmid_niu", "aclk_pdphpmid", CLK_IGNORE_UNUSED,
97662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 4, GFLAGS),
97762306a36Sopenharmony_ci	GATE(0, "hclk_pdphpmid_niu", "hclk_pdphpmid", CLK_IGNORE_UNUSED,
97862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 5, GFLAGS),
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_ci	/* PD_SDCARD */
98162306a36Sopenharmony_ci	GATE(0, "hclk_pdsdmmc_niu", "hclk_pdsdmmc", CLK_IGNORE_UNUSED,
98262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 7, GFLAGS),
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_ci	/* PD_SDIO */
98562306a36Sopenharmony_ci	GATE(0, "hclk_pdsdio_niu", "hclk_pdsdio", CLK_IGNORE_UNUSED,
98662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(17), 9, GFLAGS),
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	/* PD_NVM */
98962306a36Sopenharmony_ci	GATE(0, "hclk_pdnvm_niu", "hclk_pdnvm", CLK_IGNORE_UNUSED,
99062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(18), 3, GFLAGS),
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_ci	/* PD_USB */
99362306a36Sopenharmony_ci	GATE(0, "aclk_pdusb_niu", "aclk_pdusb", CLK_IGNORE_UNUSED,
99462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 2, GFLAGS),
99562306a36Sopenharmony_ci	GATE(0, "hclk_pdusb_niu", "hclk_pdusb", CLK_IGNORE_UNUSED,
99662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(19), 3, GFLAGS),
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_ci	/* PD_GMAC */
99962306a36Sopenharmony_ci	GATE(0, "aclk_pdgmac_niu", "aclk_pdgmac", CLK_IGNORE_UNUSED,
100062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 2, GFLAGS),
100162306a36Sopenharmony_ci	GATE(0, "pclk_pdgmac_niu", "pclk_pdgmac", CLK_IGNORE_UNUSED,
100262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 3, GFLAGS),
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_ci	/*
100562306a36Sopenharmony_ci	 * Clock-Architecture Diagram 13
100662306a36Sopenharmony_ci	 */
100762306a36Sopenharmony_ci	/* PD_DDR */
100862306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_pdddr_pre", "gpll", CLK_IGNORE_UNUSED,
100962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(64), 0, 5, DFLAGS,
101062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 0, GFLAGS),
101162306a36Sopenharmony_ci	GATE(PCLK_PDDDR, "pclk_pdddr", "pclk_pdddr_pre", CLK_IGNORE_UNUSED,
101262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 15, GFLAGS),
101362306a36Sopenharmony_ci	GATE(0, "pclk_ddr_msch", "pclk_pdddr", CLK_IGNORE_UNUSED,
101462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 6, GFLAGS),
101562306a36Sopenharmony_ci	COMPOSITE_NOGATE(SCLK_DDRCLK, "sclk_ddrc", mux_dpll_gpll_p, CLK_IGNORE_UNUSED,
101662306a36Sopenharmony_ci			 RV1126_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS |
101762306a36Sopenharmony_ci			 CLK_DIVIDER_POWER_OF_TWO),
101862306a36Sopenharmony_ci	COMPOSITE(CLK_DDRPHY, "clk_ddrphy", mux_dpll_gpll_p, CLK_IGNORE_UNUSED,
101962306a36Sopenharmony_ci			RV1126_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
102062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 8, GFLAGS),
102162306a36Sopenharmony_ci	GATE(0, "clk1x_phy", "clk_ddrphy", CLK_IGNORE_UNUSED,
102262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 1, GFLAGS),
102362306a36Sopenharmony_ci	GATE(0, "clk_ddr_msch", "clk_ddrphy", CLK_IGNORE_UNUSED,
102462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 10, GFLAGS),
102562306a36Sopenharmony_ci	GATE(0, "pclk_ddr_dfictl", "pclk_pdddr", CLK_IGNORE_UNUSED,
102662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 2, GFLAGS),
102762306a36Sopenharmony_ci	GATE(0, "clk_ddr_dfictl", "clk_ddrphy", CLK_IGNORE_UNUSED,
102862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 13, GFLAGS),
102962306a36Sopenharmony_ci	GATE(0, "pclk_ddr_standby", "pclk_pdddr", CLK_IGNORE_UNUSED,
103062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 4, GFLAGS),
103162306a36Sopenharmony_ci	GATE(0, "clk_ddr_standby", "clk_ddrphy", CLK_IGNORE_UNUSED,
103262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 14, GFLAGS),
103362306a36Sopenharmony_ci	GATE(0, "aclk_ddr_split", "clk_ddrphy", CLK_IGNORE_UNUSED,
103462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 9, GFLAGS),
103562306a36Sopenharmony_ci	GATE(0, "pclk_ddr_grf", "pclk_pdddr", CLK_IGNORE_UNUSED,
103662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 5, GFLAGS),
103762306a36Sopenharmony_ci	GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_pdddr", CLK_IGNORE_UNUSED,
103862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 3, GFLAGS),
103962306a36Sopenharmony_ci	GATE(CLK_DDR_MON, "clk_ddr_mon", "clk_ddrphy", CLK_IGNORE_UNUSED,
104062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(20), 15, GFLAGS),
104162306a36Sopenharmony_ci	GATE(TMCLK_DDR_MON, "tmclk_ddr_mon", "xin24m", CLK_IGNORE_UNUSED,
104262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(21), 7, GFLAGS),
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_ci	/*
104562306a36Sopenharmony_ci	 * Clock-Architecture Diagram 15
104662306a36Sopenharmony_ci	 */
104762306a36Sopenharmony_ci	GATE(0, "pclk_topniu", "pclk_pdtop", CLK_IGNORE_UNUSED,
104862306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 9, GFLAGS),
104962306a36Sopenharmony_ci	GATE(PCLK_TOPCRU, "pclk_topcru", "pclk_pdtop", CLK_IGNORE_UNUSED,
105062306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 10, GFLAGS),
105162306a36Sopenharmony_ci	GATE(PCLK_TOPGRF, "pclk_topgrf", "pclk_pdtop", CLK_IGNORE_UNUSED,
105262306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 11, GFLAGS),
105362306a36Sopenharmony_ci	GATE(PCLK_CPUEMADET, "pclk_cpuemadet", "pclk_pdtop", CLK_IGNORE_UNUSED,
105462306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 12, GFLAGS),
105562306a36Sopenharmony_ci	GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_pdtop", CLK_IGNORE_UNUSED,
105662306a36Sopenharmony_ci			RV1126_CLKGATE_CON(23), 0, GFLAGS),
105762306a36Sopenharmony_ci};
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_cistatic const char *const rv1126_cru_critical_clocks[] __initconst = {
106062306a36Sopenharmony_ci	"gpll",
106162306a36Sopenharmony_ci	"cpll",
106262306a36Sopenharmony_ci	"hpll",
106362306a36Sopenharmony_ci	"armclk",
106462306a36Sopenharmony_ci	"pclk_dbg",
106562306a36Sopenharmony_ci	"pclk_pdpmu",
106662306a36Sopenharmony_ci	"aclk_pdbus",
106762306a36Sopenharmony_ci	"hclk_pdbus",
106862306a36Sopenharmony_ci	"pclk_pdbus",
106962306a36Sopenharmony_ci	"aclk_pdphp",
107062306a36Sopenharmony_ci	"hclk_pdphp",
107162306a36Sopenharmony_ci	"clk_ddrphy",
107262306a36Sopenharmony_ci	"pclk_pdddr",
107362306a36Sopenharmony_ci	"pclk_pdtop",
107462306a36Sopenharmony_ci	"clk_usbhost_utmi_ohci",
107562306a36Sopenharmony_ci	"aclk_pdjpeg_niu",
107662306a36Sopenharmony_ci	"hclk_pdjpeg_niu",
107762306a36Sopenharmony_ci	"aclk_pdvdec_niu",
107862306a36Sopenharmony_ci	"hclk_pdvdec_niu",
107962306a36Sopenharmony_ci};
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_cistatic void __init rv1126_pmu_clk_init(struct device_node *np)
108262306a36Sopenharmony_ci{
108362306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
108462306a36Sopenharmony_ci	void __iomem *reg_base;
108562306a36Sopenharmony_ci
108662306a36Sopenharmony_ci	reg_base = of_iomap(np, 0);
108762306a36Sopenharmony_ci	if (!reg_base) {
108862306a36Sopenharmony_ci		pr_err("%s: could not map cru pmu region\n", __func__);
108962306a36Sopenharmony_ci		return;
109062306a36Sopenharmony_ci	}
109162306a36Sopenharmony_ci
109262306a36Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
109362306a36Sopenharmony_ci	if (IS_ERR(ctx)) {
109462306a36Sopenharmony_ci		pr_err("%s: rockchip pmu clk init failed\n", __func__);
109562306a36Sopenharmony_ci		return;
109662306a36Sopenharmony_ci	}
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_ci	rockchip_clk_register_plls(ctx, rv1126_pmu_pll_clks,
109962306a36Sopenharmony_ci				   ARRAY_SIZE(rv1126_pmu_pll_clks),
110062306a36Sopenharmony_ci				   RV1126_GRF_SOC_STATUS0);
110162306a36Sopenharmony_ci
110262306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, rv1126_clk_pmu_branches,
110362306a36Sopenharmony_ci				       ARRAY_SIZE(rv1126_clk_pmu_branches));
110462306a36Sopenharmony_ci
110562306a36Sopenharmony_ci	rockchip_register_softrst(np, 2, reg_base + RV1126_PMU_SOFTRST_CON(0),
110662306a36Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
110962306a36Sopenharmony_ci}
111062306a36Sopenharmony_ci
111162306a36Sopenharmony_cistatic void __init rv1126_clk_init(struct device_node *np)
111262306a36Sopenharmony_ci{
111362306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
111462306a36Sopenharmony_ci	void __iomem *reg_base;
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_ci	reg_base = of_iomap(np, 0);
111762306a36Sopenharmony_ci	if (!reg_base) {
111862306a36Sopenharmony_ci		pr_err("%s: could not map cru region\n", __func__);
111962306a36Sopenharmony_ci		return;
112062306a36Sopenharmony_ci	}
112162306a36Sopenharmony_ci
112262306a36Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
112362306a36Sopenharmony_ci	if (IS_ERR(ctx)) {
112462306a36Sopenharmony_ci		pr_err("%s: rockchip clk init failed\n", __func__);
112562306a36Sopenharmony_ci		iounmap(reg_base);
112662306a36Sopenharmony_ci		return;
112762306a36Sopenharmony_ci	}
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_ci	rockchip_clk_register_plls(ctx, rv1126_pll_clks,
113062306a36Sopenharmony_ci				   ARRAY_SIZE(rv1126_pll_clks),
113162306a36Sopenharmony_ci				   RV1126_GRF_SOC_STATUS0);
113262306a36Sopenharmony_ci
113362306a36Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
113462306a36Sopenharmony_ci				     mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
113562306a36Sopenharmony_ci				     &rv1126_cpuclk_data, rv1126_cpuclk_rates,
113662306a36Sopenharmony_ci				     ARRAY_SIZE(rv1126_cpuclk_rates));
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, rv1126_clk_branches,
113962306a36Sopenharmony_ci				       ARRAY_SIZE(rv1126_clk_branches));
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_ci	rockchip_register_softrst(np, 15, reg_base + RV1126_SOFTRST_CON(0),
114262306a36Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
114362306a36Sopenharmony_ci
114462306a36Sopenharmony_ci	rockchip_register_restart_notifier(ctx, RV1126_GLB_SRST_FST, NULL);
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_ci	rockchip_clk_protect_critical(rv1126_cru_critical_clocks,
114762306a36Sopenharmony_ci				      ARRAY_SIZE(rv1126_cru_critical_clocks));
114862306a36Sopenharmony_ci
114962306a36Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
115062306a36Sopenharmony_ci}
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_cistruct clk_rv1126_inits {
115362306a36Sopenharmony_ci	void (*inits)(struct device_node *np);
115462306a36Sopenharmony_ci};
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_cistatic const struct clk_rv1126_inits clk_rv1126_pmucru_init = {
115762306a36Sopenharmony_ci	.inits = rv1126_pmu_clk_init,
115862306a36Sopenharmony_ci};
115962306a36Sopenharmony_ci
116062306a36Sopenharmony_cistatic const struct clk_rv1126_inits clk_rv1126_cru_init = {
116162306a36Sopenharmony_ci	.inits = rv1126_clk_init,
116262306a36Sopenharmony_ci};
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_cistatic const struct of_device_id clk_rv1126_match_table[] = {
116562306a36Sopenharmony_ci	{
116662306a36Sopenharmony_ci		.compatible = "rockchip,rv1126-cru",
116762306a36Sopenharmony_ci		.data = &clk_rv1126_cru_init,
116862306a36Sopenharmony_ci	},  {
116962306a36Sopenharmony_ci		.compatible = "rockchip,rv1126-pmucru",
117062306a36Sopenharmony_ci		.data = &clk_rv1126_pmucru_init,
117162306a36Sopenharmony_ci	},
117262306a36Sopenharmony_ci	{ }
117362306a36Sopenharmony_ci};
117462306a36Sopenharmony_ci
117562306a36Sopenharmony_cistatic int __init clk_rv1126_probe(struct platform_device *pdev)
117662306a36Sopenharmony_ci{
117762306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
117862306a36Sopenharmony_ci	const struct clk_rv1126_inits *init_data;
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_ci	init_data = (struct clk_rv1126_inits *)of_device_get_match_data(&pdev->dev);
118162306a36Sopenharmony_ci	if (!init_data)
118262306a36Sopenharmony_ci		return -EINVAL;
118362306a36Sopenharmony_ci
118462306a36Sopenharmony_ci	if (init_data->inits)
118562306a36Sopenharmony_ci		init_data->inits(np);
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_ci	return 0;
118862306a36Sopenharmony_ci}
118962306a36Sopenharmony_ci
119062306a36Sopenharmony_cistatic struct platform_driver clk_rv1126_driver = {
119162306a36Sopenharmony_ci	.driver		= {
119262306a36Sopenharmony_ci		.name	= "clk-rv1126",
119362306a36Sopenharmony_ci		.of_match_table = clk_rv1126_match_table,
119462306a36Sopenharmony_ci		.suppress_bind_attrs = true,
119562306a36Sopenharmony_ci	},
119662306a36Sopenharmony_ci};
119762306a36Sopenharmony_cibuiltin_platform_driver_probe(clk_rv1126_driver, clk_rv1126_probe);
1198