162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de> 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/io.h> 862306a36Sopenharmony_ci#include <linux/of.h> 962306a36Sopenharmony_ci#include <linux/of_address.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <dt-bindings/clock/rk3368-cru.h> 1262306a36Sopenharmony_ci#include "clk.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define RK3368_GRF_SOC_STATUS0 0x480 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_cienum rk3368_plls { 1762306a36Sopenharmony_ci apllb, aplll, dpll, cpll, gpll, npll, 1862306a36Sopenharmony_ci}; 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3368_pll_rates[] = { 2162306a36Sopenharmony_ci RK3066_PLL_RATE(2208000000, 1, 92, 1), 2262306a36Sopenharmony_ci RK3066_PLL_RATE(2184000000, 1, 91, 1), 2362306a36Sopenharmony_ci RK3066_PLL_RATE(2160000000, 1, 90, 1), 2462306a36Sopenharmony_ci RK3066_PLL_RATE(2136000000, 1, 89, 1), 2562306a36Sopenharmony_ci RK3066_PLL_RATE(2112000000, 1, 88, 1), 2662306a36Sopenharmony_ci RK3066_PLL_RATE(2088000000, 1, 87, 1), 2762306a36Sopenharmony_ci RK3066_PLL_RATE(2064000000, 1, 86, 1), 2862306a36Sopenharmony_ci RK3066_PLL_RATE(2040000000, 1, 85, 1), 2962306a36Sopenharmony_ci RK3066_PLL_RATE(2016000000, 1, 84, 1), 3062306a36Sopenharmony_ci RK3066_PLL_RATE(1992000000, 1, 83, 1), 3162306a36Sopenharmony_ci RK3066_PLL_RATE(1968000000, 1, 82, 1), 3262306a36Sopenharmony_ci RK3066_PLL_RATE(1944000000, 1, 81, 1), 3362306a36Sopenharmony_ci RK3066_PLL_RATE(1920000000, 1, 80, 1), 3462306a36Sopenharmony_ci RK3066_PLL_RATE(1896000000, 1, 79, 1), 3562306a36Sopenharmony_ci RK3066_PLL_RATE(1872000000, 1, 78, 1), 3662306a36Sopenharmony_ci RK3066_PLL_RATE(1848000000, 1, 77, 1), 3762306a36Sopenharmony_ci RK3066_PLL_RATE(1824000000, 1, 76, 1), 3862306a36Sopenharmony_ci RK3066_PLL_RATE(1800000000, 1, 75, 1), 3962306a36Sopenharmony_ci RK3066_PLL_RATE(1776000000, 1, 74, 1), 4062306a36Sopenharmony_ci RK3066_PLL_RATE(1752000000, 1, 73, 1), 4162306a36Sopenharmony_ci RK3066_PLL_RATE(1728000000, 1, 72, 1), 4262306a36Sopenharmony_ci RK3066_PLL_RATE(1704000000, 1, 71, 1), 4362306a36Sopenharmony_ci RK3066_PLL_RATE(1680000000, 1, 70, 1), 4462306a36Sopenharmony_ci RK3066_PLL_RATE(1656000000, 1, 69, 1), 4562306a36Sopenharmony_ci RK3066_PLL_RATE(1632000000, 1, 68, 1), 4662306a36Sopenharmony_ci RK3066_PLL_RATE(1608000000, 1, 67, 1), 4762306a36Sopenharmony_ci RK3066_PLL_RATE(1560000000, 1, 65, 1), 4862306a36Sopenharmony_ci RK3066_PLL_RATE(1512000000, 1, 63, 1), 4962306a36Sopenharmony_ci RK3066_PLL_RATE(1488000000, 1, 62, 1), 5062306a36Sopenharmony_ci RK3066_PLL_RATE(1464000000, 1, 61, 1), 5162306a36Sopenharmony_ci RK3066_PLL_RATE(1440000000, 1, 60, 1), 5262306a36Sopenharmony_ci RK3066_PLL_RATE(1416000000, 1, 59, 1), 5362306a36Sopenharmony_ci RK3066_PLL_RATE(1392000000, 1, 58, 1), 5462306a36Sopenharmony_ci RK3066_PLL_RATE(1368000000, 1, 57, 1), 5562306a36Sopenharmony_ci RK3066_PLL_RATE(1344000000, 1, 56, 1), 5662306a36Sopenharmony_ci RK3066_PLL_RATE(1320000000, 1, 55, 1), 5762306a36Sopenharmony_ci RK3066_PLL_RATE(1296000000, 1, 54, 1), 5862306a36Sopenharmony_ci RK3066_PLL_RATE(1272000000, 1, 53, 1), 5962306a36Sopenharmony_ci RK3066_PLL_RATE(1248000000, 1, 52, 1), 6062306a36Sopenharmony_ci RK3066_PLL_RATE(1224000000, 1, 51, 1), 6162306a36Sopenharmony_ci RK3066_PLL_RATE(1200000000, 1, 50, 1), 6262306a36Sopenharmony_ci RK3066_PLL_RATE(1176000000, 1, 49, 1), 6362306a36Sopenharmony_ci RK3066_PLL_RATE(1128000000, 1, 47, 1), 6462306a36Sopenharmony_ci RK3066_PLL_RATE(1104000000, 1, 46, 1), 6562306a36Sopenharmony_ci RK3066_PLL_RATE(1008000000, 1, 84, 2), 6662306a36Sopenharmony_ci RK3066_PLL_RATE( 912000000, 1, 76, 2), 6762306a36Sopenharmony_ci RK3066_PLL_RATE( 888000000, 1, 74, 2), 6862306a36Sopenharmony_ci RK3066_PLL_RATE( 816000000, 1, 68, 2), 6962306a36Sopenharmony_ci RK3066_PLL_RATE( 792000000, 1, 66, 2), 7062306a36Sopenharmony_ci RK3066_PLL_RATE( 696000000, 1, 58, 2), 7162306a36Sopenharmony_ci RK3066_PLL_RATE( 672000000, 1, 56, 2), 7262306a36Sopenharmony_ci RK3066_PLL_RATE( 648000000, 1, 54, 2), 7362306a36Sopenharmony_ci RK3066_PLL_RATE( 624000000, 1, 52, 2), 7462306a36Sopenharmony_ci RK3066_PLL_RATE( 600000000, 1, 50, 2), 7562306a36Sopenharmony_ci RK3066_PLL_RATE( 576000000, 1, 48, 2), 7662306a36Sopenharmony_ci RK3066_PLL_RATE( 552000000, 1, 46, 2), 7762306a36Sopenharmony_ci RK3066_PLL_RATE( 528000000, 1, 88, 4), 7862306a36Sopenharmony_ci RK3066_PLL_RATE( 504000000, 1, 84, 4), 7962306a36Sopenharmony_ci RK3066_PLL_RATE( 480000000, 1, 80, 4), 8062306a36Sopenharmony_ci RK3066_PLL_RATE( 456000000, 1, 76, 4), 8162306a36Sopenharmony_ci RK3066_PLL_RATE( 408000000, 1, 68, 4), 8262306a36Sopenharmony_ci RK3066_PLL_RATE( 312000000, 1, 52, 4), 8362306a36Sopenharmony_ci RK3066_PLL_RATE( 252000000, 1, 84, 8), 8462306a36Sopenharmony_ci RK3066_PLL_RATE( 216000000, 1, 72, 8), 8562306a36Sopenharmony_ci RK3066_PLL_RATE( 126000000, 2, 84, 8), 8662306a36Sopenharmony_ci RK3066_PLL_RATE( 48000000, 2, 32, 8), 8762306a36Sopenharmony_ci { /* sentinel */ }, 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ciPNAME(mux_pll_p) = { "xin24m", "xin32k" }; 9162306a36Sopenharmony_ciPNAME(mux_armclkb_p) = { "apllb_core", "gpllb_core" }; 9262306a36Sopenharmony_ciPNAME(mux_armclkl_p) = { "aplll_core", "gplll_core" }; 9362306a36Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" }; 9462306a36Sopenharmony_ciPNAME(mux_cs_src_p) = { "apllb_cs", "aplll_cs", "gpll_cs"}; 9562306a36Sopenharmony_ciPNAME(mux_aclk_bus_src_p) = { "cpll_aclk_bus", "gpll_aclk_bus" }; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" }; 9862306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" }; 9962306a36Sopenharmony_ciPNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" }; 10062306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb_p) = { "cpll", "gpll", "usbphy_480m" }; 10162306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb_usb_p) = { "cpll", "gpll", "usbphy_480m", 10262306a36Sopenharmony_ci "usbphy_480m" }; 10362306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb_npll_p) = { "cpll", "gpll", "usbphy_480m", 10462306a36Sopenharmony_ci "npll" }; 10562306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_npll_p) = { "cpll", "gpll", "npll", "npll" }; 10662306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_usb_p) = { "cpll", "gpll", "npll", 10762306a36Sopenharmony_ci "usbphy_480m" }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ciPNAME(mux_i2s_8ch_pre_p) = { "i2s_8ch_src", "i2s_8ch_frac", 11062306a36Sopenharmony_ci "ext_i2s", "xin12m" }; 11162306a36Sopenharmony_ciPNAME(mux_i2s_8ch_clkout_p) = { "i2s_8ch_pre", "xin12m" }; 11262306a36Sopenharmony_ciPNAME(mux_i2s_2ch_p) = { "i2s_2ch_src", "i2s_2ch_frac", 11362306a36Sopenharmony_ci "dummy", "xin12m" }; 11462306a36Sopenharmony_ciPNAME(mux_spdif_8ch_p) = { "spdif_8ch_pre", "spdif_8ch_frac", 11562306a36Sopenharmony_ci "ext_i2s", "xin12m" }; 11662306a36Sopenharmony_ciPNAME(mux_edp_24m_p) = { "xin24m", "dummy" }; 11762306a36Sopenharmony_ciPNAME(mux_vip_out_p) = { "vip_src", "xin24m" }; 11862306a36Sopenharmony_ciPNAME(mux_usbphy480m_p) = { "usbotg_out", "xin24m" }; 11962306a36Sopenharmony_ciPNAME(mux_hsic_usbphy480m_p) = { "usbotg_out", "dummy" }; 12062306a36Sopenharmony_ciPNAME(mux_hsicphy480m_p) = { "cpll", "gpll", "usbphy_480m" }; 12162306a36Sopenharmony_ciPNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" }; 12262306a36Sopenharmony_ciPNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" }; 12362306a36Sopenharmony_ciPNAME(mux_uart2_p) = { "uart2_src", "xin24m" }; 12462306a36Sopenharmony_ciPNAME(mux_uart3_p) = { "uart3_src", "uart3_frac", "xin24m" }; 12562306a36Sopenharmony_ciPNAME(mux_uart4_p) = { "uart4_src", "uart4_frac", "xin24m" }; 12662306a36Sopenharmony_ciPNAME(mux_mac_p) = { "mac_pll_src", "ext_gmac" }; 12762306a36Sopenharmony_ciPNAME(mux_mmc_src_p) = { "cpll", "gpll", "usbphy_480m", "xin24m" }; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3368_pll_clks[] __initdata = { 13062306a36Sopenharmony_ci [apllb] = PLL(pll_rk3066, PLL_APLLB, "apllb", mux_pll_p, 0, RK3368_PLL_CON(0), 13162306a36Sopenharmony_ci RK3368_PLL_CON(3), 8, 1, 0, rk3368_pll_rates), 13262306a36Sopenharmony_ci [aplll] = PLL(pll_rk3066, PLL_APLLL, "aplll", mux_pll_p, 0, RK3368_PLL_CON(4), 13362306a36Sopenharmony_ci RK3368_PLL_CON(7), 8, 0, 0, rk3368_pll_rates), 13462306a36Sopenharmony_ci [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3368_PLL_CON(8), 13562306a36Sopenharmony_ci RK3368_PLL_CON(11), 8, 2, 0, NULL), 13662306a36Sopenharmony_ci [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12), 13762306a36Sopenharmony_ci RK3368_PLL_CON(15), 8, 3, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates), 13862306a36Sopenharmony_ci [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3368_PLL_CON(16), 13962306a36Sopenharmony_ci RK3368_PLL_CON(19), 8, 4, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates), 14062306a36Sopenharmony_ci [npll] = PLL(pll_rk3066, PLL_NPLL, "npll", mux_pll_p, 0, RK3368_PLL_CON(20), 14162306a36Sopenharmony_ci RK3368_PLL_CON(23), 8, 5, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates), 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic struct clk_div_table div_ddrphy_t[] = { 14562306a36Sopenharmony_ci { .val = 0, .div = 1 }, 14662306a36Sopenharmony_ci { .val = 1, .div = 2 }, 14762306a36Sopenharmony_ci { .val = 3, .div = 4 }, 14862306a36Sopenharmony_ci { /* sentinel */ }, 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 15262306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 15362306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 15462306a36Sopenharmony_ci#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3368_cpuclkb_data = { 15762306a36Sopenharmony_ci .core_reg[0] = RK3368_CLKSEL_CON(0), 15862306a36Sopenharmony_ci .div_core_shift[0] = 0, 15962306a36Sopenharmony_ci .div_core_mask[0] = 0x1f, 16062306a36Sopenharmony_ci .num_cores = 1, 16162306a36Sopenharmony_ci .mux_core_alt = 1, 16262306a36Sopenharmony_ci .mux_core_main = 0, 16362306a36Sopenharmony_ci .mux_core_shift = 7, 16462306a36Sopenharmony_ci .mux_core_mask = 0x1, 16562306a36Sopenharmony_ci}; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3368_cpuclkl_data = { 16862306a36Sopenharmony_ci .core_reg[0] = RK3368_CLKSEL_CON(2), 16962306a36Sopenharmony_ci .div_core_shift[0] = 0, 17062306a36Sopenharmony_ci .mux_core_alt = 1, 17162306a36Sopenharmony_ci .num_cores = 1, 17262306a36Sopenharmony_ci .mux_core_main = 0, 17362306a36Sopenharmony_ci .div_core_mask[0] = 0x1f, 17462306a36Sopenharmony_ci .mux_core_shift = 7, 17562306a36Sopenharmony_ci .mux_core_mask = 0x1, 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci#define RK3368_DIV_ACLKM_MASK 0x1f 17962306a36Sopenharmony_ci#define RK3368_DIV_ACLKM_SHIFT 8 18062306a36Sopenharmony_ci#define RK3368_DIV_ATCLK_MASK 0x1f 18162306a36Sopenharmony_ci#define RK3368_DIV_ATCLK_SHIFT 0 18262306a36Sopenharmony_ci#define RK3368_DIV_PCLK_DBG_MASK 0x1f 18362306a36Sopenharmony_ci#define RK3368_DIV_PCLK_DBG_SHIFT 8 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci#define RK3368_CLKSEL0(_offs, _aclkm) \ 18662306a36Sopenharmony_ci { \ 18762306a36Sopenharmony_ci .reg = RK3368_CLKSEL_CON(0 + _offs), \ 18862306a36Sopenharmony_ci .val = HIWORD_UPDATE(_aclkm, RK3368_DIV_ACLKM_MASK, \ 18962306a36Sopenharmony_ci RK3368_DIV_ACLKM_SHIFT), \ 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci#define RK3368_CLKSEL1(_offs, _atclk, _pdbg) \ 19262306a36Sopenharmony_ci { \ 19362306a36Sopenharmony_ci .reg = RK3368_CLKSEL_CON(1 + _offs), \ 19462306a36Sopenharmony_ci .val = HIWORD_UPDATE(_atclk, RK3368_DIV_ATCLK_MASK, \ 19562306a36Sopenharmony_ci RK3368_DIV_ATCLK_SHIFT) | \ 19662306a36Sopenharmony_ci HIWORD_UPDATE(_pdbg, RK3368_DIV_PCLK_DBG_MASK, \ 19762306a36Sopenharmony_ci RK3368_DIV_PCLK_DBG_SHIFT), \ 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci/* cluster_b: aclkm in clksel0, rest in clksel1 */ 20162306a36Sopenharmony_ci#define RK3368_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg) \ 20262306a36Sopenharmony_ci { \ 20362306a36Sopenharmony_ci .prate = _prate, \ 20462306a36Sopenharmony_ci .divs = { \ 20562306a36Sopenharmony_ci RK3368_CLKSEL0(0, _aclkm), \ 20662306a36Sopenharmony_ci RK3368_CLKSEL1(0, _atclk, _pdbg), \ 20762306a36Sopenharmony_ci }, \ 20862306a36Sopenharmony_ci } 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci/* cluster_l: aclkm in clksel2, rest in clksel3 */ 21162306a36Sopenharmony_ci#define RK3368_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg) \ 21262306a36Sopenharmony_ci { \ 21362306a36Sopenharmony_ci .prate = _prate, \ 21462306a36Sopenharmony_ci .divs = { \ 21562306a36Sopenharmony_ci RK3368_CLKSEL0(2, _aclkm), \ 21662306a36Sopenharmony_ci RK3368_CLKSEL1(2, _atclk, _pdbg), \ 21762306a36Sopenharmony_ci }, \ 21862306a36Sopenharmony_ci } 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3368_cpuclkb_rates[] __initdata = { 22162306a36Sopenharmony_ci RK3368_CPUCLKB_RATE(1512000000, 1, 5, 5), 22262306a36Sopenharmony_ci RK3368_CPUCLKB_RATE(1488000000, 1, 4, 4), 22362306a36Sopenharmony_ci RK3368_CPUCLKB_RATE(1416000000, 1, 4, 4), 22462306a36Sopenharmony_ci RK3368_CPUCLKB_RATE(1200000000, 1, 3, 3), 22562306a36Sopenharmony_ci RK3368_CPUCLKB_RATE(1008000000, 1, 3, 3), 22662306a36Sopenharmony_ci RK3368_CPUCLKB_RATE( 816000000, 1, 2, 2), 22762306a36Sopenharmony_ci RK3368_CPUCLKB_RATE( 696000000, 1, 2, 2), 22862306a36Sopenharmony_ci RK3368_CPUCLKB_RATE( 600000000, 1, 1, 1), 22962306a36Sopenharmony_ci RK3368_CPUCLKB_RATE( 408000000, 1, 1, 1), 23062306a36Sopenharmony_ci RK3368_CPUCLKB_RATE( 312000000, 1, 1, 1), 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3368_cpuclkl_rates[] __initdata = { 23462306a36Sopenharmony_ci RK3368_CPUCLKL_RATE(1512000000, 1, 6, 6), 23562306a36Sopenharmony_ci RK3368_CPUCLKL_RATE(1488000000, 1, 5, 5), 23662306a36Sopenharmony_ci RK3368_CPUCLKL_RATE(1416000000, 1, 5, 5), 23762306a36Sopenharmony_ci RK3368_CPUCLKL_RATE(1200000000, 1, 4, 4), 23862306a36Sopenharmony_ci RK3368_CPUCLKL_RATE(1008000000, 1, 4, 4), 23962306a36Sopenharmony_ci RK3368_CPUCLKL_RATE( 816000000, 1, 3, 3), 24062306a36Sopenharmony_ci RK3368_CPUCLKL_RATE( 696000000, 1, 2, 2), 24162306a36Sopenharmony_ci RK3368_CPUCLKL_RATE( 600000000, 1, 2, 2), 24262306a36Sopenharmony_ci RK3368_CPUCLKL_RATE( 408000000, 1, 1, 1), 24362306a36Sopenharmony_ci RK3368_CPUCLKL_RATE( 312000000, 1, 1, 1), 24462306a36Sopenharmony_ci}; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_i2s_8ch_fracmux __initdata = 24762306a36Sopenharmony_ci MUX(0, "i2s_8ch_pre", mux_i2s_8ch_pre_p, CLK_SET_RATE_PARENT, 24862306a36Sopenharmony_ci RK3368_CLKSEL_CON(27), 8, 2, MFLAGS); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_spdif_8ch_fracmux __initdata = 25162306a36Sopenharmony_ci MUX(0, "spdif_8ch_pre", mux_spdif_8ch_p, CLK_SET_RATE_PARENT, 25262306a36Sopenharmony_ci RK3368_CLKSEL_CON(31), 8, 2, MFLAGS); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_i2s_2ch_fracmux __initdata = 25562306a36Sopenharmony_ci MUX(0, "i2s_2ch_pre", mux_i2s_2ch_p, CLK_SET_RATE_PARENT, 25662306a36Sopenharmony_ci RK3368_CLKSEL_CON(53), 8, 2, MFLAGS); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart0_fracmux __initdata = 25962306a36Sopenharmony_ci MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 26062306a36Sopenharmony_ci RK3368_CLKSEL_CON(33), 8, 2, MFLAGS); 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart1_fracmux __initdata = 26362306a36Sopenharmony_ci MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 26462306a36Sopenharmony_ci RK3368_CLKSEL_CON(35), 8, 2, MFLAGS); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart3_fracmux __initdata = 26762306a36Sopenharmony_ci MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT, 26862306a36Sopenharmony_ci RK3368_CLKSEL_CON(39), 8, 2, MFLAGS); 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart4_fracmux __initdata = 27162306a36Sopenharmony_ci MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT, 27262306a36Sopenharmony_ci RK3368_CLKSEL_CON(41), 8, 2, MFLAGS); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3368_clk_branches[] __initdata = { 27562306a36Sopenharmony_ci /* 27662306a36Sopenharmony_ci * Clock-Architecture Diagram 2 27762306a36Sopenharmony_ci */ 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci MUX(SCLK_USBPHY480M, "usbphy_480m", mux_usbphy480m_p, CLK_SET_RATE_PARENT, 28262306a36Sopenharmony_ci RK3368_CLKSEL_CON(13), 8, 1, MFLAGS), 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci GATE(0, "apllb_core", "apllb", CLK_IGNORE_UNUSED, 28562306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 0, GFLAGS), 28662306a36Sopenharmony_ci GATE(0, "gpllb_core", "gpll", CLK_IGNORE_UNUSED, 28762306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 1, GFLAGS), 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci GATE(0, "aplll_core", "aplll", CLK_IGNORE_UNUSED, 29062306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 4, GFLAGS), 29162306a36Sopenharmony_ci GATE(0, "gplll_core", "gpll", CLK_IGNORE_UNUSED, 29262306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 5, GFLAGS), 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci DIV(0, "aclkm_core_b", "armclkb", 0, 29562306a36Sopenharmony_ci RK3368_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY), 29662306a36Sopenharmony_ci DIV(0, "atclk_core_b", "armclkb", 0, 29762306a36Sopenharmony_ci RK3368_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY), 29862306a36Sopenharmony_ci DIV(0, "pclk_dbg_b", "armclkb", 0, 29962306a36Sopenharmony_ci RK3368_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY), 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci DIV(0, "aclkm_core_l", "armclkl", 0, 30262306a36Sopenharmony_ci RK3368_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY), 30362306a36Sopenharmony_ci DIV(0, "atclk_core_l", "armclkl", 0, 30462306a36Sopenharmony_ci RK3368_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY), 30562306a36Sopenharmony_ci DIV(0, "pclk_dbg_l", "armclkl", 0, 30662306a36Sopenharmony_ci RK3368_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY), 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci GATE(0, "apllb_cs", "apllb", CLK_IGNORE_UNUSED, 30962306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 9, GFLAGS), 31062306a36Sopenharmony_ci GATE(0, "aplll_cs", "aplll", CLK_IGNORE_UNUSED, 31162306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 10, GFLAGS), 31262306a36Sopenharmony_ci GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED, 31362306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 8, GFLAGS), 31462306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "sclk_cs_pre", mux_cs_src_p, CLK_IGNORE_UNUSED, 31562306a36Sopenharmony_ci RK3368_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS), 31662306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "clkin_trace", "sclk_cs_pre", CLK_IGNORE_UNUSED, 31762306a36Sopenharmony_ci RK3368_CLKSEL_CON(4), 8, 5, DFLAGS, 31862306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 13, GFLAGS), 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci COMPOSITE(0, "aclk_cci_pre", mux_pll_src_cpll_gpll_usb_npll_p, CLK_IGNORE_UNUSED, 32162306a36Sopenharmony_ci RK3368_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 7, DFLAGS, 32262306a36Sopenharmony_ci RK3368_CLKGATE_CON(0), 12, GFLAGS), 32362306a36Sopenharmony_ci GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3368_CLKGATE_CON(7), 10, GFLAGS), 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED, 32662306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 8, GFLAGS), 32762306a36Sopenharmony_ci GATE(0, "gpll_ddr", "gpll", 0, 32862306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 9, GFLAGS), 32962306a36Sopenharmony_ci COMPOSITE_NOGATE_DIVTBL(0, "ddrphy_src", mux_ddrphy_p, CLK_IGNORE_UNUSED, 33062306a36Sopenharmony_ci RK3368_CLKSEL_CON(13), 4, 1, MFLAGS, 0, 2, DFLAGS, div_ddrphy_t), 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci FACTOR_GATE(0, "sclk_ddr", "ddrphy_src", CLK_IGNORE_UNUSED, 1, 4, 33362306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 14, GFLAGS), 33462306a36Sopenharmony_ci GATE(0, "sclk_ddr4x", "ddrphy_src", CLK_IGNORE_UNUSED, 33562306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 15, GFLAGS), 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci GATE(0, "gpll_aclk_bus", "gpll", CLK_IGNORE_UNUSED, 33862306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 10, GFLAGS), 33962306a36Sopenharmony_ci GATE(0, "cpll_aclk_bus", "cpll", CLK_IGNORE_UNUSED, 34062306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 11, GFLAGS), 34162306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "aclk_bus_src", mux_aclk_bus_src_p, CLK_IGNORE_UNUSED, 34262306a36Sopenharmony_ci RK3368_CLKSEL_CON(8), 7, 1, MFLAGS, 0, 5, DFLAGS), 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci GATE(ACLK_BUS, "aclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED, 34562306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 0, GFLAGS), 34662306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED, 34762306a36Sopenharmony_ci RK3368_CLKSEL_CON(8), 12, 3, DFLAGS, 34862306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 2, GFLAGS), 34962306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED, 35062306a36Sopenharmony_ci RK3368_CLKSEL_CON(8), 8, 2, DFLAGS, 35162306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 1, GFLAGS), 35262306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "sclk_crypto", "aclk_bus_src", 0, 35362306a36Sopenharmony_ci RK3368_CLKSEL_CON(10), 14, 2, DFLAGS, 35462306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 2, GFLAGS), 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci COMPOSITE(0, "fclk_mcu_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED, 35762306a36Sopenharmony_ci RK3368_CLKSEL_CON(12), 7, 1, MFLAGS, 0, 5, DFLAGS, 35862306a36Sopenharmony_ci RK3368_CLKGATE_CON(1), 3, GFLAGS), 35962306a36Sopenharmony_ci /* 36062306a36Sopenharmony_ci * stclk_mcu is listed as child of fclk_mcu_src in diagram 5, 36162306a36Sopenharmony_ci * but stclk_mcu has an additional own divider in diagram 2 36262306a36Sopenharmony_ci */ 36362306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "stclk_mcu", "fclk_mcu_src", 0, 36462306a36Sopenharmony_ci RK3368_CLKSEL_CON(12), 8, 3, DFLAGS, 36562306a36Sopenharmony_ci RK3368_CLKGATE_CON(13), 13, GFLAGS), 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci COMPOSITE(0, "i2s_8ch_src", mux_pll_src_cpll_gpll_p, 0, 36862306a36Sopenharmony_ci RK3368_CLKSEL_CON(27), 12, 1, MFLAGS, 0, 7, DFLAGS, 36962306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 1, GFLAGS), 37062306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s_8ch_frac", "i2s_8ch_src", CLK_SET_RATE_PARENT, 37162306a36Sopenharmony_ci RK3368_CLKSEL_CON(28), 0, 37262306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 2, GFLAGS, 37362306a36Sopenharmony_ci &rk3368_i2s_8ch_fracmux), 37462306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "i2s_8ch_clkout", mux_i2s_8ch_clkout_p, 0, 37562306a36Sopenharmony_ci RK3368_CLKSEL_CON(27), 15, 1, MFLAGS, 37662306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 0, GFLAGS), 37762306a36Sopenharmony_ci GATE(SCLK_I2S_8CH, "sclk_i2s_8ch", "i2s_8ch_pre", CLK_SET_RATE_PARENT, 37862306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 3, GFLAGS), 37962306a36Sopenharmony_ci COMPOSITE(0, "spdif_8ch_src", mux_pll_src_cpll_gpll_p, 0, 38062306a36Sopenharmony_ci RK3368_CLKSEL_CON(31), 12, 1, MFLAGS, 0, 7, DFLAGS, 38162306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 4, GFLAGS), 38262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "spdif_8ch_frac", "spdif_8ch_src", CLK_SET_RATE_PARENT, 38362306a36Sopenharmony_ci RK3368_CLKSEL_CON(32), 0, 38462306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 5, GFLAGS, 38562306a36Sopenharmony_ci &rk3368_spdif_8ch_fracmux), 38662306a36Sopenharmony_ci GATE(SCLK_SPDIF_8CH, "sclk_spdif_8ch", "spdif_8ch_pre", CLK_SET_RATE_PARENT, 38762306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 6, GFLAGS), 38862306a36Sopenharmony_ci COMPOSITE(0, "i2s_2ch_src", mux_pll_src_cpll_gpll_p, 0, 38962306a36Sopenharmony_ci RK3368_CLKSEL_CON(53), 12, 1, MFLAGS, 0, 7, DFLAGS, 39062306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 13, GFLAGS), 39162306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s_2ch_frac", "i2s_2ch_src", CLK_SET_RATE_PARENT, 39262306a36Sopenharmony_ci RK3368_CLKSEL_CON(54), 0, 39362306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 14, GFLAGS, 39462306a36Sopenharmony_ci &rk3368_i2s_2ch_fracmux), 39562306a36Sopenharmony_ci GATE(SCLK_I2S_2CH, "sclk_i2s_2ch", "i2s_2ch_pre", CLK_SET_RATE_PARENT, 39662306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 15, GFLAGS), 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0, 39962306a36Sopenharmony_ci RK3368_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS, 40062306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 12, GFLAGS), 40162306a36Sopenharmony_ci GATE(0, "sclk_hsadc_tsp", "ext_hsadc_tsp", 0, 40262306a36Sopenharmony_ci RK3368_CLKGATE_CON(13), 7, GFLAGS), 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0, 40562306a36Sopenharmony_ci RK3368_CLKSEL_CON(35), 12, 1, MFLAGS), 40662306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0, 40762306a36Sopenharmony_ci RK3368_CLKSEL_CON(37), 0, 7, DFLAGS, 40862306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 4, GFLAGS), 40962306a36Sopenharmony_ci MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 41062306a36Sopenharmony_ci RK3368_CLKSEL_CON(37), 8, 1, MFLAGS), 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci /* 41362306a36Sopenharmony_ci * Clock-Architecture Diagram 3 41462306a36Sopenharmony_ci */ 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_npll_usb_p, 0, 41762306a36Sopenharmony_ci RK3368_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS, 41862306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 6, GFLAGS), 41962306a36Sopenharmony_ci COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_npll_usb_p, 0, 42062306a36Sopenharmony_ci RK3368_CLKSEL_CON(15), 14, 2, MFLAGS, 8, 5, DFLAGS, 42162306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 7, GFLAGS), 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci /* 42462306a36Sopenharmony_ci * We use aclk_vdpu by default ---GRF_SOC_CON0[7] setting in system, 42562306a36Sopenharmony_ci * so we ignore the mux and make clocks nodes as following, 42662306a36Sopenharmony_ci */ 42762306a36Sopenharmony_ci FACTOR_GATE(0, "hclk_video_pre", "aclk_vdpu", 0, 1, 4, 42862306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 8, GFLAGS), 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci COMPOSITE(0, "sclk_hevc_cabac_src", mux_pll_src_cpll_gpll_npll_usb_p, 0, 43162306a36Sopenharmony_ci RK3368_CLKSEL_CON(17), 6, 2, MFLAGS, 0, 5, DFLAGS, 43262306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 1, GFLAGS), 43362306a36Sopenharmony_ci COMPOSITE(0, "sclk_hevc_core_src", mux_pll_src_cpll_gpll_npll_usb_p, 0, 43462306a36Sopenharmony_ci RK3368_CLKSEL_CON(17), 14, 2, MFLAGS, 8, 5, DFLAGS, 43562306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 2, GFLAGS), 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb_p, CLK_IGNORE_UNUSED, 43862306a36Sopenharmony_ci RK3368_CLKSEL_CON(19), 6, 2, MFLAGS, 0, 5, DFLAGS, 43962306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 0, GFLAGS), 44062306a36Sopenharmony_ci DIV(0, "hclk_vio", "aclk_vio0", 0, 44162306a36Sopenharmony_ci RK3368_CLKSEL_CON(21), 0, 5, DFLAGS), 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb_p, 0, 44462306a36Sopenharmony_ci RK3368_CLKSEL_CON(18), 14, 2, MFLAGS, 8, 5, DFLAGS, 44562306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 3, GFLAGS), 44662306a36Sopenharmony_ci COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb_p, 0, 44762306a36Sopenharmony_ci RK3368_CLKSEL_CON(18), 6, 2, MFLAGS, 0, 5, DFLAGS, 44862306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 4, GFLAGS), 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci COMPOSITE(DCLK_VOP, "dclk_vop", mux_pll_src_cpll_gpll_npll_p, 0, 45162306a36Sopenharmony_ci RK3368_CLKSEL_CON(20), 8, 2, MFLAGS, 0, 8, DFLAGS, 45262306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 1, GFLAGS), 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci GATE(SCLK_VOP0_PWM, "sclk_vop0_pwm", "xin24m", 0, 45562306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 2, GFLAGS), 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_npll_p, 0, 45862306a36Sopenharmony_ci RK3368_CLKSEL_CON(22), 6, 2, MFLAGS, 0, 6, DFLAGS, 45962306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 9, GFLAGS), 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci GATE(0, "pclk_isp_in", "ext_isp", 0, 46262306a36Sopenharmony_ci RK3368_CLKGATE_CON(17), 2, GFLAGS), 46362306a36Sopenharmony_ci INVERTER(PCLK_ISP, "pclk_isp", "pclk_isp_in", 46462306a36Sopenharmony_ci RK3368_CLKSEL_CON(21), 6, IFLAGS), 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci GATE(0, "pclk_vip_in", "ext_vip", 0, 46762306a36Sopenharmony_ci RK3368_CLKGATE_CON(16), 13, GFLAGS), 46862306a36Sopenharmony_ci INVERTER(PCLK_VIP, "pclk_vip", "pclk_vip_in", 46962306a36Sopenharmony_ci RK3368_CLKSEL_CON(21), 13, IFLAGS), 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0, 47262306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 13, GFLAGS), 47362306a36Sopenharmony_ci GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0, 47462306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 12, GFLAGS), 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0, 47762306a36Sopenharmony_ci RK3368_CLKSEL_CON(21), 15, 1, MFLAGS, 47862306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 5, GFLAGS), 47962306a36Sopenharmony_ci COMPOSITE_NOGATE(SCLK_VIP_OUT, "sclk_vip_out", mux_vip_out_p, 0, 48062306a36Sopenharmony_ci RK3368_CLKSEL_CON(21), 14, 1, MFLAGS, 8, 5, DFLAGS), 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0, 48362306a36Sopenharmony_ci RK3368_CLKSEL_CON(23), 8, 1, MFLAGS, 48462306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 4, GFLAGS), 48562306a36Sopenharmony_ci COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_npll_p, 0, 48662306a36Sopenharmony_ci RK3368_CLKSEL_CON(23), 6, 2, MFLAGS, 0, 6, DFLAGS, 48762306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 3, GFLAGS), 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_cpll_gpll_npll_npll_p, 0, 49062306a36Sopenharmony_ci RK3368_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 6, DFLAGS, 49162306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 5, GFLAGS), 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci DIV(0, "pclk_pd_alive", "gpll", 0, 49462306a36Sopenharmony_ci RK3368_CLKSEL_CON(10), 8, 5, DFLAGS), 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci /* sclk_timer has a gate in the sgrf */ 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", CLK_IGNORE_UNUSED, 49962306a36Sopenharmony_ci RK3368_CLKSEL_CON(10), 0, 5, DFLAGS, 50062306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 9, GFLAGS), 50162306a36Sopenharmony_ci GATE(SCLK_PVTM_PMU, "sclk_pvtm_pmu", "xin24m", 0, 50262306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 3, GFLAGS), 50362306a36Sopenharmony_ci COMPOSITE(0, "sclk_gpu_core_src", mux_pll_src_cpll_gpll_usb_npll_p, 0, 50462306a36Sopenharmony_ci RK3368_CLKSEL_CON(14), 6, 2, MFLAGS, 0, 5, DFLAGS, 50562306a36Sopenharmony_ci RK3368_CLKGATE_CON(4), 11, GFLAGS), 50662306a36Sopenharmony_ci MUX(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0, 50762306a36Sopenharmony_ci RK3368_CLKSEL_CON(14), 14, 1, MFLAGS), 50862306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_gpu_mem_pre", "aclk_gpu_src", 0, 50962306a36Sopenharmony_ci RK3368_CLKSEL_CON(14), 8, 5, DFLAGS, 51062306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 8, GFLAGS), 51162306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_gpu_cfg_pre", "aclk_gpu_src", 0, 51262306a36Sopenharmony_ci RK3368_CLKSEL_CON(16), 8, 5, DFLAGS, 51362306a36Sopenharmony_ci RK3368_CLKGATE_CON(5), 9, GFLAGS), 51462306a36Sopenharmony_ci GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, 51562306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 11, GFLAGS), 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED, 51862306a36Sopenharmony_ci RK3368_CLKSEL_CON(9), 7, 1, MFLAGS, 0, 5, DFLAGS, 51962306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 0, GFLAGS), 52062306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0, 52162306a36Sopenharmony_ci RK3368_CLKSEL_CON(9), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 52262306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 3, GFLAGS), 52362306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED, 52462306a36Sopenharmony_ci RK3368_CLKSEL_CON(9), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 52562306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 2, GFLAGS), 52662306a36Sopenharmony_ci GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED, 52762306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 1, GFLAGS), 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci GATE(0, "sclk_mipidsi_24m", "xin24m", 0, RK3368_CLKGATE_CON(4), 14, GFLAGS), 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci /* 53262306a36Sopenharmony_ci * Clock-Architecture Diagram 4 53362306a36Sopenharmony_ci */ 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0, 53662306a36Sopenharmony_ci RK3368_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS, 53762306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 7, GFLAGS), 53862306a36Sopenharmony_ci COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0, 53962306a36Sopenharmony_ci RK3368_CLKSEL_CON(45), 15, 1, MFLAGS, 8, 7, DFLAGS, 54062306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 8, GFLAGS), 54162306a36Sopenharmony_ci COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0, 54262306a36Sopenharmony_ci RK3368_CLKSEL_CON(46), 15, 1, MFLAGS, 8, 7, DFLAGS, 54362306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 9, GFLAGS), 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0, 54762306a36Sopenharmony_ci RK3368_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS, 54862306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 12, GFLAGS), 54962306a36Sopenharmony_ci COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0, 55062306a36Sopenharmony_ci RK3368_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS, 55162306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 13, GFLAGS), 55262306a36Sopenharmony_ci COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, 55362306a36Sopenharmony_ci RK3368_CLKSEL_CON(51), 8, 2, MFLAGS, 0, 7, DFLAGS, 55462306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 15, GFLAGS), 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3368_SDMMC_CON0, 1), 55762306a36Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3368_SDMMC_CON1, 0), 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci MMC(SCLK_SDIO0_DRV, "sdio0_drv", "sclk_sdio0", RK3368_SDIO0_CON0, 1), 56062306a36Sopenharmony_ci MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3368_SDIO0_CON1, 0), 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3368_EMMC_CON0, 1), 56362306a36Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3368_EMMC_CON1, 0), 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED, 56662306a36Sopenharmony_ci RK3368_CLKGATE_CON(8), 1, GFLAGS), 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci /* pmu_grf_soc_con0[6] allows to select between xin32k and pvtm_pmu */ 56962306a36Sopenharmony_ci GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED, 57062306a36Sopenharmony_ci RK3368_CLKGATE_CON(8), 4, GFLAGS), 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci /* pmu_grf_soc_con0[6] allows to select between xin32k and pvtm_pmu */ 57362306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0, 57462306a36Sopenharmony_ci RK3368_CLKSEL_CON(25), 0, 6, DFLAGS, 57562306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 5, GFLAGS), 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0, 57862306a36Sopenharmony_ci RK3368_CLKSEL_CON(25), 8, 8, DFLAGS, 57962306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 6, GFLAGS), 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0, 58262306a36Sopenharmony_ci RK3368_CLKSEL_CON(47), 7, 1, MFLAGS, 0, 5, DFLAGS, 58362306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 8, GFLAGS), 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_cpll_gpll_p, 0, 58662306a36Sopenharmony_ci RK3368_CLKSEL_CON(52), 7, 1, MFLAGS, 0, 5, DFLAGS, 58762306a36Sopenharmony_ci RK3368_CLKGATE_CON(6), 7, GFLAGS), 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb_usb_p, 0, 59062306a36Sopenharmony_ci RK3368_CLKSEL_CON(33), 12, 2, MFLAGS, 0, 7, DFLAGS, 59162306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 0, GFLAGS), 59262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT, 59362306a36Sopenharmony_ci RK3368_CLKSEL_CON(34), 0, 59462306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 1, GFLAGS, 59562306a36Sopenharmony_ci &rk3368_uart0_fracmux), 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0, 59862306a36Sopenharmony_ci RK3368_CLKSEL_CON(35), 0, 7, DFLAGS, 59962306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 2, GFLAGS), 60062306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT, 60162306a36Sopenharmony_ci RK3368_CLKSEL_CON(36), 0, 60262306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 3, GFLAGS, 60362306a36Sopenharmony_ci &rk3368_uart1_fracmux), 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0, 60662306a36Sopenharmony_ci RK3368_CLKSEL_CON(39), 0, 7, DFLAGS, 60762306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 6, GFLAGS), 60862306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT, 60962306a36Sopenharmony_ci RK3368_CLKSEL_CON(40), 0, 61062306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 7, GFLAGS, 61162306a36Sopenharmony_ci &rk3368_uart3_fracmux), 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0, 61462306a36Sopenharmony_ci RK3368_CLKSEL_CON(41), 0, 7, DFLAGS, 61562306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 8, GFLAGS), 61662306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT, 61762306a36Sopenharmony_ci RK3368_CLKSEL_CON(42), 0, 61862306a36Sopenharmony_ci RK3368_CLKGATE_CON(2), 9, GFLAGS, 61962306a36Sopenharmony_ci &rk3368_uart4_fracmux), 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0, 62262306a36Sopenharmony_ci RK3368_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS, 62362306a36Sopenharmony_ci RK3368_CLKGATE_CON(3), 4, GFLAGS), 62462306a36Sopenharmony_ci MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT, 62562306a36Sopenharmony_ci RK3368_CLKSEL_CON(43), 8, 1, MFLAGS), 62662306a36Sopenharmony_ci GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0, 62762306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 7, GFLAGS), 62862306a36Sopenharmony_ci GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0, 62962306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 6, GFLAGS), 63062306a36Sopenharmony_ci GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0, 63162306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 4, GFLAGS), 63262306a36Sopenharmony_ci GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0, 63362306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 5, GFLAGS), 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, 63662306a36Sopenharmony_ci RK3368_CLKGATE_CON(7), 0, GFLAGS), 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci COMPOSITE_NODIV(0, "hsic_usbphy_480m", mux_hsic_usbphy480m_p, 0, 63962306a36Sopenharmony_ci RK3368_CLKSEL_CON(26), 8, 2, MFLAGS, 64062306a36Sopenharmony_ci RK3368_CLKGATE_CON(8), 0, GFLAGS), 64162306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, 64262306a36Sopenharmony_ci RK3368_CLKSEL_CON(26), 12, 2, MFLAGS, 64362306a36Sopenharmony_ci RK3368_CLKGATE_CON(8), 7, GFLAGS), 64462306a36Sopenharmony_ci GATE(SCLK_HSICPHY12M, "sclk_hsicphy12m", "xin12m", 0, 64562306a36Sopenharmony_ci RK3368_CLKGATE_CON(8), 6, GFLAGS), 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci /* 64862306a36Sopenharmony_ci * Clock-Architecture Diagram 5 64962306a36Sopenharmony_ci */ 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci /* aclk_cci_pre gates */ 65262306a36Sopenharmony_ci GATE(0, "aclk_core_niu_cpup", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 4, GFLAGS), 65362306a36Sopenharmony_ci GATE(0, "aclk_core_niu_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 3, GFLAGS), 65462306a36Sopenharmony_ci GATE(0, "aclk_cci400", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 2, GFLAGS), 65562306a36Sopenharmony_ci GATE(0, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 1, GFLAGS), 65662306a36Sopenharmony_ci GATE(0, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 0, GFLAGS), 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci /* aclkm_core_* gates */ 65962306a36Sopenharmony_ci GATE(0, "aclk_adb400s_pd_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(10), 0, GFLAGS), 66062306a36Sopenharmony_ci GATE(0, "aclk_adb400s_pd_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(9), 0, GFLAGS), 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci /* armclk* gates */ 66362306a36Sopenharmony_ci GATE(0, "sclk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(10), 1, GFLAGS), 66462306a36Sopenharmony_ci GATE(0, "sclk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(9), 1, GFLAGS), 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci /* sclk_cs_pre gates */ 66762306a36Sopenharmony_ci GATE(0, "sclk_dbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 7, GFLAGS), 66862306a36Sopenharmony_ci GATE(0, "pclk_core_niu_sdbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 6, GFLAGS), 66962306a36Sopenharmony_ci GATE(0, "hclk_core_niu_dbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 5, GFLAGS), 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci /* aclk_bus gates */ 67262306a36Sopenharmony_ci GATE(0, "aclk_strc_sys", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 12, GFLAGS), 67362306a36Sopenharmony_ci GATE(ACLK_DMAC_BUS, "aclk_dmac_bus", "aclk_bus", 0, RK3368_CLKGATE_CON(12), 11, GFLAGS), 67462306a36Sopenharmony_ci GATE(0, "sclk_intmem1", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 6, GFLAGS), 67562306a36Sopenharmony_ci GATE(0, "sclk_intmem0", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 5, GFLAGS), 67662306a36Sopenharmony_ci GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 4, GFLAGS), 67762306a36Sopenharmony_ci GATE(0, "aclk_gic400", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(13), 9, GFLAGS), 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci /* sclk_ddr gates */ 68062306a36Sopenharmony_ci GATE(0, "nclk_ddrupctl", "sclk_ddr", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(13), 2, GFLAGS), 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci /* clk_hsadc_tsp is part of diagram2 */ 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci /* fclk_mcu_src gates */ 68562306a36Sopenharmony_ci GATE(0, "hclk_noc_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 14, GFLAGS), 68662306a36Sopenharmony_ci GATE(0, "fclk_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 12, GFLAGS), 68762306a36Sopenharmony_ci GATE(0, "hclk_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 11, GFLAGS), 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ci /* hclk_cpu gates */ 69062306a36Sopenharmony_ci GATE(HCLK_SPDIF, "hclk_spdif", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 10, GFLAGS), 69162306a36Sopenharmony_ci GATE(HCLK_ROM, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 9, GFLAGS), 69262306a36Sopenharmony_ci GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 8, GFLAGS), 69362306a36Sopenharmony_ci GATE(HCLK_I2S_8CH, "hclk_i2s_8ch", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 7, GFLAGS), 69462306a36Sopenharmony_ci GATE(HCLK_TSP, "hclk_tsp", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 10, GFLAGS), 69562306a36Sopenharmony_ci GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 4, GFLAGS), 69662306a36Sopenharmony_ci GATE(MCLK_CRYPTO, "mclk_crypto", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 3, GFLAGS), 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci /* pclk_cpu gates */ 69962306a36Sopenharmony_ci GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 14, GFLAGS), 70062306a36Sopenharmony_ci GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 13, GFLAGS), 70162306a36Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 3, GFLAGS), 70262306a36Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 2, GFLAGS), 70362306a36Sopenharmony_ci GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 1, GFLAGS), 70462306a36Sopenharmony_ci GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 0, GFLAGS), 70562306a36Sopenharmony_ci GATE(PCLK_SIM, "pclk_sim", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 8, GFLAGS), 70662306a36Sopenharmony_ci GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 6, GFLAGS), 70762306a36Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 5, GFLAGS), 70862306a36Sopenharmony_ci GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 1, GFLAGS), 70962306a36Sopenharmony_ci GATE(0, "pclk_efuse_1024", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 0, GFLAGS), 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci /* 71262306a36Sopenharmony_ci * video clk gates 71362306a36Sopenharmony_ci * aclk_video(_pre) can actually select between parents of aclk_vdpu 71462306a36Sopenharmony_ci * and aclk_vepu by setting bit GRF_SOC_CON0[7]. 71562306a36Sopenharmony_ci */ 71662306a36Sopenharmony_ci GATE(ACLK_VIDEO, "aclk_video", "aclk_vdpu", 0, RK3368_CLKGATE_CON(15), 0, GFLAGS), 71762306a36Sopenharmony_ci GATE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", "sclk_hevc_cabac_src", 0, RK3368_CLKGATE_CON(15), 3, GFLAGS), 71862306a36Sopenharmony_ci GATE(SCLK_HEVC_CORE, "sclk_hevc_core", "sclk_hevc_core_src", 0, RK3368_CLKGATE_CON(15), 2, GFLAGS), 71962306a36Sopenharmony_ci GATE(HCLK_VIDEO, "hclk_video", "hclk_video_pre", 0, RK3368_CLKGATE_CON(15), 1, GFLAGS), 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_ci /* aclk_rga_pre gates */ 72262306a36Sopenharmony_ci GATE(ACLK_VIO1_NOC, "aclk_vio1_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 10, GFLAGS), 72362306a36Sopenharmony_ci GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3368_CLKGATE_CON(16), 0, GFLAGS), 72462306a36Sopenharmony_ci GATE(ACLK_HDCP, "aclk_hdcp", "aclk_rga_pre", 0, RK3368_CLKGATE_CON(17), 10, GFLAGS), 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci /* aclk_vio0 gates */ 72762306a36Sopenharmony_ci GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 11, GFLAGS), 72862306a36Sopenharmony_ci GATE(ACLK_VIO0_NOC, "aclk_vio0_noc", "aclk_vio0", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 9, GFLAGS), 72962306a36Sopenharmony_ci GATE(ACLK_VOP, "aclk_vop", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 5, GFLAGS), 73062306a36Sopenharmony_ci GATE(ACLK_VOP_IEP, "aclk_vop_iep", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 4, GFLAGS), 73162306a36Sopenharmony_ci GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 2, GFLAGS), 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci /* sclk_isp gates */ 73462306a36Sopenharmony_ci GATE(HCLK_ISP, "hclk_isp", "sclk_isp", 0, RK3368_CLKGATE_CON(16), 14, GFLAGS), 73562306a36Sopenharmony_ci GATE(ACLK_ISP, "aclk_isp", "sclk_isp", 0, RK3368_CLKGATE_CON(17), 0, GFLAGS), 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_ci /* hclk_vio gates */ 73862306a36Sopenharmony_ci GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 12, GFLAGS), 73962306a36Sopenharmony_ci GATE(HCLK_VIO_NOC, "hclk_vio_noc", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 8, GFLAGS), 74062306a36Sopenharmony_ci GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 7, GFLAGS), 74162306a36Sopenharmony_ci GATE(HCLK_VOP, "hclk_vop", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 6, GFLAGS), 74262306a36Sopenharmony_ci GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 3, GFLAGS), 74362306a36Sopenharmony_ci GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 1, GFLAGS), 74462306a36Sopenharmony_ci GATE(HCLK_VIO_HDCPMMU, "hclk_hdcpmmu", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 12, GFLAGS), 74562306a36Sopenharmony_ci GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 7, GFLAGS), 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci /* 74862306a36Sopenharmony_ci * pclk_vio gates 74962306a36Sopenharmony_ci * pclk_vio comes from the exactly same source as hclk_vio 75062306a36Sopenharmony_ci */ 75162306a36Sopenharmony_ci GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 11, GFLAGS), 75262306a36Sopenharmony_ci GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 9, GFLAGS), 75362306a36Sopenharmony_ci GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 8, GFLAGS), 75462306a36Sopenharmony_ci GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 6, GFLAGS), 75562306a36Sopenharmony_ci GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 4, GFLAGS), 75662306a36Sopenharmony_ci GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 3, GFLAGS), 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci /* ext_vip gates in diagram3 */ 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci /* gpu gates */ 76162306a36Sopenharmony_ci GATE(SCLK_GPU_CORE, "sclk_gpu_core", "sclk_gpu_core_src", 0, RK3368_CLKGATE_CON(18), 2, GFLAGS), 76262306a36Sopenharmony_ci GATE(ACLK_GPU_MEM, "aclk_gpu_mem", "aclk_gpu_mem_pre", 0, RK3368_CLKGATE_CON(18), 1, GFLAGS), 76362306a36Sopenharmony_ci GATE(ACLK_GPU_CFG, "aclk_gpu_cfg", "aclk_gpu_cfg_pre", 0, RK3368_CLKGATE_CON(18), 0, GFLAGS), 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci /* aclk_peri gates */ 76662306a36Sopenharmony_ci GATE(ACLK_DMAC_PERI, "aclk_dmac_peri", "aclk_peri", 0, RK3368_CLKGATE_CON(19), 3, GFLAGS), 76762306a36Sopenharmony_ci GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 2, GFLAGS), 76862306a36Sopenharmony_ci GATE(HCLK_SFC, "hclk_sfc", "aclk_peri", 0, RK3368_CLKGATE_CON(20), 15, GFLAGS), 76962306a36Sopenharmony_ci GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3368_CLKGATE_CON(20), 13, GFLAGS), 77062306a36Sopenharmony_ci GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 8, GFLAGS), 77162306a36Sopenharmony_ci GATE(ACLK_PERI_MMU, "aclk_peri_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(21), 4, GFLAGS), 77262306a36Sopenharmony_ci 77362306a36Sopenharmony_ci /* hclk_peri gates */ 77462306a36Sopenharmony_ci GATE(0, "hclk_peri_axi_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 0, GFLAGS), 77562306a36Sopenharmony_ci GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 11, GFLAGS), 77662306a36Sopenharmony_ci GATE(0, "hclk_mmc_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 10, GFLAGS), 77762306a36Sopenharmony_ci GATE(0, "hclk_emem_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 9, GFLAGS), 77862306a36Sopenharmony_ci GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 7, GFLAGS), 77962306a36Sopenharmony_ci GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 6, GFLAGS), 78062306a36Sopenharmony_ci GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 5, GFLAGS), 78162306a36Sopenharmony_ci GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 4, GFLAGS), 78262306a36Sopenharmony_ci GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 3, GFLAGS), 78362306a36Sopenharmony_ci GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 2, GFLAGS), 78462306a36Sopenharmony_ci GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 1, GFLAGS), 78562306a36Sopenharmony_ci GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 3, GFLAGS), 78662306a36Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 2, GFLAGS), 78762306a36Sopenharmony_ci GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 1, GFLAGS), 78862306a36Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 0, GFLAGS), 78962306a36Sopenharmony_ci 79062306a36Sopenharmony_ci /* pclk_peri gates */ 79162306a36Sopenharmony_ci GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 15, GFLAGS), 79262306a36Sopenharmony_ci GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 14, GFLAGS), 79362306a36Sopenharmony_ci GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 13, GFLAGS), 79462306a36Sopenharmony_ci GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 12, GFLAGS), 79562306a36Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 11, GFLAGS), 79662306a36Sopenharmony_ci GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 10, GFLAGS), 79762306a36Sopenharmony_ci GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 9, GFLAGS), 79862306a36Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 8, GFLAGS), 79962306a36Sopenharmony_ci GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 7, GFLAGS), 80062306a36Sopenharmony_ci GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 6, GFLAGS), 80162306a36Sopenharmony_ci GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 5, GFLAGS), 80262306a36Sopenharmony_ci GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 4, GFLAGS), 80362306a36Sopenharmony_ci GATE(0, "pclk_peri_axi_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 1, GFLAGS), 80462306a36Sopenharmony_ci GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3368_CLKGATE_CON(20), 14, GFLAGS), 80562306a36Sopenharmony_ci GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3368_CLKGATE_CON(20), 0, GFLAGS), 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_ci /* pclk_pd_alive gates */ 80862306a36Sopenharmony_ci GATE(PCLK_TIMER1, "pclk_timer1", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 13, GFLAGS), 80962306a36Sopenharmony_ci GATE(PCLK_TIMER0, "pclk_timer0", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 12, GFLAGS), 81062306a36Sopenharmony_ci GATE(0, "pclk_alive_niu", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(22), 9, GFLAGS), 81162306a36Sopenharmony_ci GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(22), 8, GFLAGS), 81262306a36Sopenharmony_ci GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 3, GFLAGS), 81362306a36Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 2, GFLAGS), 81462306a36Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 1, GFLAGS), 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci /* Watchdog pclk is controlled by sgrf_soc_con3[7]. */ 81762306a36Sopenharmony_ci SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"), 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci /* 82062306a36Sopenharmony_ci * pclk_vio gates 82162306a36Sopenharmony_ci * pclk_vio comes from the exactly same source as hclk_vio 82262306a36Sopenharmony_ci */ 82362306a36Sopenharmony_ci GATE(PCLK_DPHYRX, "pclk_dphyrx", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(22), 11, GFLAGS), 82462306a36Sopenharmony_ci GATE(PCLK_DPHYTX0, "pclk_dphytx0", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(22), 10, GFLAGS), 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci /* pclk_pd_pmu gates */ 82762306a36Sopenharmony_ci GATE(PCLK_PMUGRF, "pclk_pmugrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 5, GFLAGS), 82862306a36Sopenharmony_ci GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3368_CLKGATE_CON(23), 4, GFLAGS), 82962306a36Sopenharmony_ci GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 3, GFLAGS), 83062306a36Sopenharmony_ci GATE(0, "pclk_pmu_noc", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 2, GFLAGS), 83162306a36Sopenharmony_ci GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 1, GFLAGS), 83262306a36Sopenharmony_ci GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 0, GFLAGS), 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci /* timer gates */ 83562306a36Sopenharmony_ci GATE(SCLK_TIMER15, "sclk_timer15", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 11, GFLAGS), 83662306a36Sopenharmony_ci GATE(SCLK_TIMER14, "sclk_timer14", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 10, GFLAGS), 83762306a36Sopenharmony_ci GATE(SCLK_TIMER13, "sclk_timer13", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 9, GFLAGS), 83862306a36Sopenharmony_ci GATE(SCLK_TIMER12, "sclk_timer12", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 8, GFLAGS), 83962306a36Sopenharmony_ci GATE(SCLK_TIMER11, "sclk_timer11", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 7, GFLAGS), 84062306a36Sopenharmony_ci GATE(SCLK_TIMER10, "sclk_timer10", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 6, GFLAGS), 84162306a36Sopenharmony_ci GATE(SCLK_TIMER05, "sclk_timer05", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 5, GFLAGS), 84262306a36Sopenharmony_ci GATE(SCLK_TIMER04, "sclk_timer04", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 4, GFLAGS), 84362306a36Sopenharmony_ci GATE(SCLK_TIMER03, "sclk_timer03", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 3, GFLAGS), 84462306a36Sopenharmony_ci GATE(SCLK_TIMER02, "sclk_timer02", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 2, GFLAGS), 84562306a36Sopenharmony_ci GATE(SCLK_TIMER01, "sclk_timer01", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 1, GFLAGS), 84662306a36Sopenharmony_ci GATE(SCLK_TIMER00, "sclk_timer00", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 0, GFLAGS), 84762306a36Sopenharmony_ci}; 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_cistatic const char *const rk3368_critical_clocks[] __initconst = { 85062306a36Sopenharmony_ci "aclk_bus", 85162306a36Sopenharmony_ci "aclk_peri", 85262306a36Sopenharmony_ci /* 85362306a36Sopenharmony_ci * pwm1 supplies vdd_logic on a lot of boards, is currently unhandled 85462306a36Sopenharmony_ci * but needs to stay enabled there (including its parents) at all times. 85562306a36Sopenharmony_ci */ 85662306a36Sopenharmony_ci "pclk_pwm1", 85762306a36Sopenharmony_ci "pclk_pd_pmu", 85862306a36Sopenharmony_ci "pclk_pd_alive", 85962306a36Sopenharmony_ci "pclk_peri", 86062306a36Sopenharmony_ci "hclk_peri", 86162306a36Sopenharmony_ci "pclk_ddrphy", 86262306a36Sopenharmony_ci "pclk_ddrupctl", 86362306a36Sopenharmony_ci "pmu_hclk_otg0", 86462306a36Sopenharmony_ci}; 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_cistatic void __init rk3368_clk_init(struct device_node *np) 86762306a36Sopenharmony_ci{ 86862306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 86962306a36Sopenharmony_ci void __iomem *reg_base; 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 87262306a36Sopenharmony_ci if (!reg_base) { 87362306a36Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 87462306a36Sopenharmony_ci return; 87562306a36Sopenharmony_ci } 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 87862306a36Sopenharmony_ci if (IS_ERR(ctx)) { 87962306a36Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 88062306a36Sopenharmony_ci iounmap(reg_base); 88162306a36Sopenharmony_ci return; 88262306a36Sopenharmony_ci } 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, rk3368_pll_clks, 88562306a36Sopenharmony_ci ARRAY_SIZE(rk3368_pll_clks), 88662306a36Sopenharmony_ci RK3368_GRF_SOC_STATUS0); 88762306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3368_clk_branches, 88862306a36Sopenharmony_ci ARRAY_SIZE(rk3368_clk_branches)); 88962306a36Sopenharmony_ci rockchip_clk_protect_critical(rk3368_critical_clocks, 89062306a36Sopenharmony_ci ARRAY_SIZE(rk3368_critical_clocks)); 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb", 89362306a36Sopenharmony_ci mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p), 89462306a36Sopenharmony_ci &rk3368_cpuclkb_data, rk3368_cpuclkb_rates, 89562306a36Sopenharmony_ci ARRAY_SIZE(rk3368_cpuclkb_rates)); 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl", 89862306a36Sopenharmony_ci mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p), 89962306a36Sopenharmony_ci &rk3368_cpuclkl_data, rk3368_cpuclkl_rates, 90062306a36Sopenharmony_ci ARRAY_SIZE(rk3368_cpuclkl_rates)); 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_ci rockchip_register_softrst(np, 15, reg_base + RK3368_SOFTRST_CON(0), 90362306a36Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci rockchip_register_restart_notifier(ctx, RK3368_GLB_SRST_FST, NULL); 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 90862306a36Sopenharmony_ci} 90962306a36Sopenharmony_ciCLK_OF_DECLARE(rk3368_cru, "rockchip,rk3368-cru", rk3368_clk_init); 910