162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2016 Rockchip Electronics Co. Ltd. 462306a36Sopenharmony_ci * Author: Elaine <zhangqing@rock-chips.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/io.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/of_address.h> 1162306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1262306a36Sopenharmony_ci#include <dt-bindings/clock/rk3328-cru.h> 1362306a36Sopenharmony_ci#include "clk.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define RK3328_GRF_SOC_CON4 0x410 1662306a36Sopenharmony_ci#define RK3328_GRF_SOC_STATUS0 0x480 1762306a36Sopenharmony_ci#define RK3328_GRF_MAC_CON1 0x904 1862306a36Sopenharmony_ci#define RK3328_GRF_MAC_CON2 0x908 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cienum rk3328_plls { 2162306a36Sopenharmony_ci apll, dpll, cpll, gpll, npll, 2262306a36Sopenharmony_ci}; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3328_pll_rates[] = { 2562306a36Sopenharmony_ci /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 2662306a36Sopenharmony_ci RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0), 2762306a36Sopenharmony_ci RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0), 2862306a36Sopenharmony_ci RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0), 2962306a36Sopenharmony_ci RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0), 3062306a36Sopenharmony_ci RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0), 3162306a36Sopenharmony_ci RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0), 3262306a36Sopenharmony_ci RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0), 3362306a36Sopenharmony_ci RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0), 3462306a36Sopenharmony_ci RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0), 3562306a36Sopenharmony_ci RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0), 3662306a36Sopenharmony_ci RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0), 3762306a36Sopenharmony_ci RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0), 3862306a36Sopenharmony_ci RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0), 3962306a36Sopenharmony_ci RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0), 4062306a36Sopenharmony_ci RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0), 4162306a36Sopenharmony_ci RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0), 4262306a36Sopenharmony_ci RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0), 4362306a36Sopenharmony_ci RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0), 4462306a36Sopenharmony_ci RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0), 4562306a36Sopenharmony_ci RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0), 4662306a36Sopenharmony_ci RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0), 4762306a36Sopenharmony_ci RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0), 4862306a36Sopenharmony_ci RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0), 4962306a36Sopenharmony_ci RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0), 5062306a36Sopenharmony_ci RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0), 5162306a36Sopenharmony_ci RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0), 5262306a36Sopenharmony_ci RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0), 5362306a36Sopenharmony_ci RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0), 5462306a36Sopenharmony_ci RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0), 5562306a36Sopenharmony_ci RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0), 5662306a36Sopenharmony_ci RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0), 5762306a36Sopenharmony_ci RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0), 5862306a36Sopenharmony_ci RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0), 5962306a36Sopenharmony_ci RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0), 6062306a36Sopenharmony_ci RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0), 6162306a36Sopenharmony_ci RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0), 6262306a36Sopenharmony_ci RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0), 6362306a36Sopenharmony_ci RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0), 6462306a36Sopenharmony_ci RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0), 6562306a36Sopenharmony_ci RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0), 6662306a36Sopenharmony_ci RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0), 6762306a36Sopenharmony_ci RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0), 6862306a36Sopenharmony_ci { /* sentinel */ }, 6962306a36Sopenharmony_ci}; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3328_pll_frac_rates[] = { 7262306a36Sopenharmony_ci /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 7362306a36Sopenharmony_ci RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134218), 7462306a36Sopenharmony_ci /* vco = 1016064000 */ 7562306a36Sopenharmony_ci RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671089), 7662306a36Sopenharmony_ci /* vco = 983040000 */ 7762306a36Sopenharmony_ci RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671089), 7862306a36Sopenharmony_ci /* vco = 983040000 */ 7962306a36Sopenharmony_ci RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671089), 8062306a36Sopenharmony_ci /* vco = 860156000 */ 8162306a36Sopenharmony_ci RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797895), 8262306a36Sopenharmony_ci /* vco = 903168000 */ 8362306a36Sopenharmony_ci RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066330), 8462306a36Sopenharmony_ci /* vco = 819200000 */ 8562306a36Sopenharmony_ci { /* sentinel */ }, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define RK3328_DIV_ACLKM_MASK 0x7 8962306a36Sopenharmony_ci#define RK3328_DIV_ACLKM_SHIFT 4 9062306a36Sopenharmony_ci#define RK3328_DIV_PCLK_DBG_MASK 0xf 9162306a36Sopenharmony_ci#define RK3328_DIV_PCLK_DBG_SHIFT 0 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci#define RK3328_CLKSEL1(_aclk_core, _pclk_dbg) \ 9462306a36Sopenharmony_ci{ \ 9562306a36Sopenharmony_ci .reg = RK3328_CLKSEL_CON(1), \ 9662306a36Sopenharmony_ci .val = HIWORD_UPDATE(_aclk_core, RK3328_DIV_ACLKM_MASK, \ 9762306a36Sopenharmony_ci RK3328_DIV_ACLKM_SHIFT) | \ 9862306a36Sopenharmony_ci HIWORD_UPDATE(_pclk_dbg, RK3328_DIV_PCLK_DBG_MASK, \ 9962306a36Sopenharmony_ci RK3328_DIV_PCLK_DBG_SHIFT), \ 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci#define RK3328_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \ 10362306a36Sopenharmony_ci{ \ 10462306a36Sopenharmony_ci .prate = _prate, \ 10562306a36Sopenharmony_ci .divs = { \ 10662306a36Sopenharmony_ci RK3328_CLKSEL1(_aclk_core, _pclk_dbg), \ 10762306a36Sopenharmony_ci }, \ 10862306a36Sopenharmony_ci} 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3328_cpuclk_rates[] __initdata = { 11162306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1800000000, 1, 7), 11262306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1704000000, 1, 7), 11362306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1608000000, 1, 7), 11462306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1512000000, 1, 7), 11562306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1488000000, 1, 5), 11662306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1416000000, 1, 5), 11762306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1392000000, 1, 5), 11862306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1296000000, 1, 5), 11962306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1200000000, 1, 5), 12062306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1104000000, 1, 5), 12162306a36Sopenharmony_ci RK3328_CPUCLK_RATE(1008000000, 1, 5), 12262306a36Sopenharmony_ci RK3328_CPUCLK_RATE(912000000, 1, 5), 12362306a36Sopenharmony_ci RK3328_CPUCLK_RATE(816000000, 1, 3), 12462306a36Sopenharmony_ci RK3328_CPUCLK_RATE(696000000, 1, 3), 12562306a36Sopenharmony_ci RK3328_CPUCLK_RATE(600000000, 1, 3), 12662306a36Sopenharmony_ci RK3328_CPUCLK_RATE(408000000, 1, 1), 12762306a36Sopenharmony_ci RK3328_CPUCLK_RATE(312000000, 1, 1), 12862306a36Sopenharmony_ci RK3328_CPUCLK_RATE(216000000, 1, 1), 12962306a36Sopenharmony_ci RK3328_CPUCLK_RATE(96000000, 1, 1), 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3328_cpuclk_data = { 13362306a36Sopenharmony_ci .core_reg[0] = RK3328_CLKSEL_CON(0), 13462306a36Sopenharmony_ci .div_core_shift[0] = 0, 13562306a36Sopenharmony_ci .div_core_mask[0] = 0x1f, 13662306a36Sopenharmony_ci .num_cores = 1, 13762306a36Sopenharmony_ci .mux_core_alt = 1, 13862306a36Sopenharmony_ci .mux_core_main = 3, 13962306a36Sopenharmony_ci .mux_core_shift = 6, 14062306a36Sopenharmony_ci .mux_core_mask = 0x3, 14162306a36Sopenharmony_ci}; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ciPNAME(mux_pll_p) = { "xin24m" }; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ciPNAME(mux_2plls_p) = { "cpll", "gpll" }; 14662306a36Sopenharmony_ciPNAME(mux_gpll_cpll_p) = { "gpll", "cpll" }; 14762306a36Sopenharmony_ciPNAME(mux_cpll_gpll_apll_p) = { "cpll", "gpll", "apll" }; 14862306a36Sopenharmony_ciPNAME(mux_2plls_xin24m_p) = { "cpll", "gpll", "xin24m" }; 14962306a36Sopenharmony_ciPNAME(mux_2plls_hdmiphy_p) = { "cpll", "gpll", 15062306a36Sopenharmony_ci "dummy_hdmiphy" }; 15162306a36Sopenharmony_ciPNAME(mux_4plls_p) = { "cpll", "gpll", 15262306a36Sopenharmony_ci "dummy_hdmiphy", 15362306a36Sopenharmony_ci "usb480m" }; 15462306a36Sopenharmony_ciPNAME(mux_2plls_u480m_p) = { "cpll", "gpll", 15562306a36Sopenharmony_ci "usb480m" }; 15662306a36Sopenharmony_ciPNAME(mux_2plls_24m_u480m_p) = { "cpll", "gpll", 15762306a36Sopenharmony_ci "xin24m", "usb480m" }; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll", "apll", "cpll" }; 16062306a36Sopenharmony_ciPNAME(mux_armclk_p) = { "apll_core", 16162306a36Sopenharmony_ci "gpll_core", 16262306a36Sopenharmony_ci "dpll_core", 16362306a36Sopenharmony_ci "npll_core"}; 16462306a36Sopenharmony_ciPNAME(mux_hdmiphy_p) = { "hdmi_phy", "xin24m" }; 16562306a36Sopenharmony_ciPNAME(mux_usb480m_p) = { "usb480m_phy", 16662306a36Sopenharmony_ci "xin24m" }; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ciPNAME(mux_i2s0_p) = { "clk_i2s0_div", 16962306a36Sopenharmony_ci "clk_i2s0_frac", 17062306a36Sopenharmony_ci "xin12m", 17162306a36Sopenharmony_ci "xin12m" }; 17262306a36Sopenharmony_ciPNAME(mux_i2s1_p) = { "clk_i2s1_div", 17362306a36Sopenharmony_ci "clk_i2s1_frac", 17462306a36Sopenharmony_ci "clkin_i2s1", 17562306a36Sopenharmony_ci "xin12m" }; 17662306a36Sopenharmony_ciPNAME(mux_i2s2_p) = { "clk_i2s2_div", 17762306a36Sopenharmony_ci "clk_i2s2_frac", 17862306a36Sopenharmony_ci "clkin_i2s2", 17962306a36Sopenharmony_ci "xin12m" }; 18062306a36Sopenharmony_ciPNAME(mux_i2s1out_p) = { "clk_i2s1", "xin12m"}; 18162306a36Sopenharmony_ciPNAME(mux_i2s2out_p) = { "clk_i2s2", "xin12m" }; 18262306a36Sopenharmony_ciPNAME(mux_spdif_p) = { "clk_spdif_div", 18362306a36Sopenharmony_ci "clk_spdif_frac", 18462306a36Sopenharmony_ci "xin12m", 18562306a36Sopenharmony_ci "xin12m" }; 18662306a36Sopenharmony_ciPNAME(mux_uart0_p) = { "clk_uart0_div", 18762306a36Sopenharmony_ci "clk_uart0_frac", 18862306a36Sopenharmony_ci "xin24m" }; 18962306a36Sopenharmony_ciPNAME(mux_uart1_p) = { "clk_uart1_div", 19062306a36Sopenharmony_ci "clk_uart1_frac", 19162306a36Sopenharmony_ci "xin24m" }; 19262306a36Sopenharmony_ciPNAME(mux_uart2_p) = { "clk_uart2_div", 19362306a36Sopenharmony_ci "clk_uart2_frac", 19462306a36Sopenharmony_ci "xin24m" }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ciPNAME(mux_sclk_cif_p) = { "clk_cif_src", 19762306a36Sopenharmony_ci "xin24m" }; 19862306a36Sopenharmony_ciPNAME(mux_dclk_lcdc_p) = { "hdmiphy", 19962306a36Sopenharmony_ci "dclk_lcdc_src" }; 20062306a36Sopenharmony_ciPNAME(mux_aclk_peri_pre_p) = { "cpll_peri", 20162306a36Sopenharmony_ci "gpll_peri", 20262306a36Sopenharmony_ci "hdmiphy_peri" }; 20362306a36Sopenharmony_ciPNAME(mux_ref_usb3otg_src_p) = { "xin24m", 20462306a36Sopenharmony_ci "clk_usb3otg_ref" }; 20562306a36Sopenharmony_ciPNAME(mux_xin24m_32k_p) = { "xin24m", 20662306a36Sopenharmony_ci "clk_rtc32k" }; 20762306a36Sopenharmony_ciPNAME(mux_mac2io_src_p) = { "clk_mac2io_src", 20862306a36Sopenharmony_ci "gmac_clkin" }; 20962306a36Sopenharmony_ciPNAME(mux_mac2phy_src_p) = { "clk_mac2phy_src", 21062306a36Sopenharmony_ci "phy_50m_out" }; 21162306a36Sopenharmony_ciPNAME(mux_mac2io_ext_p) = { "clk_mac2io", 21262306a36Sopenharmony_ci "gmac_clkin" }; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3328_pll_clks[] __initdata = { 21562306a36Sopenharmony_ci [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p, 21662306a36Sopenharmony_ci 0, RK3328_PLL_CON(0), 21762306a36Sopenharmony_ci RK3328_MODE_CON, 0, 4, 0, rk3328_pll_frac_rates), 21862306a36Sopenharmony_ci [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p, 21962306a36Sopenharmony_ci 0, RK3328_PLL_CON(8), 22062306a36Sopenharmony_ci RK3328_MODE_CON, 4, 3, 0, NULL), 22162306a36Sopenharmony_ci [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p, 22262306a36Sopenharmony_ci 0, RK3328_PLL_CON(16), 22362306a36Sopenharmony_ci RK3328_MODE_CON, 8, 2, 0, rk3328_pll_rates), 22462306a36Sopenharmony_ci [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p, 22562306a36Sopenharmony_ci 0, RK3328_PLL_CON(24), 22662306a36Sopenharmony_ci RK3328_MODE_CON, 12, 1, 0, rk3328_pll_frac_rates), 22762306a36Sopenharmony_ci [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p, 22862306a36Sopenharmony_ci 0, RK3328_PLL_CON(40), 22962306a36Sopenharmony_ci RK3328_MODE_CON, 1, 0, 0, rk3328_pll_rates), 23062306a36Sopenharmony_ci}; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 23362306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 23462306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_i2s0_fracmux __initdata = 23762306a36Sopenharmony_ci MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT, 23862306a36Sopenharmony_ci RK3328_CLKSEL_CON(6), 8, 2, MFLAGS); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_i2s1_fracmux __initdata = 24162306a36Sopenharmony_ci MUX(0, "i2s1_pre", mux_i2s1_p, CLK_SET_RATE_PARENT, 24262306a36Sopenharmony_ci RK3328_CLKSEL_CON(8), 8, 2, MFLAGS); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_i2s2_fracmux __initdata = 24562306a36Sopenharmony_ci MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT, 24662306a36Sopenharmony_ci RK3328_CLKSEL_CON(10), 8, 2, MFLAGS); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_spdif_fracmux __initdata = 24962306a36Sopenharmony_ci MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, CLK_SET_RATE_PARENT, 25062306a36Sopenharmony_ci RK3328_CLKSEL_CON(12), 8, 2, MFLAGS); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_uart0_fracmux __initdata = 25362306a36Sopenharmony_ci MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 25462306a36Sopenharmony_ci RK3328_CLKSEL_CON(14), 8, 2, MFLAGS); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_uart1_fracmux __initdata = 25762306a36Sopenharmony_ci MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 25862306a36Sopenharmony_ci RK3328_CLKSEL_CON(16), 8, 2, MFLAGS); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_uart2_fracmux __initdata = 26162306a36Sopenharmony_ci MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 26262306a36Sopenharmony_ci RK3328_CLKSEL_CON(18), 8, 2, MFLAGS); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3328_clk_branches[] __initdata = { 26562306a36Sopenharmony_ci /* 26662306a36Sopenharmony_ci * Clock-Architecture Diagram 1 26762306a36Sopenharmony_ci */ 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED, 27062306a36Sopenharmony_ci RK3328_CLKSEL_CON(2), 8, 5, DFLAGS), 27162306a36Sopenharmony_ci COMPOSITE(SCLK_RTC32K, "clk_rtc32k", mux_2plls_xin24m_p, 0, 27262306a36Sopenharmony_ci RK3328_CLKSEL_CON(38), 14, 2, MFLAGS, 0, 14, DFLAGS, 27362306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 11, GFLAGS), 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci /* PD_MISC */ 27662306a36Sopenharmony_ci MUX(HDMIPHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT, 27762306a36Sopenharmony_ci RK3328_MISC_CON, 13, 1, MFLAGS), 27862306a36Sopenharmony_ci MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 27962306a36Sopenharmony_ci RK3328_MISC_CON, 15, 1, MFLAGS), 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* 28262306a36Sopenharmony_ci * Clock-Architecture Diagram 2 28362306a36Sopenharmony_ci */ 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci /* PD_CORE */ 28662306a36Sopenharmony_ci GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED, 28762306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 0, GFLAGS), 28862306a36Sopenharmony_ci GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED, 28962306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 2, GFLAGS), 29062306a36Sopenharmony_ci GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED, 29162306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 1, GFLAGS), 29262306a36Sopenharmony_ci GATE(0, "npll_core", "npll", CLK_IGNORE_UNUSED, 29362306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 12, GFLAGS), 29462306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED, 29562306a36Sopenharmony_ci RK3328_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 29662306a36Sopenharmony_ci RK3328_CLKGATE_CON(7), 0, GFLAGS), 29762306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED, 29862306a36Sopenharmony_ci RK3328_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 29962306a36Sopenharmony_ci RK3328_CLKGATE_CON(7), 1, GFLAGS), 30062306a36Sopenharmony_ci GATE(0, "aclk_core_niu", "aclk_core", 0, 30162306a36Sopenharmony_ci RK3328_CLKGATE_CON(13), 0, GFLAGS), 30262306a36Sopenharmony_ci GATE(0, "aclk_gic400", "aclk_core", CLK_IGNORE_UNUSED, 30362306a36Sopenharmony_ci RK3328_CLKGATE_CON(13), 1, GFLAGS), 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED, 30662306a36Sopenharmony_ci RK3328_CLKGATE_CON(7), 2, GFLAGS), 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci /* PD_GPU */ 30962306a36Sopenharmony_ci COMPOSITE(0, "aclk_gpu_pre", mux_4plls_p, 0, 31062306a36Sopenharmony_ci RK3328_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS, 31162306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 6, GFLAGS), 31262306a36Sopenharmony_ci GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", CLK_SET_RATE_PARENT, 31362306a36Sopenharmony_ci RK3328_CLKGATE_CON(14), 0, GFLAGS), 31462306a36Sopenharmony_ci GATE(0, "aclk_gpu_niu", "aclk_gpu_pre", 0, 31562306a36Sopenharmony_ci RK3328_CLKGATE_CON(14), 1, GFLAGS), 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci /* PD_DDR */ 31862306a36Sopenharmony_ci COMPOSITE(0, "clk_ddr", mux_ddrphy_p, CLK_IGNORE_UNUSED, 31962306a36Sopenharmony_ci RK3328_CLKSEL_CON(3), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 32062306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 4, GFLAGS), 32162306a36Sopenharmony_ci GATE(0, "clk_ddrmsch", "clk_ddr", CLK_IGNORE_UNUSED, 32262306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 6, GFLAGS), 32362306a36Sopenharmony_ci GATE(0, "clk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED, 32462306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 5, GFLAGS), 32562306a36Sopenharmony_ci GATE(0, "aclk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED, 32662306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 4, GFLAGS), 32762306a36Sopenharmony_ci GATE(0, "clk_ddrmon", "xin24m", CLK_IGNORE_UNUSED, 32862306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 6, GFLAGS), 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci COMPOSITE(PCLK_DDR, "pclk_ddr", mux_2plls_hdmiphy_p, 0, 33162306a36Sopenharmony_ci RK3328_CLKSEL_CON(4), 13, 2, MFLAGS, 8, 3, DFLAGS, 33262306a36Sopenharmony_ci RK3328_CLKGATE_CON(7), 4, GFLAGS), 33362306a36Sopenharmony_ci GATE(0, "pclk_ddrupctl", "pclk_ddr", CLK_IGNORE_UNUSED, 33462306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 1, GFLAGS), 33562306a36Sopenharmony_ci GATE(0, "pclk_ddr_msch", "pclk_ddr", CLK_IGNORE_UNUSED, 33662306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 2, GFLAGS), 33762306a36Sopenharmony_ci GATE(0, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED, 33862306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 3, GFLAGS), 33962306a36Sopenharmony_ci GATE(0, "pclk_ddrstdby", "pclk_ddr", CLK_IGNORE_UNUSED, 34062306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 7, GFLAGS), 34162306a36Sopenharmony_ci GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IGNORE_UNUSED, 34262306a36Sopenharmony_ci RK3328_CLKGATE_CON(18), 9, GFLAGS), 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci /* 34562306a36Sopenharmony_ci * Clock-Architecture Diagram 3 34662306a36Sopenharmony_ci */ 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci /* PD_BUS */ 34962306a36Sopenharmony_ci COMPOSITE(ACLK_BUS_PRE, "aclk_bus_pre", mux_2plls_hdmiphy_p, 0, 35062306a36Sopenharmony_ci RK3328_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS, 35162306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 0, GFLAGS), 35262306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_pre", 0, 35362306a36Sopenharmony_ci RK3328_CLKSEL_CON(1), 8, 2, DFLAGS, 35462306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 1, GFLAGS), 35562306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", 0, 35662306a36Sopenharmony_ci RK3328_CLKSEL_CON(1), 12, 3, DFLAGS, 35762306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 2, GFLAGS), 35862306a36Sopenharmony_ci GATE(0, "pclk_bus", "pclk_bus_pre", 0, 35962306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 3, GFLAGS), 36062306a36Sopenharmony_ci GATE(0, "pclk_phy_pre", "pclk_bus_pre", 0, 36162306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 4, GFLAGS), 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci COMPOSITE(SCLK_TSP, "clk_tsp", mux_2plls_p, 0, 36462306a36Sopenharmony_ci RK3328_CLKSEL_CON(21), 15, 1, MFLAGS, 8, 5, DFLAGS, 36562306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 5, GFLAGS), 36662306a36Sopenharmony_ci GATE(0, "clk_hsadc_tsp", "ext_gpio3a2", 0, 36762306a36Sopenharmony_ci RK3328_CLKGATE_CON(17), 13, GFLAGS), 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci /* PD_I2S */ 37062306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s0_div", mux_2plls_p, 0, 37162306a36Sopenharmony_ci RK3328_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS, 37262306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 1, GFLAGS), 37362306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT, 37462306a36Sopenharmony_ci RK3328_CLKSEL_CON(7), 0, 37562306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 2, GFLAGS, 37662306a36Sopenharmony_ci &rk3328_i2s0_fracmux), 37762306a36Sopenharmony_ci GATE(SCLK_I2S0, "clk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT, 37862306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 3, GFLAGS), 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s1_div", mux_2plls_p, 0, 38162306a36Sopenharmony_ci RK3328_CLKSEL_CON(8), 15, 1, MFLAGS, 0, 7, DFLAGS, 38262306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 4, GFLAGS), 38362306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT, 38462306a36Sopenharmony_ci RK3328_CLKSEL_CON(9), 0, 38562306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 5, GFLAGS, 38662306a36Sopenharmony_ci &rk3328_i2s1_fracmux), 38762306a36Sopenharmony_ci GATE(SCLK_I2S1, "clk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT, 38862306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 6, GFLAGS), 38962306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S1_OUT, "i2s1_out", mux_i2s1out_p, 0, 39062306a36Sopenharmony_ci RK3328_CLKSEL_CON(8), 12, 1, MFLAGS, 39162306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 7, GFLAGS), 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s2_div", mux_2plls_p, 0, 39462306a36Sopenharmony_ci RK3328_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 7, DFLAGS, 39562306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 8, GFLAGS), 39662306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT, 39762306a36Sopenharmony_ci RK3328_CLKSEL_CON(11), 0, 39862306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 9, GFLAGS, 39962306a36Sopenharmony_ci &rk3328_i2s2_fracmux), 40062306a36Sopenharmony_ci GATE(SCLK_I2S2, "clk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT, 40162306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 10, GFLAGS), 40262306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S2_OUT, "i2s2_out", mux_i2s2out_p, 0, 40362306a36Sopenharmony_ci RK3328_CLKSEL_CON(10), 12, 1, MFLAGS, 40462306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 11, GFLAGS), 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci COMPOSITE(0, "clk_spdif_div", mux_2plls_p, 0, 40762306a36Sopenharmony_ci RK3328_CLKSEL_CON(12), 15, 1, MFLAGS, 0, 7, DFLAGS, 40862306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 12, GFLAGS), 40962306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT, 41062306a36Sopenharmony_ci RK3328_CLKSEL_CON(13), 0, 41162306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 13, GFLAGS, 41262306a36Sopenharmony_ci &rk3328_spdif_fracmux), 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci /* PD_UART */ 41562306a36Sopenharmony_ci COMPOSITE(0, "clk_uart0_div", mux_2plls_u480m_p, 0, 41662306a36Sopenharmony_ci RK3328_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS, 41762306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 14, GFLAGS), 41862306a36Sopenharmony_ci COMPOSITE(0, "clk_uart1_div", mux_2plls_u480m_p, 0, 41962306a36Sopenharmony_ci RK3328_CLKSEL_CON(16), 12, 2, MFLAGS, 0, 7, DFLAGS, 42062306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 0, GFLAGS), 42162306a36Sopenharmony_ci COMPOSITE(0, "clk_uart2_div", mux_2plls_u480m_p, 0, 42262306a36Sopenharmony_ci RK3328_CLKSEL_CON(18), 12, 2, MFLAGS, 0, 7, DFLAGS, 42362306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 2, GFLAGS), 42462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT, 42562306a36Sopenharmony_ci RK3328_CLKSEL_CON(15), 0, 42662306a36Sopenharmony_ci RK3328_CLKGATE_CON(1), 15, GFLAGS, 42762306a36Sopenharmony_ci &rk3328_uart0_fracmux), 42862306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT, 42962306a36Sopenharmony_ci RK3328_CLKSEL_CON(17), 0, 43062306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 1, GFLAGS, 43162306a36Sopenharmony_ci &rk3328_uart1_fracmux), 43262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT, 43362306a36Sopenharmony_ci RK3328_CLKSEL_CON(19), 0, 43462306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 3, GFLAGS, 43562306a36Sopenharmony_ci &rk3328_uart2_fracmux), 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci /* 43862306a36Sopenharmony_ci * Clock-Architecture Diagram 4 43962306a36Sopenharmony_ci */ 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_2plls_p, 0, 44262306a36Sopenharmony_ci RK3328_CLKSEL_CON(34), 7, 1, MFLAGS, 0, 7, DFLAGS, 44362306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 9, GFLAGS), 44462306a36Sopenharmony_ci COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_2plls_p, 0, 44562306a36Sopenharmony_ci RK3328_CLKSEL_CON(34), 15, 1, MFLAGS, 8, 7, DFLAGS, 44662306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 10, GFLAGS), 44762306a36Sopenharmony_ci COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_2plls_p, 0, 44862306a36Sopenharmony_ci RK3328_CLKSEL_CON(35), 7, 1, MFLAGS, 0, 7, DFLAGS, 44962306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 11, GFLAGS), 45062306a36Sopenharmony_ci COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_2plls_p, 0, 45162306a36Sopenharmony_ci RK3328_CLKSEL_CON(35), 15, 1, MFLAGS, 8, 7, DFLAGS, 45262306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 12, GFLAGS), 45362306a36Sopenharmony_ci COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_2plls_p, 0, 45462306a36Sopenharmony_ci RK3328_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS, 45562306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 4, GFLAGS), 45662306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "clk_24m", 0, 45762306a36Sopenharmony_ci RK3328_CLKSEL_CON(22), 0, 10, DFLAGS, 45862306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 6, GFLAGS), 45962306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "clk_24m", 0, 46062306a36Sopenharmony_ci RK3328_CLKSEL_CON(23), 0, 10, DFLAGS, 46162306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 14, GFLAGS), 46262306a36Sopenharmony_ci COMPOSITE(SCLK_SPI, "clk_spi", mux_2plls_p, 0, 46362306a36Sopenharmony_ci RK3328_CLKSEL_CON(24), 7, 1, MFLAGS, 0, 7, DFLAGS, 46462306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 7, GFLAGS), 46562306a36Sopenharmony_ci COMPOSITE(SCLK_PWM, "clk_pwm", mux_2plls_p, 0, 46662306a36Sopenharmony_ci RK3328_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 7, DFLAGS, 46762306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 8, GFLAGS), 46862306a36Sopenharmony_ci COMPOSITE(SCLK_OTP, "clk_otp", mux_2plls_xin24m_p, 0, 46962306a36Sopenharmony_ci RK3328_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 6, DFLAGS, 47062306a36Sopenharmony_ci RK3328_CLKGATE_CON(3), 8, GFLAGS), 47162306a36Sopenharmony_ci COMPOSITE(SCLK_EFUSE, "clk_efuse", mux_2plls_xin24m_p, 0, 47262306a36Sopenharmony_ci RK3328_CLKSEL_CON(5), 14, 2, MFLAGS, 8, 5, DFLAGS, 47362306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 13, GFLAGS), 47462306a36Sopenharmony_ci COMPOSITE(SCLK_PDM, "clk_pdm", mux_cpll_gpll_apll_p, CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT, 47562306a36Sopenharmony_ci RK3328_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS, 47662306a36Sopenharmony_ci RK3328_CLKGATE_CON(2), 15, GFLAGS), 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, 47962306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 5, GFLAGS), 48062306a36Sopenharmony_ci GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, 48162306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 6, GFLAGS), 48262306a36Sopenharmony_ci GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, 48362306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 7, GFLAGS), 48462306a36Sopenharmony_ci GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, 48562306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 8, GFLAGS), 48662306a36Sopenharmony_ci GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, 48762306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 9, GFLAGS), 48862306a36Sopenharmony_ci GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, 48962306a36Sopenharmony_ci RK3328_CLKGATE_CON(8), 10, GFLAGS), 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci COMPOSITE(SCLK_WIFI, "clk_wifi", mux_2plls_u480m_p, 0, 49262306a36Sopenharmony_ci RK3328_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 6, DFLAGS, 49362306a36Sopenharmony_ci RK3328_CLKGATE_CON(0), 10, GFLAGS), 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_ci /* 49662306a36Sopenharmony_ci * Clock-Architecture Diagram 5 49762306a36Sopenharmony_ci */ 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci /* PD_VIDEO */ 50062306a36Sopenharmony_ci COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_4plls_p, 0, 50162306a36Sopenharmony_ci RK3328_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS, 50262306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 0, GFLAGS), 50362306a36Sopenharmony_ci FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4, 50462306a36Sopenharmony_ci RK3328_CLKGATE_CON(11), 0, GFLAGS), 50562306a36Sopenharmony_ci GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", CLK_SET_RATE_PARENT, 50662306a36Sopenharmony_ci RK3328_CLKGATE_CON(24), 0, GFLAGS), 50762306a36Sopenharmony_ci GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", CLK_SET_RATE_PARENT, 50862306a36Sopenharmony_ci RK3328_CLKGATE_CON(24), 1, GFLAGS), 50962306a36Sopenharmony_ci GATE(0, "aclk_rkvdec_niu", "aclk_rkvdec_pre", 0, 51062306a36Sopenharmony_ci RK3328_CLKGATE_CON(24), 2, GFLAGS), 51162306a36Sopenharmony_ci GATE(0, "hclk_rkvdec_niu", "hclk_rkvdec_pre", 0, 51262306a36Sopenharmony_ci RK3328_CLKGATE_CON(24), 3, GFLAGS), 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_4plls_p, 0, 51562306a36Sopenharmony_ci RK3328_CLKSEL_CON(48), 14, 2, MFLAGS, 8, 5, DFLAGS, 51662306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 1, GFLAGS), 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_4plls_p, 0, 51962306a36Sopenharmony_ci RK3328_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS, 52062306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 2, GFLAGS), 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_4plls_p, 0, 52362306a36Sopenharmony_ci RK3328_CLKSEL_CON(50), 6, 2, MFLAGS, 0, 5, DFLAGS, 52462306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 5, GFLAGS), 52562306a36Sopenharmony_ci FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4, 52662306a36Sopenharmony_ci RK3328_CLKGATE_CON(11), 8, GFLAGS), 52762306a36Sopenharmony_ci GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", CLK_SET_RATE_PARENT, 52862306a36Sopenharmony_ci RK3328_CLKGATE_CON(23), 0, GFLAGS), 52962306a36Sopenharmony_ci GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", CLK_SET_RATE_PARENT, 53062306a36Sopenharmony_ci RK3328_CLKGATE_CON(23), 1, GFLAGS), 53162306a36Sopenharmony_ci GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", 0, 53262306a36Sopenharmony_ci RK3328_CLKGATE_CON(23), 2, GFLAGS), 53362306a36Sopenharmony_ci GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", 0, 53462306a36Sopenharmony_ci RK3328_CLKGATE_CON(23), 3, GFLAGS), 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci COMPOSITE(ACLK_RKVENC, "aclk_rkvenc", mux_4plls_p, 0, 53762306a36Sopenharmony_ci RK3328_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS, 53862306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 3, GFLAGS), 53962306a36Sopenharmony_ci FACTOR_GATE(HCLK_RKVENC, "hclk_rkvenc", "aclk_rkvenc", 0, 1, 4, 54062306a36Sopenharmony_ci RK3328_CLKGATE_CON(11), 4, GFLAGS), 54162306a36Sopenharmony_ci GATE(0, "aclk_rkvenc_niu", "aclk_rkvenc", 0, 54262306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 0, GFLAGS), 54362306a36Sopenharmony_ci GATE(0, "hclk_rkvenc_niu", "hclk_rkvenc", 0, 54462306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 1, GFLAGS), 54562306a36Sopenharmony_ci GATE(ACLK_H265, "aclk_h265", "aclk_rkvenc", 0, 54662306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 2, GFLAGS), 54762306a36Sopenharmony_ci GATE(PCLK_H265, "pclk_h265", "hclk_rkvenc", 0, 54862306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 3, GFLAGS), 54962306a36Sopenharmony_ci GATE(ACLK_H264, "aclk_h264", "aclk_rkvenc", 0, 55062306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 4, GFLAGS), 55162306a36Sopenharmony_ci GATE(HCLK_H264, "hclk_h264", "hclk_rkvenc", 0, 55262306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 5, GFLAGS), 55362306a36Sopenharmony_ci GATE(ACLK_AXISRAM, "aclk_axisram", "aclk_rkvenc", CLK_IGNORE_UNUSED, 55462306a36Sopenharmony_ci RK3328_CLKGATE_CON(25), 6, GFLAGS), 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci COMPOSITE(SCLK_VENC_CORE, "sclk_venc_core", mux_4plls_p, 0, 55762306a36Sopenharmony_ci RK3328_CLKSEL_CON(51), 14, 2, MFLAGS, 8, 5, DFLAGS, 55862306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 4, GFLAGS), 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci COMPOSITE(SCLK_VENC_DSP, "sclk_venc_dsp", mux_4plls_p, 0, 56162306a36Sopenharmony_ci RK3328_CLKSEL_CON(52), 14, 2, MFLAGS, 8, 5, DFLAGS, 56262306a36Sopenharmony_ci RK3328_CLKGATE_CON(6), 7, GFLAGS), 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci /* 56562306a36Sopenharmony_ci * Clock-Architecture Diagram 6 56662306a36Sopenharmony_ci */ 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci /* PD_VIO */ 56962306a36Sopenharmony_ci COMPOSITE(ACLK_VIO_PRE, "aclk_vio_pre", mux_4plls_p, 0, 57062306a36Sopenharmony_ci RK3328_CLKSEL_CON(37), 6, 2, MFLAGS, 0, 5, DFLAGS, 57162306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 2, GFLAGS), 57262306a36Sopenharmony_ci DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_vio_pre", 0, 57362306a36Sopenharmony_ci RK3328_CLKSEL_CON(37), 8, 5, DFLAGS), 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci COMPOSITE(ACLK_RGA_PRE, "aclk_rga_pre", mux_4plls_p, 0, 57662306a36Sopenharmony_ci RK3328_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 5, DFLAGS, 57762306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 0, GFLAGS), 57862306a36Sopenharmony_ci COMPOSITE(SCLK_RGA, "clk_rga", mux_4plls_p, 0, 57962306a36Sopenharmony_ci RK3328_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 5, DFLAGS, 58062306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 1, GFLAGS), 58162306a36Sopenharmony_ci COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_4plls_p, 0, 58262306a36Sopenharmony_ci RK3328_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS, 58362306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 5, GFLAGS), 58462306a36Sopenharmony_ci GATE(SCLK_HDMI_SFC, "sclk_hdmi_sfc", "xin24m", 0, 58562306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 4, GFLAGS), 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_cif_src", mux_2plls_p, 0, 58862306a36Sopenharmony_ci RK3328_CLKSEL_CON(42), 7, 1, MFLAGS, 58962306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 3, GFLAGS), 59062306a36Sopenharmony_ci COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cif_out", mux_sclk_cif_p, CLK_SET_RATE_PARENT, 59162306a36Sopenharmony_ci RK3328_CLKSEL_CON(42), 5, 1, MFLAGS, 0, 5, DFLAGS), 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci COMPOSITE(DCLK_LCDC_SRC, "dclk_lcdc_src", mux_gpll_cpll_p, 0, 59462306a36Sopenharmony_ci RK3328_CLKSEL_CON(40), 0, 1, MFLAGS, 8, 8, DFLAGS, 59562306a36Sopenharmony_ci RK3328_CLKGATE_CON(5), 6, GFLAGS), 59662306a36Sopenharmony_ci DIV(DCLK_HDMIPHY, "dclk_hdmiphy", "dclk_lcdc_src", 0, 59762306a36Sopenharmony_ci RK3328_CLKSEL_CON(40), 3, 3, DFLAGS), 59862306a36Sopenharmony_ci MUX(DCLK_LCDC, "dclk_lcdc", mux_dclk_lcdc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 59962306a36Sopenharmony_ci RK3328_CLKSEL_CON(40), 1, 1, MFLAGS), 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci /* 60262306a36Sopenharmony_ci * Clock-Architecture Diagram 7 60362306a36Sopenharmony_ci */ 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci /* PD_PERI */ 60662306a36Sopenharmony_ci GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED, 60762306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 0, GFLAGS), 60862306a36Sopenharmony_ci GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED, 60962306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 1, GFLAGS), 61062306a36Sopenharmony_ci GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED, 61162306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 2, GFLAGS), 61262306a36Sopenharmony_ci COMPOSITE_NOGATE(ACLK_PERI_PRE, "aclk_peri_pre", mux_aclk_peri_pre_p, 0, 61362306a36Sopenharmony_ci RK3328_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS), 61462306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED, 61562306a36Sopenharmony_ci RK3328_CLKSEL_CON(29), 0, 2, DFLAGS, 61662306a36Sopenharmony_ci RK3328_CLKGATE_CON(10), 2, GFLAGS), 61762306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED, 61862306a36Sopenharmony_ci RK3328_CLKSEL_CON(29), 4, 3, DFLAGS, 61962306a36Sopenharmony_ci RK3328_CLKGATE_CON(10), 1, GFLAGS), 62062306a36Sopenharmony_ci GATE(ACLK_PERI, "aclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 62162306a36Sopenharmony_ci RK3328_CLKGATE_CON(10), 0, GFLAGS), 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_2plls_24m_u480m_p, 0, 62462306a36Sopenharmony_ci RK3328_CLKSEL_CON(30), 8, 2, MFLAGS, 0, 8, DFLAGS, 62562306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 3, GFLAGS), 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_ci COMPOSITE(SCLK_SDIO, "clk_sdio", mux_2plls_24m_u480m_p, 0, 62862306a36Sopenharmony_ci RK3328_CLKSEL_CON(31), 8, 2, MFLAGS, 0, 8, DFLAGS, 62962306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 4, GFLAGS), 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci COMPOSITE(SCLK_EMMC, "clk_emmc", mux_2plls_24m_u480m_p, 0, 63262306a36Sopenharmony_ci RK3328_CLKSEL_CON(32), 8, 2, MFLAGS, 0, 8, DFLAGS, 63362306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 5, GFLAGS), 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci COMPOSITE(SCLK_SDMMC_EXT, "clk_sdmmc_ext", mux_2plls_24m_u480m_p, 0, 63662306a36Sopenharmony_ci RK3328_CLKSEL_CON(43), 8, 2, MFLAGS, 0, 8, DFLAGS, 63762306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 10, GFLAGS), 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci COMPOSITE(SCLK_REF_USB3OTG_SRC, "clk_ref_usb3otg_src", mux_2plls_p, 0, 64062306a36Sopenharmony_ci RK3328_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS, 64162306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 9, GFLAGS), 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci MUX(SCLK_REF_USB3OTG, "clk_ref_usb3otg", mux_ref_usb3otg_src_p, CLK_SET_RATE_PARENT, 64462306a36Sopenharmony_ci RK3328_CLKSEL_CON(45), 8, 1, MFLAGS), 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci GATE(SCLK_USB3OTG_REF, "clk_usb3otg_ref", "xin24m", 0, 64762306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 7, GFLAGS), 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci COMPOSITE(SCLK_USB3OTG_SUSPEND, "clk_usb3otg_suspend", mux_xin24m_32k_p, 0, 65062306a36Sopenharmony_ci RK3328_CLKSEL_CON(33), 15, 1, MFLAGS, 0, 10, DFLAGS, 65162306a36Sopenharmony_ci RK3328_CLKGATE_CON(4), 8, GFLAGS), 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci /* 65462306a36Sopenharmony_ci * Clock-Architecture Diagram 8 65562306a36Sopenharmony_ci */ 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci /* PD_GMAC */ 65862306a36Sopenharmony_ci COMPOSITE(ACLK_GMAC, "aclk_gmac", mux_2plls_hdmiphy_p, 0, 65962306a36Sopenharmony_ci RK3328_CLKSEL_CON(25), 6, 2, MFLAGS, 0, 5, DFLAGS, 66062306a36Sopenharmony_ci RK3328_CLKGATE_CON(3), 2, GFLAGS), 66162306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_GMAC, "pclk_gmac", "aclk_gmac", 0, 66262306a36Sopenharmony_ci RK3328_CLKSEL_CON(25), 8, 3, DFLAGS, 66362306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 0, GFLAGS), 66462306a36Sopenharmony_ci 66562306a36Sopenharmony_ci COMPOSITE(SCLK_MAC2IO_SRC, "clk_mac2io_src", mux_2plls_p, 0, 66662306a36Sopenharmony_ci RK3328_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 5, DFLAGS, 66762306a36Sopenharmony_ci RK3328_CLKGATE_CON(3), 1, GFLAGS), 66862306a36Sopenharmony_ci GATE(SCLK_MAC2IO_REF, "clk_mac2io_ref", "clk_mac2io", 0, 66962306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 7, GFLAGS), 67062306a36Sopenharmony_ci GATE(SCLK_MAC2IO_RX, "clk_mac2io_rx", "clk_mac2io", 0, 67162306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 4, GFLAGS), 67262306a36Sopenharmony_ci GATE(SCLK_MAC2IO_TX, "clk_mac2io_tx", "clk_mac2io", 0, 67362306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 5, GFLAGS), 67462306a36Sopenharmony_ci GATE(SCLK_MAC2IO_REFOUT, "clk_mac2io_refout", "clk_mac2io", 0, 67562306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 6, GFLAGS), 67662306a36Sopenharmony_ci COMPOSITE(SCLK_MAC2IO_OUT, "clk_mac2io_out", mux_2plls_p, 0, 67762306a36Sopenharmony_ci RK3328_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 5, DFLAGS, 67862306a36Sopenharmony_ci RK3328_CLKGATE_CON(3), 5, GFLAGS), 67962306a36Sopenharmony_ci MUXGRF(SCLK_MAC2IO, "clk_mac2io", mux_mac2io_src_p, CLK_SET_RATE_NO_REPARENT, 68062306a36Sopenharmony_ci RK3328_GRF_MAC_CON1, 10, 1, MFLAGS), 68162306a36Sopenharmony_ci MUXGRF(SCLK_MAC2IO_EXT, "clk_mac2io_ext", mux_mac2io_ext_p, CLK_SET_RATE_NO_REPARENT, 68262306a36Sopenharmony_ci RK3328_GRF_SOC_CON4, 14, 1, MFLAGS), 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci COMPOSITE(SCLK_MAC2PHY_SRC, "clk_mac2phy_src", mux_2plls_p, 0, 68562306a36Sopenharmony_ci RK3328_CLKSEL_CON(26), 7, 1, MFLAGS, 0, 5, DFLAGS, 68662306a36Sopenharmony_ci RK3328_CLKGATE_CON(3), 0, GFLAGS), 68762306a36Sopenharmony_ci GATE(SCLK_MAC2PHY_REF, "clk_mac2phy_ref", "clk_mac2phy", 0, 68862306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 3, GFLAGS), 68962306a36Sopenharmony_ci GATE(SCLK_MAC2PHY_RXTX, "clk_mac2phy_rxtx", "clk_mac2phy", 0, 69062306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 1, GFLAGS), 69162306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_MAC2PHY_OUT, "clk_mac2phy_out", "clk_mac2phy", 0, 69262306a36Sopenharmony_ci RK3328_CLKSEL_CON(26), 8, 2, DFLAGS, 69362306a36Sopenharmony_ci RK3328_CLKGATE_CON(9), 2, GFLAGS), 69462306a36Sopenharmony_ci MUXGRF(SCLK_MAC2PHY, "clk_mac2phy", mux_mac2phy_src_p, CLK_SET_RATE_NO_REPARENT, 69562306a36Sopenharmony_ci RK3328_GRF_MAC_CON2, 10, 1, MFLAGS), 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci /* 70062306a36Sopenharmony_ci * Clock-Architecture Diagram 9 70162306a36Sopenharmony_ci */ 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci /* PD_VOP */ 70462306a36Sopenharmony_ci GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3328_CLKGATE_CON(21), 10, GFLAGS), 70562306a36Sopenharmony_ci GATE(0, "aclk_rga_niu", "aclk_rga_pre", 0, RK3328_CLKGATE_CON(22), 3, GFLAGS), 70662306a36Sopenharmony_ci GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK3328_CLKGATE_CON(21), 2, GFLAGS), 70762306a36Sopenharmony_ci GATE(0, "aclk_vop_niu", "aclk_vop_pre", 0, RK3328_CLKGATE_CON(21), 4, GFLAGS), 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_ci GATE(ACLK_IEP, "aclk_iep", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 6, GFLAGS), 71062306a36Sopenharmony_ci GATE(ACLK_CIF, "aclk_cif", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 8, GFLAGS), 71162306a36Sopenharmony_ci GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 15, GFLAGS), 71262306a36Sopenharmony_ci GATE(0, "aclk_vio_niu", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 2, GFLAGS), 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 3, GFLAGS), 71562306a36Sopenharmony_ci GATE(0, "hclk_vop_niu", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 5, GFLAGS), 71662306a36Sopenharmony_ci GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 7, GFLAGS), 71762306a36Sopenharmony_ci GATE(HCLK_CIF, "hclk_cif", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 9, GFLAGS), 71862306a36Sopenharmony_ci GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 11, GFLAGS), 71962306a36Sopenharmony_ci GATE(0, "hclk_ahb1tom", "hclk_vio_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(21), 12, GFLAGS), 72062306a36Sopenharmony_ci GATE(0, "pclk_vio_h2p", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 13, GFLAGS), 72162306a36Sopenharmony_ci GATE(0, "hclk_vio_h2p", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 14, GFLAGS), 72262306a36Sopenharmony_ci GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 0, GFLAGS), 72362306a36Sopenharmony_ci GATE(0, "hclk_vio_niu", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 1, GFLAGS), 72462306a36Sopenharmony_ci GATE(PCLK_HDMI, "pclk_hdmi", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 4, GFLAGS), 72562306a36Sopenharmony_ci GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 5, GFLAGS), 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci /* PD_PERI */ 72862306a36Sopenharmony_ci GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 11, GFLAGS), 72962306a36Sopenharmony_ci GATE(ACLK_USB3OTG, "aclk_usb3otg", "aclk_peri", 0, RK3328_CLKGATE_CON(19), 14, GFLAGS), 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 0, GFLAGS), 73262306a36Sopenharmony_ci GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 1, GFLAGS), 73362306a36Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 2, GFLAGS), 73462306a36Sopenharmony_ci GATE(HCLK_SDMMC_EXT, "hclk_sdmmc_ext", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 15, GFLAGS), 73562306a36Sopenharmony_ci GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 6, GFLAGS), 73662306a36Sopenharmony_ci GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 7, GFLAGS), 73762306a36Sopenharmony_ci GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 8, GFLAGS), 73862306a36Sopenharmony_ci GATE(HCLK_OTG_PMU, "hclk_otg_pmu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 9, GFLAGS), 73962306a36Sopenharmony_ci GATE(0, "hclk_peri_niu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 12, GFLAGS), 74062306a36Sopenharmony_ci GATE(0, "pclk_peri_niu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 13, GFLAGS), 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci /* PD_GMAC */ 74362306a36Sopenharmony_ci GATE(ACLK_MAC2PHY, "aclk_mac2phy", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 0, GFLAGS), 74462306a36Sopenharmony_ci GATE(ACLK_MAC2IO, "aclk_mac2io", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 2, GFLAGS), 74562306a36Sopenharmony_ci GATE(0, "aclk_gmac_niu", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 4, GFLAGS), 74662306a36Sopenharmony_ci GATE(PCLK_MAC2PHY, "pclk_mac2phy", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 1, GFLAGS), 74762306a36Sopenharmony_ci GATE(PCLK_MAC2IO, "pclk_mac2io", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 3, GFLAGS), 74862306a36Sopenharmony_ci GATE(0, "pclk_gmac_niu", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 5, GFLAGS), 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci /* PD_BUS */ 75162306a36Sopenharmony_ci GATE(0, "aclk_bus_niu", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 12, GFLAGS), 75262306a36Sopenharmony_ci GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 11, GFLAGS), 75362306a36Sopenharmony_ci GATE(ACLK_TSP, "aclk_tsp", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 12, GFLAGS), 75462306a36Sopenharmony_ci GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 0, GFLAGS), 75562306a36Sopenharmony_ci GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 1, GFLAGS), 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 2, GFLAGS), 75862306a36Sopenharmony_ci GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 3, GFLAGS), 75962306a36Sopenharmony_ci GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 4, GFLAGS), 76062306a36Sopenharmony_ci GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 5, GFLAGS), 76162306a36Sopenharmony_ci GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 6, GFLAGS), 76262306a36Sopenharmony_ci GATE(HCLK_TSP, "hclk_tsp", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 11, GFLAGS), 76362306a36Sopenharmony_ci GATE(HCLK_CRYPTO_MST, "hclk_crypto_mst", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 7, GFLAGS), 76462306a36Sopenharmony_ci GATE(HCLK_CRYPTO_SLV, "hclk_crypto_slv", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 8, GFLAGS), 76562306a36Sopenharmony_ci GATE(0, "hclk_bus_niu", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 13, GFLAGS), 76662306a36Sopenharmony_ci GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(28), 0, GFLAGS), 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci GATE(0, "pclk_bus_niu", "pclk_bus", 0, RK3328_CLKGATE_CON(15), 14, GFLAGS), 76962306a36Sopenharmony_ci GATE(0, "pclk_efuse", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 9, GFLAGS), 77062306a36Sopenharmony_ci GATE(0, "pclk_otp", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 4, GFLAGS), 77162306a36Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3328_CLKGATE_CON(15), 10, GFLAGS), 77262306a36Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 0, GFLAGS), 77362306a36Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 1, GFLAGS), 77462306a36Sopenharmony_ci GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 2, GFLAGS), 77562306a36Sopenharmony_ci GATE(PCLK_TIMER, "pclk_timer0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 3, GFLAGS), 77662306a36Sopenharmony_ci GATE(0, "pclk_stimer", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 4, GFLAGS), 77762306a36Sopenharmony_ci GATE(PCLK_SPI, "pclk_spi", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 5, GFLAGS), 77862306a36Sopenharmony_ci GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 6, GFLAGS), 77962306a36Sopenharmony_ci GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 7, GFLAGS), 78062306a36Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 8, GFLAGS), 78162306a36Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 9, GFLAGS), 78262306a36Sopenharmony_ci GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 10, GFLAGS), 78362306a36Sopenharmony_ci GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 11, GFLAGS), 78462306a36Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 12, GFLAGS), 78562306a36Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 13, GFLAGS), 78662306a36Sopenharmony_ci GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 14, GFLAGS), 78762306a36Sopenharmony_ci GATE(PCLK_DCF, "pclk_dcf", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 15, GFLAGS), 78862306a36Sopenharmony_ci GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 0, GFLAGS), 78962306a36Sopenharmony_ci GATE(0, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 4, GFLAGS), 79062306a36Sopenharmony_ci GATE(0, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 6, GFLAGS), 79162306a36Sopenharmony_ci GATE(0, "pclk_sim", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 10, GFLAGS), 79262306a36Sopenharmony_ci GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3328_CLKGATE_CON(17), 15, GFLAGS), 79362306a36Sopenharmony_ci GATE(0, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 3, GFLAGS), 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_ci /* Watchdog pclk is controlled from the secure GRF */ 79662306a36Sopenharmony_ci SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"), 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci GATE(PCLK_USB3PHY_OTG, "pclk_usb3phy_otg", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 1, GFLAGS), 79962306a36Sopenharmony_ci GATE(PCLK_USB3PHY_PIPE, "pclk_usb3phy_pipe", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 2, GFLAGS), 80062306a36Sopenharmony_ci GATE(PCLK_USB3_GRF, "pclk_usb3_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 2, GFLAGS), 80162306a36Sopenharmony_ci GATE(PCLK_USB2_GRF, "pclk_usb2_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 14, GFLAGS), 80262306a36Sopenharmony_ci GATE(0, "pclk_ddrphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 13, GFLAGS), 80362306a36Sopenharmony_ci GATE(PCLK_ACODECPHY, "pclk_acodecphy", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(17), 5, GFLAGS), 80462306a36Sopenharmony_ci GATE(PCLK_HDMIPHY, "pclk_hdmiphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 7, GFLAGS), 80562306a36Sopenharmony_ci GATE(0, "pclk_vdacphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 8, GFLAGS), 80662306a36Sopenharmony_ci GATE(0, "pclk_phy_niu", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(15), 15, GFLAGS), 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci /* PD_MMC */ 80962306a36Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", 81062306a36Sopenharmony_ci RK3328_SDMMC_CON0, 1), 81162306a36Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", 81262306a36Sopenharmony_ci RK3328_SDMMC_CON1, 1), 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", 81562306a36Sopenharmony_ci RK3328_SDIO_CON0, 1), 81662306a36Sopenharmony_ci MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", 81762306a36Sopenharmony_ci RK3328_SDIO_CON1, 1), 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", 82062306a36Sopenharmony_ci RK3328_EMMC_CON0, 1), 82162306a36Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", 82262306a36Sopenharmony_ci RK3328_EMMC_CON1, 1), 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ci MMC(SCLK_SDMMC_EXT_DRV, "sdmmc_ext_drv", "clk_sdmmc_ext", 82562306a36Sopenharmony_ci RK3328_SDMMC_EXT_CON0, 1), 82662306a36Sopenharmony_ci MMC(SCLK_SDMMC_EXT_SAMPLE, "sdmmc_ext_sample", "clk_sdmmc_ext", 82762306a36Sopenharmony_ci RK3328_SDMMC_EXT_CON1, 1), 82862306a36Sopenharmony_ci}; 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_cistatic const char *const rk3328_critical_clocks[] __initconst = { 83162306a36Sopenharmony_ci "aclk_bus", 83262306a36Sopenharmony_ci "aclk_bus_niu", 83362306a36Sopenharmony_ci "pclk_bus", 83462306a36Sopenharmony_ci "pclk_bus_niu", 83562306a36Sopenharmony_ci "hclk_bus", 83662306a36Sopenharmony_ci "hclk_bus_niu", 83762306a36Sopenharmony_ci "aclk_peri", 83862306a36Sopenharmony_ci "hclk_peri", 83962306a36Sopenharmony_ci "hclk_peri_niu", 84062306a36Sopenharmony_ci "pclk_peri", 84162306a36Sopenharmony_ci "pclk_peri_niu", 84262306a36Sopenharmony_ci "pclk_dbg", 84362306a36Sopenharmony_ci "aclk_core_niu", 84462306a36Sopenharmony_ci "aclk_gic400", 84562306a36Sopenharmony_ci "aclk_intmem", 84662306a36Sopenharmony_ci "hclk_rom", 84762306a36Sopenharmony_ci "pclk_grf", 84862306a36Sopenharmony_ci "pclk_cru", 84962306a36Sopenharmony_ci "pclk_sgrf", 85062306a36Sopenharmony_ci "pclk_timer0", 85162306a36Sopenharmony_ci "clk_timer0", 85262306a36Sopenharmony_ci "pclk_ddr_msch", 85362306a36Sopenharmony_ci "pclk_ddr_mon", 85462306a36Sopenharmony_ci "pclk_ddr_grf", 85562306a36Sopenharmony_ci "clk_ddrupctl", 85662306a36Sopenharmony_ci "clk_ddrmsch", 85762306a36Sopenharmony_ci "hclk_ahb1tom", 85862306a36Sopenharmony_ci "clk_jtag", 85962306a36Sopenharmony_ci "pclk_ddrphy", 86062306a36Sopenharmony_ci "pclk_pmu", 86162306a36Sopenharmony_ci "hclk_otg_pmu", 86262306a36Sopenharmony_ci "aclk_rga_niu", 86362306a36Sopenharmony_ci "pclk_vio_h2p", 86462306a36Sopenharmony_ci "hclk_vio_h2p", 86562306a36Sopenharmony_ci "aclk_vio_niu", 86662306a36Sopenharmony_ci "hclk_vio_niu", 86762306a36Sopenharmony_ci "aclk_vop_niu", 86862306a36Sopenharmony_ci "hclk_vop_niu", 86962306a36Sopenharmony_ci "aclk_gpu_niu", 87062306a36Sopenharmony_ci "aclk_rkvdec_niu", 87162306a36Sopenharmony_ci "hclk_rkvdec_niu", 87262306a36Sopenharmony_ci "aclk_vpu_niu", 87362306a36Sopenharmony_ci "hclk_vpu_niu", 87462306a36Sopenharmony_ci "aclk_rkvenc_niu", 87562306a36Sopenharmony_ci "hclk_rkvenc_niu", 87662306a36Sopenharmony_ci "aclk_gmac_niu", 87762306a36Sopenharmony_ci "pclk_gmac_niu", 87862306a36Sopenharmony_ci "pclk_phy_niu", 87962306a36Sopenharmony_ci}; 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_cistatic void __init rk3328_clk_init(struct device_node *np) 88262306a36Sopenharmony_ci{ 88362306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 88462306a36Sopenharmony_ci void __iomem *reg_base; 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 88762306a36Sopenharmony_ci if (!reg_base) { 88862306a36Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 88962306a36Sopenharmony_ci return; 89062306a36Sopenharmony_ci } 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 89362306a36Sopenharmony_ci if (IS_ERR(ctx)) { 89462306a36Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 89562306a36Sopenharmony_ci iounmap(reg_base); 89662306a36Sopenharmony_ci return; 89762306a36Sopenharmony_ci } 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, rk3328_pll_clks, 90062306a36Sopenharmony_ci ARRAY_SIZE(rk3328_pll_clks), 90162306a36Sopenharmony_ci RK3328_GRF_SOC_STATUS0); 90262306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3328_clk_branches, 90362306a36Sopenharmony_ci ARRAY_SIZE(rk3328_clk_branches)); 90462306a36Sopenharmony_ci rockchip_clk_protect_critical(rk3328_critical_clocks, 90562306a36Sopenharmony_ci ARRAY_SIZE(rk3328_critical_clocks)); 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 90862306a36Sopenharmony_ci mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 90962306a36Sopenharmony_ci &rk3328_cpuclk_data, rk3328_cpuclk_rates, 91062306a36Sopenharmony_ci ARRAY_SIZE(rk3328_cpuclk_rates)); 91162306a36Sopenharmony_ci 91262306a36Sopenharmony_ci rockchip_register_softrst(np, 12, reg_base + RK3328_SOFTRST_CON(0), 91362306a36Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_ci rockchip_register_restart_notifier(ctx, RK3328_GLB_SRST_FST, NULL); 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 91862306a36Sopenharmony_ci} 91962306a36Sopenharmony_ciCLK_OF_DECLARE(rk3328_cru, "rockchip,rk3328-cru", rk3328_clk_init); 920