162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
462306a36Sopenharmony_ci * Author: Finley Xiao <finley.xiao@rock-chips.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/io.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/of_address.h>
1162306a36Sopenharmony_ci#include <linux/syscore_ops.h>
1262306a36Sopenharmony_ci#include <dt-bindings/clock/rk3308-cru.h>
1362306a36Sopenharmony_ci#include "clk.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define RK3308_GRF_SOC_STATUS0		0x380
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_cienum rk3308_plls {
1862306a36Sopenharmony_ci	apll, dpll, vpll0, vpll1,
1962306a36Sopenharmony_ci};
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3308_pll_rates[] = {
2262306a36Sopenharmony_ci	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
2362306a36Sopenharmony_ci	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
2462306a36Sopenharmony_ci	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
2562306a36Sopenharmony_ci	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
2662306a36Sopenharmony_ci	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
2762306a36Sopenharmony_ci	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
2862306a36Sopenharmony_ci	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
2962306a36Sopenharmony_ci	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
3062306a36Sopenharmony_ci	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
3162306a36Sopenharmony_ci	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
3262306a36Sopenharmony_ci	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
3362306a36Sopenharmony_ci	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
3462306a36Sopenharmony_ci	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
3562306a36Sopenharmony_ci	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
3662306a36Sopenharmony_ci	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
3762306a36Sopenharmony_ci	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
3862306a36Sopenharmony_ci	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
3962306a36Sopenharmony_ci	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
4062306a36Sopenharmony_ci	RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
4162306a36Sopenharmony_ci	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
4262306a36Sopenharmony_ci	RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
4362306a36Sopenharmony_ci	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
4462306a36Sopenharmony_ci	RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
4562306a36Sopenharmony_ci	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
4662306a36Sopenharmony_ci	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
4762306a36Sopenharmony_ci	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
4862306a36Sopenharmony_ci	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
4962306a36Sopenharmony_ci	RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
5062306a36Sopenharmony_ci	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
5162306a36Sopenharmony_ci	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
5262306a36Sopenharmony_ci	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
5362306a36Sopenharmony_ci	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
5462306a36Sopenharmony_ci	RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
5562306a36Sopenharmony_ci	RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
5662306a36Sopenharmony_ci	RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
5762306a36Sopenharmony_ci	RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
5862306a36Sopenharmony_ci	RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
5962306a36Sopenharmony_ci	RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
6062306a36Sopenharmony_ci	RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
6162306a36Sopenharmony_ci	RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
6262306a36Sopenharmony_ci	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
6362306a36Sopenharmony_ci	RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
6462306a36Sopenharmony_ci	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
6562306a36Sopenharmony_ci	RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
6662306a36Sopenharmony_ci	{ /* sentinel */ },
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci#define RK3308_DIV_ACLKM_MASK		0x7
7062306a36Sopenharmony_ci#define RK3308_DIV_ACLKM_SHIFT		12
7162306a36Sopenharmony_ci#define RK3308_DIV_PCLK_DBG_MASK	0xf
7262306a36Sopenharmony_ci#define RK3308_DIV_PCLK_DBG_SHIFT	8
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci#define RK3308_CLKSEL0(_aclk_core, _pclk_dbg)				\
7562306a36Sopenharmony_ci{									\
7662306a36Sopenharmony_ci	.reg = RK3308_CLKSEL_CON(0),					\
7762306a36Sopenharmony_ci	.val = HIWORD_UPDATE(_aclk_core, RK3308_DIV_ACLKM_MASK,		\
7862306a36Sopenharmony_ci			     RK3308_DIV_ACLKM_SHIFT) |			\
7962306a36Sopenharmony_ci	       HIWORD_UPDATE(_pclk_dbg, RK3308_DIV_PCLK_DBG_MASK,	\
8062306a36Sopenharmony_ci			     RK3308_DIV_PCLK_DBG_SHIFT),		\
8162306a36Sopenharmony_ci}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci#define RK3308_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
8462306a36Sopenharmony_ci{									\
8562306a36Sopenharmony_ci	.prate = _prate,						\
8662306a36Sopenharmony_ci	.divs = {							\
8762306a36Sopenharmony_ci		RK3308_CLKSEL0(_aclk_core, _pclk_dbg),			\
8862306a36Sopenharmony_ci	},								\
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3308_cpuclk_rates[] __initdata = {
9262306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1608000000, 1, 7),
9362306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1512000000, 1, 7),
9462306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1488000000, 1, 5),
9562306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1416000000, 1, 5),
9662306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1392000000, 1, 5),
9762306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1296000000, 1, 5),
9862306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1200000000, 1, 5),
9962306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1104000000, 1, 5),
10062306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(1008000000, 1, 5),
10162306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(912000000, 1, 5),
10262306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(816000000, 1, 3),
10362306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(696000000, 1, 3),
10462306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(600000000, 1, 3),
10562306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(408000000, 1, 1),
10662306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(312000000, 1, 1),
10762306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(216000000,  1, 1),
10862306a36Sopenharmony_ci	RK3308_CPUCLK_RATE(96000000, 1, 1),
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3308_cpuclk_data = {
11262306a36Sopenharmony_ci	.core_reg[0] = RK3308_CLKSEL_CON(0),
11362306a36Sopenharmony_ci	.div_core_shift[0] = 0,
11462306a36Sopenharmony_ci	.div_core_mask[0] = 0xf,
11562306a36Sopenharmony_ci	.num_cores = 1,
11662306a36Sopenharmony_ci	.mux_core_alt = 1,
11762306a36Sopenharmony_ci	.mux_core_main = 0,
11862306a36Sopenharmony_ci	.mux_core_shift = 6,
11962306a36Sopenharmony_ci	.mux_core_mask = 0x3,
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ciPNAME(mux_pll_p)		= { "xin24m" };
12362306a36Sopenharmony_ciPNAME(mux_usb480m_p)		= { "xin24m", "usb480m_phy", "clk_rtc32k" };
12462306a36Sopenharmony_ciPNAME(mux_armclk_p)		= { "apll_core", "vpll0_core", "vpll1_core" };
12562306a36Sopenharmony_ciPNAME(mux_dpll_vpll0_p)		= { "dpll", "vpll0" };
12662306a36Sopenharmony_ciPNAME(mux_dpll_vpll0_xin24m_p)	= { "dpll", "vpll0", "xin24m" };
12762306a36Sopenharmony_ciPNAME(mux_dpll_vpll0_vpll1_p)	= { "dpll", "vpll0", "vpll1" };
12862306a36Sopenharmony_ciPNAME(mux_dpll_vpll0_vpll1_xin24m_p)	= { "dpll", "vpll0", "vpll1", "xin24m" };
12962306a36Sopenharmony_ciPNAME(mux_dpll_vpll0_vpll1_usb480m_xin24m_p)	= { "dpll", "vpll0", "vpll1", "usb480m", "xin24m" };
13062306a36Sopenharmony_ciPNAME(mux_vpll0_vpll1_p)	= { "vpll0", "vpll1" };
13162306a36Sopenharmony_ciPNAME(mux_vpll0_vpll1_xin24m_p)	= { "vpll0", "vpll1", "xin24m" };
13262306a36Sopenharmony_ciPNAME(mux_uart0_p)		= { "clk_uart0_src", "dummy", "clk_uart0_frac" };
13362306a36Sopenharmony_ciPNAME(mux_uart1_p)		= { "clk_uart1_src", "dummy", "clk_uart1_frac" };
13462306a36Sopenharmony_ciPNAME(mux_uart2_p)		= { "clk_uart2_src", "dummy", "clk_uart2_frac" };
13562306a36Sopenharmony_ciPNAME(mux_uart3_p)		= { "clk_uart3_src", "dummy", "clk_uart3_frac" };
13662306a36Sopenharmony_ciPNAME(mux_uart4_p)		= { "clk_uart4_src", "dummy", "clk_uart4_frac" };
13762306a36Sopenharmony_ciPNAME(mux_dclk_vop_p)		= { "dclk_vop_src", "dclk_vop_frac", "xin24m" };
13862306a36Sopenharmony_ciPNAME(mux_nandc_p)		= { "clk_nandc_div", "clk_nandc_div50" };
13962306a36Sopenharmony_ciPNAME(mux_sdmmc_p)		= { "clk_sdmmc_div", "clk_sdmmc_div50" };
14062306a36Sopenharmony_ciPNAME(mux_sdio_p)		= { "clk_sdio_div", "clk_sdio_div50" };
14162306a36Sopenharmony_ciPNAME(mux_emmc_p)		= { "clk_emmc_div", "clk_emmc_div50" };
14262306a36Sopenharmony_ciPNAME(mux_mac_p)		= { "clk_mac_src", "mac_clkin" };
14362306a36Sopenharmony_ciPNAME(mux_mac_rmii_sel_p)	= { "clk_mac_rx_tx_div20", "clk_mac_rx_tx_div2" };
14462306a36Sopenharmony_ciPNAME(mux_ddrstdby_p)		= { "clk_ddrphy1x_out", "clk_ddr_stdby_div4" };
14562306a36Sopenharmony_ciPNAME(mux_rtc32k_p)		= { "xin32k", "clk_pvtm_32k", "clk_rtc32k_frac", "clk_rtc32k_div" };
14662306a36Sopenharmony_ciPNAME(mux_usbphy_ref_p)		= { "xin24m", "clk_usbphy_ref_src" };
14762306a36Sopenharmony_ciPNAME(mux_wifi_src_p)		= { "clk_wifi_dpll", "clk_wifi_vpll0" };
14862306a36Sopenharmony_ciPNAME(mux_wifi_p)		= { "clk_wifi_osc", "clk_wifi_src" };
14962306a36Sopenharmony_ciPNAME(mux_pdm_p)		= { "clk_pdm_src", "clk_pdm_frac" };
15062306a36Sopenharmony_ciPNAME(mux_i2s0_8ch_tx_p)	= { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "mclk_i2s0_8ch_in" };
15162306a36Sopenharmony_ciPNAME(mux_i2s0_8ch_tx_rx_p)	= { "clk_i2s0_8ch_tx_mux", "clk_i2s0_8ch_rx_mux"};
15262306a36Sopenharmony_ciPNAME(mux_i2s0_8ch_tx_out_p)	= { "clk_i2s0_8ch_tx", "xin12m" };
15362306a36Sopenharmony_ciPNAME(mux_i2s0_8ch_rx_p)	= { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "mclk_i2s0_8ch_in" };
15462306a36Sopenharmony_ciPNAME(mux_i2s0_8ch_rx_tx_p)	= { "clk_i2s0_8ch_rx_mux", "clk_i2s0_8ch_tx_mux"};
15562306a36Sopenharmony_ciPNAME(mux_i2s1_8ch_tx_p)	= { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "mclk_i2s1_8ch_in" };
15662306a36Sopenharmony_ciPNAME(mux_i2s1_8ch_tx_rx_p)	= { "clk_i2s1_8ch_tx_mux", "clk_i2s1_8ch_rx_mux"};
15762306a36Sopenharmony_ciPNAME(mux_i2s1_8ch_tx_out_p)	= { "clk_i2s1_8ch_tx", "xin12m" };
15862306a36Sopenharmony_ciPNAME(mux_i2s1_8ch_rx_p)	= { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "mclk_i2s1_8ch_in" };
15962306a36Sopenharmony_ciPNAME(mux_i2s1_8ch_rx_tx_p)	= { "clk_i2s1_8ch_rx_mux", "clk_i2s1_8ch_tx_mux"};
16062306a36Sopenharmony_ciPNAME(mux_i2s2_8ch_tx_p)	= { "clk_i2s2_8ch_tx_src", "clk_i2s2_8ch_tx_frac", "mclk_i2s2_8ch_in" };
16162306a36Sopenharmony_ciPNAME(mux_i2s2_8ch_tx_rx_p)	= { "clk_i2s2_8ch_tx_mux", "clk_i2s2_8ch_rx_mux"};
16262306a36Sopenharmony_ciPNAME(mux_i2s2_8ch_tx_out_p)	= { "clk_i2s2_8ch_tx", "xin12m" };
16362306a36Sopenharmony_ciPNAME(mux_i2s2_8ch_rx_p)	= { "clk_i2s2_8ch_rx_src", "clk_i2s2_8ch_rx_frac", "mclk_i2s2_8ch_in" };
16462306a36Sopenharmony_ciPNAME(mux_i2s2_8ch_rx_tx_p)	= { "clk_i2s2_8ch_rx_mux", "clk_i2s2_8ch_tx_mux"};
16562306a36Sopenharmony_ciPNAME(mux_i2s3_8ch_tx_p)	= { "clk_i2s3_8ch_tx_src", "clk_i2s3_8ch_tx_frac", "mclk_i2s3_8ch_in" };
16662306a36Sopenharmony_ciPNAME(mux_i2s3_8ch_tx_rx_p)	= { "clk_i2s3_8ch_tx_mux", "clk_i2s3_8ch_rx_mux"};
16762306a36Sopenharmony_ciPNAME(mux_i2s3_8ch_tx_out_p)	= { "clk_i2s3_8ch_tx", "xin12m" };
16862306a36Sopenharmony_ciPNAME(mux_i2s3_8ch_rx_p)	= { "clk_i2s3_8ch_rx_src", "clk_i2s3_8ch_rx_frac", "mclk_i2s3_8ch_in" };
16962306a36Sopenharmony_ciPNAME(mux_i2s3_8ch_rx_tx_p)	= { "clk_i2s3_8ch_rx_mux", "clk_i2s3_8ch_tx_mux"};
17062306a36Sopenharmony_ciPNAME(mux_i2s0_2ch_p)		= { "clk_i2s0_2ch_src", "clk_i2s0_2ch_frac", "mclk_i2s0_2ch_in" };
17162306a36Sopenharmony_ciPNAME(mux_i2s0_2ch_out_p)	= { "clk_i2s0_2ch", "xin12m" };
17262306a36Sopenharmony_ciPNAME(mux_i2s1_2ch_p)		= { "clk_i2s1_2ch_src", "clk_i2s1_2ch_frac", "mclk_i2s1_2ch_in"};
17362306a36Sopenharmony_ciPNAME(mux_i2s1_2ch_out_p)	= { "clk_i2s1_2ch", "xin12m" };
17462306a36Sopenharmony_ciPNAME(mux_spdif_tx_src_p)	= { "clk_spdif_tx_div", "clk_spdif_tx_div50" };
17562306a36Sopenharmony_ciPNAME(mux_spdif_tx_p)		= { "clk_spdif_tx_src", "clk_spdif_tx_frac", "mclk_i2s0_2ch_in" };
17662306a36Sopenharmony_ciPNAME(mux_spdif_rx_src_p)	= { "clk_spdif_rx_div", "clk_spdif_rx_div50" };
17762306a36Sopenharmony_ciPNAME(mux_spdif_rx_p)		= { "clk_spdif_rx_src", "clk_spdif_rx_frac" };
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3308_pll_clks[] __initdata = {
18062306a36Sopenharmony_ci	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
18162306a36Sopenharmony_ci		     0, RK3308_PLL_CON(0),
18262306a36Sopenharmony_ci		     RK3308_MODE_CON, 0, 0, 0, rk3308_pll_rates),
18362306a36Sopenharmony_ci	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
18462306a36Sopenharmony_ci		     0, RK3308_PLL_CON(8),
18562306a36Sopenharmony_ci		     RK3308_MODE_CON, 2, 1, 0, rk3308_pll_rates),
18662306a36Sopenharmony_ci	[vpll0] = PLL(pll_rk3328, PLL_VPLL0, "vpll0", mux_pll_p,
18762306a36Sopenharmony_ci		     0, RK3308_PLL_CON(16),
18862306a36Sopenharmony_ci		     RK3308_MODE_CON, 4, 2, 0, rk3308_pll_rates),
18962306a36Sopenharmony_ci	[vpll1] = PLL(pll_rk3328, PLL_VPLL1, "vpll1", mux_pll_p,
19062306a36Sopenharmony_ci		     0, RK3308_PLL_CON(24),
19162306a36Sopenharmony_ci		     RK3308_MODE_CON, 6, 3, 0, rk3308_pll_rates),
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK
19562306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK
19662306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_uart0_fracmux __initdata =
19962306a36Sopenharmony_ci	MUX(0, "clk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
20062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(11), 14, 2, MFLAGS);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_uart1_fracmux __initdata =
20362306a36Sopenharmony_ci	MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
20462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(14), 14, 2, MFLAGS);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_uart2_fracmux __initdata =
20762306a36Sopenharmony_ci	MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
20862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(17), 14, 2, MFLAGS);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_uart3_fracmux __initdata =
21162306a36Sopenharmony_ci	MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
21262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(20), 14, 2, MFLAGS);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_uart4_fracmux __initdata =
21562306a36Sopenharmony_ci	MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
21662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(23), 14, 2, MFLAGS);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_dclk_vop_fracmux __initdata =
21962306a36Sopenharmony_ci	MUX(0, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
22062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(8), 14, 2, MFLAGS);
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_rtc32k_fracmux __initdata =
22362306a36Sopenharmony_ci	MUX(SCLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
22462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(2), 8, 2, MFLAGS);
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_pdm_fracmux __initdata =
22762306a36Sopenharmony_ci	MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
22862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(46), 15, 1, MFLAGS);
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s0_8ch_tx_fracmux __initdata =
23162306a36Sopenharmony_ci	MUX(SCLK_I2S0_8CH_TX_MUX, "clk_i2s0_8ch_tx_mux", mux_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
23262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(52), 10, 2, MFLAGS);
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s0_8ch_rx_fracmux __initdata =
23562306a36Sopenharmony_ci	MUX(SCLK_I2S0_8CH_RX_MUX, "clk_i2s0_8ch_rx_mux", mux_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
23662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(54), 10, 2, MFLAGS);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s1_8ch_tx_fracmux __initdata =
23962306a36Sopenharmony_ci	MUX(SCLK_I2S1_8CH_TX_MUX, "clk_i2s1_8ch_tx_mux", mux_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
24062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(56), 10, 2, MFLAGS);
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s1_8ch_rx_fracmux __initdata =
24362306a36Sopenharmony_ci	MUX(SCLK_I2S1_8CH_RX_MUX, "clk_i2s1_8ch_rx_mux", mux_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
24462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(58), 10, 2, MFLAGS);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s2_8ch_tx_fracmux __initdata =
24762306a36Sopenharmony_ci	MUX(SCLK_I2S2_8CH_TX_MUX, "clk_i2s2_8ch_tx_mux", mux_i2s2_8ch_tx_p, CLK_SET_RATE_PARENT,
24862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(60), 10, 2, MFLAGS);
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s2_8ch_rx_fracmux __initdata =
25162306a36Sopenharmony_ci	MUX(SCLK_I2S2_8CH_RX_MUX, "clk_i2s2_8ch_rx_mux", mux_i2s2_8ch_rx_p, CLK_SET_RATE_PARENT,
25262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(62), 10, 2, MFLAGS);
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s3_8ch_tx_fracmux __initdata =
25562306a36Sopenharmony_ci	MUX(SCLK_I2S3_8CH_TX_MUX, "clk_i2s3_8ch_tx_mux", mux_i2s3_8ch_tx_p, CLK_SET_RATE_PARENT,
25662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(64), 10, 2, MFLAGS);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s3_8ch_rx_fracmux __initdata =
25962306a36Sopenharmony_ci	MUX(SCLK_I2S3_8CH_RX_MUX, "clk_i2s3_8ch_rx_mux", mux_i2s3_8ch_rx_p, CLK_SET_RATE_PARENT,
26062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(66), 10, 2, MFLAGS);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s0_2ch_fracmux __initdata =
26362306a36Sopenharmony_ci	MUX(0, "clk_i2s0_2ch_mux", mux_i2s0_2ch_p, CLK_SET_RATE_PARENT,
26462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(68), 10, 2, MFLAGS);
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_i2s1_2ch_fracmux __initdata =
26762306a36Sopenharmony_ci	MUX(0, "clk_i2s1_2ch_mux", mux_i2s1_2ch_p, CLK_SET_RATE_PARENT,
26862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(70), 10, 2, MFLAGS);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_spdif_tx_fracmux __initdata =
27162306a36Sopenharmony_ci	MUX(0, "clk_spdif_tx_mux", mux_spdif_tx_p, CLK_SET_RATE_PARENT,
27262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(48), 14, 2, MFLAGS);
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_spdif_rx_fracmux __initdata =
27562306a36Sopenharmony_ci	MUX(0, "clk_spdif_rx_mux", mux_spdif_rx_p, CLK_SET_RATE_PARENT,
27662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(50), 15, 1, MFLAGS);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3308_clk_branches[] __initdata = {
28062306a36Sopenharmony_ci	/*
28162306a36Sopenharmony_ci	 * Clock-Architecture Diagram 1
28262306a36Sopenharmony_ci	 */
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
28562306a36Sopenharmony_ci			RK3308_MODE_CON, 8, 2, MFLAGS),
28662306a36Sopenharmony_ci	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	/*
28962306a36Sopenharmony_ci	 * Clock-Architecture Diagram 2
29062306a36Sopenharmony_ci	 */
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
29362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 0, GFLAGS),
29462306a36Sopenharmony_ci	GATE(0, "vpll0_core", "vpll0", CLK_IGNORE_UNUSED,
29562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 0, GFLAGS),
29662306a36Sopenharmony_ci	GATE(0, "vpll1_core", "vpll1", CLK_IGNORE_UNUSED,
29762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 0, GFLAGS),
29862306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_core_dbg", "armclk", CLK_IGNORE_UNUSED,
29962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
30062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 2, GFLAGS),
30162306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
30262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
30362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 1, GFLAGS),
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
30662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 3, GFLAGS),
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
30962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 4, GFLAGS),
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	/*
31262306a36Sopenharmony_ci	 * Clock-Architecture Diagram 3
31362306a36Sopenharmony_ci	 */
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	COMPOSITE_NODIV(ACLK_BUS_SRC, "clk_bus_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
31662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(5), 6, 2, MFLAGS,
31762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 0, GFLAGS),
31862306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
31962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(6), 8, 5, DFLAGS,
32062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 3, GFLAGS),
32162306a36Sopenharmony_ci	GATE(PCLK_DDR, "pclk_ddr", "pclk_bus", CLK_IGNORE_UNUSED,
32262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 15, GFLAGS),
32362306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
32462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(6), 0, 5, DFLAGS,
32562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 2, GFLAGS),
32662306a36Sopenharmony_ci	COMPOSITE_NOMUX(ACLK_BUS, "aclk_bus", "clk_bus_src", CLK_IGNORE_UNUSED,
32762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(5), 0, 5, DFLAGS,
32862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 1, GFLAGS),
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	COMPOSITE(0, "clk_uart0_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
33162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(10), 13, 3, MFLAGS, 0, 5, DFLAGS,
33262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 9, GFLAGS),
33362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_src", CLK_SET_RATE_PARENT,
33462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(12), 0,
33562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 11, GFLAGS,
33662306a36Sopenharmony_ci			&rk3308_uart0_fracmux),
33762306a36Sopenharmony_ci	GATE(SCLK_UART0, "clk_uart0", "clk_uart0_mux", 0,
33862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 12, GFLAGS),
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	COMPOSITE(0, "clk_uart1_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
34162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(13), 13, 3, MFLAGS, 0, 5, DFLAGS,
34262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 13, GFLAGS),
34362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
34462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(15), 0,
34562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 15, GFLAGS,
34662306a36Sopenharmony_ci			&rk3308_uart1_fracmux),
34762306a36Sopenharmony_ci	GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", 0,
34862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 0, GFLAGS),
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	COMPOSITE(0, "clk_uart2_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
35162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(16), 13, 3, MFLAGS, 0, 5, DFLAGS,
35262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 1, GFLAGS),
35362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
35462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(18), 0,
35562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 3, GFLAGS,
35662306a36Sopenharmony_ci			&rk3308_uart2_fracmux),
35762306a36Sopenharmony_ci	GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT,
35862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 4, GFLAGS),
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	COMPOSITE(0, "clk_uart3_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
36162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(19), 13, 3, MFLAGS, 0, 5, DFLAGS,
36262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 5, GFLAGS),
36362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
36462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(21), 0,
36562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 7, GFLAGS,
36662306a36Sopenharmony_ci			&rk3308_uart3_fracmux),
36762306a36Sopenharmony_ci	GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
36862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 8, GFLAGS),
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	COMPOSITE(0, "clk_uart4_src", mux_dpll_vpll0_vpll1_usb480m_xin24m_p, 0,
37162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(22), 13, 3, MFLAGS, 0, 5, DFLAGS,
37262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 9, GFLAGS),
37362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
37462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(24), 0,
37562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 11, GFLAGS,
37662306a36Sopenharmony_ci			&rk3308_uart4_fracmux),
37762306a36Sopenharmony_ci	GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", 0,
37862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 12, GFLAGS),
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_dpll_vpll0_xin24m_p, 0,
38162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(25), 14, 2, MFLAGS, 0, 7, DFLAGS,
38262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 13, GFLAGS),
38362306a36Sopenharmony_ci	COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_dpll_vpll0_xin24m_p, 0,
38462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(26), 14, 2, MFLAGS, 0, 7, DFLAGS,
38562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 14, GFLAGS),
38662306a36Sopenharmony_ci	COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_dpll_vpll0_xin24m_p, 0,
38762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(27), 14, 2, MFLAGS, 0, 7, DFLAGS,
38862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(2), 15, GFLAGS),
38962306a36Sopenharmony_ci	COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_dpll_vpll0_xin24m_p, 0,
39062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(28), 14, 2, MFLAGS, 0, 7, DFLAGS,
39162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 0, GFLAGS),
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_dpll_vpll0_xin24m_p, 0,
39462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(29), 14, 2, MFLAGS, 0, 7, DFLAGS,
39562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 1, GFLAGS),
39662306a36Sopenharmony_ci	COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_dpll_vpll0_xin24m_p, 0,
39762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(74), 14, 2, MFLAGS, 0, 7, DFLAGS,
39862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(15), 0, GFLAGS),
39962306a36Sopenharmony_ci	COMPOSITE(SCLK_PWM2, "clk_pwm2", mux_dpll_vpll0_xin24m_p, 0,
40062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(75), 14, 2, MFLAGS, 0, 7, DFLAGS,
40162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(15), 1, GFLAGS),
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
40462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(30), 14, 2, MFLAGS, 0, 7, DFLAGS,
40562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 2, GFLAGS),
40662306a36Sopenharmony_ci	COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
40762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(31), 14, 2, MFLAGS, 0, 7, DFLAGS,
40862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 3, GFLAGS),
40962306a36Sopenharmony_ci	COMPOSITE(SCLK_SPI2, "clk_spi2", mux_dpll_vpll0_xin24m_p, 0,
41062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(32), 14, 2, MFLAGS, 0, 7, DFLAGS,
41162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 4, GFLAGS),
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
41462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 10, GFLAGS),
41562306a36Sopenharmony_ci	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
41662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 11, GFLAGS),
41762306a36Sopenharmony_ci	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
41862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 12, GFLAGS),
41962306a36Sopenharmony_ci	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
42062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 13, GFLAGS),
42162306a36Sopenharmony_ci	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
42262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 14, GFLAGS),
42362306a36Sopenharmony_ci	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
42462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 15, GFLAGS),
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
42762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(33), 0, 11, DFLAGS,
42862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 5, GFLAGS),
42962306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
43062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(34), 0, 11, DFLAGS,
43162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 6, GFLAGS),
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
43462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(35), 0, 4, DFLAGS,
43562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 7, GFLAGS),
43662306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
43762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(35), 4, 2, DFLAGS,
43862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 8, GFLAGS),
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	GATE(SCLK_CPU_BOOST, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED,
44162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(3), 9, GFLAGS),
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_dpll_vpll0_vpll1_p, 0,
44462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
44562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 4, GFLAGS),
44662306a36Sopenharmony_ci	COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_dpll_vpll0_vpll1_p, 0,
44762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(7), 14, 2, MFLAGS, 8, 5, DFLAGS,
44862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 5, GFLAGS),
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	COMPOSITE(0, "dclk_vop_src", mux_dpll_vpll0_vpll1_p, 0,
45162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(8), 10, 2, MFLAGS, 0, 8, DFLAGS,
45262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 6, GFLAGS),
45362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", CLK_SET_RATE_PARENT,
45462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(9), 0,
45562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 7, GFLAGS,
45662306a36Sopenharmony_ci			&rk3308_dclk_vop_fracmux),
45762306a36Sopenharmony_ci	GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
45862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(1), 8, GFLAGS),
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	/*
46162306a36Sopenharmony_ci	 * Clock-Architecture Diagram 4
46262306a36Sopenharmony_ci	 */
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	COMPOSITE_NODIV(ACLK_PERI_SRC, "clk_peri_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
46562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(36), 6, 2, MFLAGS,
46662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 0, GFLAGS),
46762306a36Sopenharmony_ci	COMPOSITE_NOMUX(ACLK_PERI, "aclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
46862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(36), 0, 5, DFLAGS,
46962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 1, GFLAGS),
47062306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
47162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(37), 0, 5, DFLAGS,
47262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 2, GFLAGS),
47362306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", CLK_IGNORE_UNUSED,
47462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(37), 8, 5, DFLAGS,
47562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 3, GFLAGS),
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
47862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
47962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 4, GFLAGS),
48062306a36Sopenharmony_ci	COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
48162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
48262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 4, GFLAGS),
48362306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
48462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(38), 15, 1, MFLAGS,
48562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 5, GFLAGS),
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_ci	COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
48862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
48962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 6, GFLAGS),
49062306a36Sopenharmony_ci	COMPOSITE(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
49162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
49262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 6, GFLAGS),
49362306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
49462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(39), 15, 1, MFLAGS,
49562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 7, GFLAGS),
49662306a36Sopenharmony_ci	MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK3308_SDMMC_CON0, 1),
49762306a36Sopenharmony_ci	MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK3308_SDMMC_CON1, 1),
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
50062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
50162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 8, GFLAGS),
50262306a36Sopenharmony_ci	COMPOSITE(SCLK_SDIO_DIV50, "clk_sdio_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
50362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
50462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 8, GFLAGS),
50562306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
50662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(40), 15, 1, MFLAGS,
50762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 9, GFLAGS),
50862306a36Sopenharmony_ci	MMC(SCLK_SDIO_DRV,		"sdio_drv",    "clk_sdio",	RK3308_SDIO_CON0,  1),
50962306a36Sopenharmony_ci	MMC(SCLK_SDIO_SAMPLE,	"sdio_sample", "clk_sdio",	RK3308_SDIO_CON1,  1),
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
51262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
51362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 10, GFLAGS),
51462306a36Sopenharmony_ci	COMPOSITE(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
51562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
51662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 10, GFLAGS),
51762306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
51862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(41), 15, 1, MFLAGS,
51962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 11, GFLAGS),
52062306a36Sopenharmony_ci	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "clk_emmc",  RK3308_EMMC_CON0,  1),
52162306a36Sopenharmony_ci	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "clk_emmc",  RK3308_EMMC_CON1,  1),
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	COMPOSITE(SCLK_SFC, "clk_sfc", mux_dpll_vpll0_vpll1_p, 0,
52462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(42), 14, 2, MFLAGS, 0, 7, DFLAGS,
52562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 12, GFLAGS),
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k", 0,
52862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 13, GFLAGS),
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	COMPOSITE(SCLK_MAC_SRC, "clk_mac_src", mux_dpll_vpll0_vpll1_p, 0,
53162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
53262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 14, GFLAGS),
53362306a36Sopenharmony_ci	MUX(SCLK_MAC, "clk_mac", mux_mac_p,  CLK_SET_RATE_PARENT,
53462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(43), 14, 1, MFLAGS),
53562306a36Sopenharmony_ci	GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_mac", 0,
53662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(9), 1, GFLAGS),
53762306a36Sopenharmony_ci	GATE(SCLK_MAC_RX_TX, "clk_mac_rx_tx", "clk_mac", 0,
53862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(9), 0, GFLAGS),
53962306a36Sopenharmony_ci	FACTOR(0, "clk_mac_rx_tx_div2", "clk_mac_rx_tx", 0, 1, 2),
54062306a36Sopenharmony_ci	FACTOR(0, "clk_mac_rx_tx_div20", "clk_mac_rx_tx", 0, 1, 20),
54162306a36Sopenharmony_ci	MUX(SCLK_MAC_RMII, "clk_mac_rmii_sel", mux_mac_rmii_sel_p,  CLK_SET_RATE_PARENT,
54262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(43), 15, 1, MFLAGS),
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci	COMPOSITE(SCLK_OWIRE, "clk_owire", mux_dpll_vpll0_xin24m_p, 0,
54562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(44), 14, 2, MFLAGS, 8, 6, DFLAGS,
54662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(8), 15, GFLAGS),
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	/*
54962306a36Sopenharmony_ci	 * Clock-Architecture Diagram 5
55062306a36Sopenharmony_ci	 */
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci	GATE(0, "clk_ddr_mon_timer", "xin24m", CLK_IGNORE_UNUSED,
55362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 12, GFLAGS),
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	GATE(0, "clk_ddr_mon", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
55662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 10, GFLAGS),
55762306a36Sopenharmony_ci	GATE(0, "clk_ddr_upctrl", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
55862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 11, GFLAGS),
55962306a36Sopenharmony_ci	GATE(0, "clk_ddr_msch", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
56062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 12, GFLAGS),
56162306a36Sopenharmony_ci	GATE(0, "clk_ddr_msch_peribus", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
56262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 13, GFLAGS),
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	COMPOSITE(SCLK_DDRCLK, "clk_ddrphy4x_src", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
56562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 3, DFLAGS,
56662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 10, GFLAGS),
56762306a36Sopenharmony_ci	GATE(0, "clk_ddrphy4x", "clk_ddrphy4x_src", CLK_IGNORE_UNUSED,
56862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 11, GFLAGS),
56962306a36Sopenharmony_ci	FACTOR_GATE(0, "clk_ddr_stdby_div4", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
57062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(0), 13, GFLAGS),
57162306a36Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED,
57262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(1), 8, 1, MFLAGS,
57362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 14, GFLAGS),
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	/*
57662306a36Sopenharmony_ci	 * Clock-Architecture Diagram 6
57762306a36Sopenharmony_ci	 */
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	GATE(PCLK_PMU, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
58062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 5, GFLAGS),
58162306a36Sopenharmony_ci	GATE(SCLK_PMU, "clk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
58262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 6, GFLAGS),
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
58562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(3), 0,
58662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 3, GFLAGS,
58762306a36Sopenharmony_ci			&rk3308_rtc32k_fracmux),
58862306a36Sopenharmony_ci	MUX(0, "clk_rtc32k_div_src", mux_vpll0_vpll1_p, 0,
58962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(2), 10, 1, MFLAGS),
59062306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "clk_rtc32k_div", "clk_rtc32k_div_src", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT,
59162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(4), 0, 16, DFLAGS,
59262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 2, GFLAGS),
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	COMPOSITE(0, "clk_usbphy_ref_src", mux_dpll_vpll0_p, 0,
59562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(72), 6, 1, MFLAGS, 0, 6, DFLAGS,
59662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 7, GFLAGS),
59762306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
59862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(72), 7, 1, MFLAGS,
59962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 8, GFLAGS),
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	GATE(0, "clk_wifi_dpll", "dpll", 0,
60262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(15), 2, GFLAGS),
60362306a36Sopenharmony_ci	GATE(0, "clk_wifi_vpll0", "vpll0", 0,
60462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(15), 3, GFLAGS),
60562306a36Sopenharmony_ci	GATE(0, "clk_wifi_osc", "xin24m", 0,
60662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(15), 4, GFLAGS),
60762306a36Sopenharmony_ci	COMPOSITE(0, "clk_wifi_src", mux_wifi_src_p, 0,
60862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(44), 6, 1, MFLAGS, 0, 6, DFLAGS,
60962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 0, GFLAGS),
61062306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
61162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(44), 7, 1, MFLAGS,
61262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 1, GFLAGS),
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
61562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(4), 4, GFLAGS),
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	/*
61862306a36Sopenharmony_ci	 * Clock-Architecture Diagram 7
61962306a36Sopenharmony_ci	 */
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_audio_src", mux_vpll0_vpll1_xin24m_p, 0,
62262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(45), 6, 2, MFLAGS,
62362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 0, GFLAGS),
62462306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_AUDIO, "hclk_audio", "clk_audio_src", 0,
62562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(45), 0, 5, DFLAGS,
62662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 1, GFLAGS),
62762306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_AUDIO, "pclk_audio", "clk_audio_src", 0,
62862306a36Sopenharmony_ci			RK3308_CLKSEL_CON(45), 8, 5, DFLAGS,
62962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 2, GFLAGS),
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci	COMPOSITE(0, "clk_pdm_src", mux_vpll0_vpll1_xin24m_p, 0,
63262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(46), 8, 2, MFLAGS, 0, 7, DFLAGS,
63362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 3, GFLAGS),
63462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
63562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(47), 0,
63662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 4, GFLAGS,
63762306a36Sopenharmony_ci			&rk3308_pdm_fracmux),
63862306a36Sopenharmony_ci	GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", 0,
63962306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 5, GFLAGS),
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
64262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
64362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 12, GFLAGS),
64462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
64562306a36Sopenharmony_ci			RK3308_CLKSEL_CON(53), 0,
64662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 13, GFLAGS,
64762306a36Sopenharmony_ci			&rk3308_i2s0_8ch_tx_fracmux),
64862306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", mux_i2s0_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
64962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(52), 12, 1, MFLAGS,
65062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 14, GFLAGS),
65162306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX_OUT, "clk_i2s0_8ch_tx_out", mux_i2s0_8ch_tx_out_p, CLK_SET_RATE_PARENT,
65262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(52), 15, 1, MFLAGS,
65362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 15, GFLAGS),
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
65662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
65762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 0, GFLAGS),
65862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
65962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(55), 0,
66062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 1, GFLAGS,
66162306a36Sopenharmony_ci			&rk3308_i2s0_8ch_rx_fracmux),
66262306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", mux_i2s0_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
66362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(54), 12, 1, MFLAGS,
66462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 2, GFLAGS),
66562306a36Sopenharmony_ci	GATE(SCLK_I2S0_8CH_RX_OUT, "clk_i2s0_8ch_rx_out", "clk_i2s0_8ch_rx", 0,
66662306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 3, GFLAGS),
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
66962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
67062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 4, GFLAGS),
67162306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
67262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(57), 0,
67362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 5, GFLAGS,
67462306a36Sopenharmony_ci			&rk3308_i2s1_8ch_tx_fracmux),
67562306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", mux_i2s1_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
67662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(56), 12, 1, MFLAGS,
67762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 6, GFLAGS),
67862306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S1_8CH_TX_OUT, "clk_i2s1_8ch_tx_out", mux_i2s1_8ch_tx_out_p, CLK_SET_RATE_PARENT,
67962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(56), 15, 1, MFLAGS,
68062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 7, GFLAGS),
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
68362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
68462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 8, GFLAGS),
68562306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
68662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(59), 0,
68762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 9, GFLAGS,
68862306a36Sopenharmony_ci			&rk3308_i2s1_8ch_rx_fracmux),
68962306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", mux_i2s1_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
69062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(58), 12, 1, MFLAGS,
69162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 10, GFLAGS),
69262306a36Sopenharmony_ci	GATE(SCLK_I2S1_8CH_RX_OUT, "clk_i2s1_8ch_rx_out", "clk_i2s1_8ch_rx", 0,
69362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 11, GFLAGS),
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S2_8CH_TX_SRC, "clk_i2s2_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
69662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
69762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 12, GFLAGS),
69862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_tx_frac", "clk_i2s2_8ch_tx_src", CLK_SET_RATE_PARENT,
69962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(61), 0,
70062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 13, GFLAGS,
70162306a36Sopenharmony_ci			&rk3308_i2s2_8ch_tx_fracmux),
70262306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S2_8CH_TX, "clk_i2s2_8ch_tx", mux_i2s2_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
70362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(60), 12, 1, MFLAGS,
70462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 14, GFLAGS),
70562306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S2_8CH_TX_OUT, "clk_i2s2_8ch_tx_out", mux_i2s2_8ch_tx_out_p, CLK_SET_RATE_PARENT,
70662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(60), 15, 1, MFLAGS,
70762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(11), 15, GFLAGS),
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S2_8CH_RX_SRC, "clk_i2s2_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
71062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
71162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 0, GFLAGS),
71262306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_rx_frac", "clk_i2s2_8ch_rx_src", CLK_SET_RATE_PARENT,
71362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(63), 0,
71462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 1, GFLAGS,
71562306a36Sopenharmony_ci			&rk3308_i2s2_8ch_rx_fracmux),
71662306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S2_8CH_RX, "clk_i2s2_8ch_rx", mux_i2s2_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
71762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(62), 12, 1, MFLAGS,
71862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 2, GFLAGS),
71962306a36Sopenharmony_ci	GATE(SCLK_I2S2_8CH_RX_OUT, "clk_i2s2_8ch_rx_out", "clk_i2s2_8ch_rx", 0,
72062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 3, GFLAGS),
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S3_8CH_TX_SRC, "clk_i2s3_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
72362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
72462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 4, GFLAGS),
72562306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_tx_frac", "clk_i2s3_8ch_tx_src", CLK_SET_RATE_PARENT,
72662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(65), 0,
72762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 5, GFLAGS,
72862306a36Sopenharmony_ci			&rk3308_i2s3_8ch_tx_fracmux),
72962306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S3_8CH_TX, "clk_i2s3_8ch_tx", mux_i2s3_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
73062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(64), 12, 1, MFLAGS,
73162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 6, GFLAGS),
73262306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S3_8CH_TX_OUT, "clk_i2s3_8ch_tx_out", mux_i2s3_8ch_tx_out_p, CLK_SET_RATE_PARENT,
73362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(64), 15, 1, MFLAGS,
73462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 7, GFLAGS),
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S3_8CH_RX_SRC, "clk_i2s3_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
73762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
73862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 8, GFLAGS),
73962306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_rx_frac", "clk_i2s3_8ch_rx_src", CLK_SET_RATE_PARENT,
74062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(67), 0,
74162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 9, GFLAGS,
74262306a36Sopenharmony_ci			&rk3308_i2s3_8ch_rx_fracmux),
74362306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S3_8CH_RX, "clk_i2s3_8ch_rx", mux_i2s3_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
74462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(66), 12, 1, MFLAGS,
74562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 10, GFLAGS),
74662306a36Sopenharmony_ci	GATE(SCLK_I2S3_8CH_RX_OUT, "clk_i2s3_8ch_rx_out", "clk_i2s3_8ch_rx", 0,
74762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 11, GFLAGS),
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S0_2CH_SRC, "clk_i2s0_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
75062306a36Sopenharmony_ci			RK3308_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
75162306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 12, GFLAGS),
75262306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s0_2ch_frac", "clk_i2s0_2ch_src", CLK_SET_RATE_PARENT,
75362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(69), 0,
75462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 13, GFLAGS,
75562306a36Sopenharmony_ci			&rk3308_i2s0_2ch_fracmux),
75662306a36Sopenharmony_ci	GATE(SCLK_I2S0_2CH, "clk_i2s0_2ch", "clk_i2s0_2ch_mux", 0,
75762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 14, GFLAGS),
75862306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_2CH_OUT, "clk_i2s0_2ch_out", mux_i2s0_2ch_out_p, CLK_SET_RATE_PARENT,
75962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(68), 15, 1, MFLAGS,
76062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(12), 15, GFLAGS),
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	COMPOSITE(SCLK_I2S1_2CH_SRC, "clk_i2s1_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
76362306a36Sopenharmony_ci			RK3308_CLKSEL_CON(70), 8, 2, MFLAGS, 0, 7, DFLAGS,
76462306a36Sopenharmony_ci			RK3308_CLKGATE_CON(13), 0, GFLAGS),
76562306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s1_2ch_frac", "clk_i2s1_2ch_src", CLK_SET_RATE_PARENT,
76662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(71), 0,
76762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(13), 1, GFLAGS,
76862306a36Sopenharmony_ci			&rk3308_i2s1_2ch_fracmux),
76962306a36Sopenharmony_ci	GATE(SCLK_I2S1_2CH, "clk_i2s1_2ch", "clk_i2s1_2ch_mux", 0,
77062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(13), 2, GFLAGS),
77162306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S1_2CH_OUT, "clk_i2s1_2ch_out", mux_i2s1_2ch_out_p, CLK_SET_RATE_PARENT,
77262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(70), 15, 1, MFLAGS,
77362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(13), 3, GFLAGS),
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_ci	COMPOSITE(SCLK_SPDIF_TX_DIV, "clk_spdif_tx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
77662306a36Sopenharmony_ci			RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
77762306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 6, GFLAGS),
77862306a36Sopenharmony_ci	COMPOSITE(SCLK_SPDIF_TX_DIV50, "clk_spdif_tx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
77962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
78062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 6, GFLAGS),
78162306a36Sopenharmony_ci	MUX(0, "clk_spdif_tx_src", mux_spdif_tx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
78262306a36Sopenharmony_ci			RK3308_CLKSEL_CON(48), 12, 1, MFLAGS),
78362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_spdif_tx_frac", "clk_spdif_tx_src", CLK_SET_RATE_PARENT,
78462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(49), 0,
78562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 7, GFLAGS,
78662306a36Sopenharmony_ci			&rk3308_spdif_tx_fracmux),
78762306a36Sopenharmony_ci	GATE(SCLK_SPDIF_TX, "clk_spdif_tx", "clk_spdif_tx_mux", 0,
78862306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 8, GFLAGS),
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	COMPOSITE(SCLK_SPDIF_RX_DIV, "clk_spdif_rx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
79162306a36Sopenharmony_ci			RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
79262306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 9, GFLAGS),
79362306a36Sopenharmony_ci	COMPOSITE(SCLK_SPDIF_RX_DIV50, "clk_spdif_rx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
79462306a36Sopenharmony_ci			RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
79562306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 9, GFLAGS),
79662306a36Sopenharmony_ci	MUX(0, "clk_spdif_rx_src", mux_spdif_rx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
79762306a36Sopenharmony_ci			RK3308_CLKSEL_CON(50), 14, 1, MFLAGS),
79862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_spdif_rx_frac", "clk_spdif_rx_src", CLK_SET_RATE_PARENT,
79962306a36Sopenharmony_ci			RK3308_CLKSEL_CON(51), 0,
80062306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 10, GFLAGS,
80162306a36Sopenharmony_ci			&rk3308_spdif_rx_fracmux),
80262306a36Sopenharmony_ci	GATE(SCLK_SPDIF_RX, "clk_spdif_rx", "clk_spdif_rx_mux", 0,
80362306a36Sopenharmony_ci			RK3308_CLKGATE_CON(10), 11, GFLAGS),
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci	/*
80662306a36Sopenharmony_ci	 * Clock-Architecture Diagram 8
80762306a36Sopenharmony_ci	 */
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_ci	GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 5, GFLAGS),
81062306a36Sopenharmony_ci	GATE(0, "pclk_core_dbg_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 6, GFLAGS),
81162306a36Sopenharmony_ci	GATE(0, "pclk_core_dbg_daplite", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 7, GFLAGS),
81262306a36Sopenharmony_ci	GATE(0, "aclk_core_perf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 8, GFLAGS),
81362306a36Sopenharmony_ci	GATE(0, "pclk_core_grf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 9, GFLAGS),
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_ci	GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 2, GFLAGS),
81662306a36Sopenharmony_ci	GATE(0, "aclk_peribus_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 3, GFLAGS),
81762306a36Sopenharmony_ci	GATE(ACLK_MAC, "aclk_mac", "aclk_peri", 0, RK3308_CLKGATE_CON(9), 4, GFLAGS),
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci	GATE(0, "hclk_peri_niu", "hclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 5, GFLAGS),
82062306a36Sopenharmony_ci	GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 6, GFLAGS),
82162306a36Sopenharmony_ci	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 7, GFLAGS),
82262306a36Sopenharmony_ci	GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 8, GFLAGS),
82362306a36Sopenharmony_ci	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 9, GFLAGS),
82462306a36Sopenharmony_ci	GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 10, GFLAGS),
82562306a36Sopenharmony_ci	GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 11, GFLAGS),
82662306a36Sopenharmony_ci	GATE(HCLK_HOST, "hclk_host", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 12, GFLAGS),
82762306a36Sopenharmony_ci	GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 13, GFLAGS),
82862306a36Sopenharmony_ci
82962306a36Sopenharmony_ci	GATE(0, "pclk_peri_niu", "pclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 14, GFLAGS),
83062306a36Sopenharmony_ci	GATE(PCLK_MAC, "pclk_mac", "pclk_peri", 0, RK3308_CLKGATE_CON(9), 15, GFLAGS),
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci	GATE(0, "hclk_audio_niu", "hclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 0, GFLAGS),
83362306a36Sopenharmony_ci	GATE(HCLK_PDM, "hclk_pdm", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 1, GFLAGS),
83462306a36Sopenharmony_ci	GATE(HCLK_SPDIFTX, "hclk_spdiftx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 2, GFLAGS),
83562306a36Sopenharmony_ci	GATE(HCLK_SPDIFRX, "hclk_spdifrx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 3, GFLAGS),
83662306a36Sopenharmony_ci	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 4, GFLAGS),
83762306a36Sopenharmony_ci	GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 5, GFLAGS),
83862306a36Sopenharmony_ci	GATE(HCLK_I2S2_8CH, "hclk_i2s2_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 6, GFLAGS),
83962306a36Sopenharmony_ci	GATE(HCLK_I2S3_8CH, "hclk_i2s3_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 7, GFLAGS),
84062306a36Sopenharmony_ci	GATE(HCLK_I2S0_2CH, "hclk_i2s0_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 8, GFLAGS),
84162306a36Sopenharmony_ci	GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 9, GFLAGS),
84262306a36Sopenharmony_ci	GATE(HCLK_VAD, "hclk_vad", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 10, GFLAGS),
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci	GATE(0, "pclk_audio_niu", "pclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 11, GFLAGS),
84562306a36Sopenharmony_ci	GATE(PCLK_ACODEC, "pclk_acodec", "pclk_audio", 0, RK3308_CLKGATE_CON(14), 12, GFLAGS),
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_ci	GATE(0, "aclk_bus_niu", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 0, GFLAGS),
84862306a36Sopenharmony_ci	GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 1, GFLAGS),
84962306a36Sopenharmony_ci	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 2, GFLAGS),
85062306a36Sopenharmony_ci	GATE(ACLK_VOP, "aclk_vop", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 3, GFLAGS),
85162306a36Sopenharmony_ci	GATE(0, "aclk_gic", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 4, GFLAGS),
85262306a36Sopenharmony_ci	/* aclk_dmaci0 is controlled by sgrf_clkgat_con. */
85362306a36Sopenharmony_ci	SGRF_GATE(ACLK_DMAC0, "aclk_dmac0", "aclk_bus"),
85462306a36Sopenharmony_ci	/* aclk_dmac1 is controlled by sgrf_clkgat_con. */
85562306a36Sopenharmony_ci	SGRF_GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_bus"),
85662306a36Sopenharmony_ci	/* watchdog pclk is controlled by sgrf_clkgat_con. */
85762306a36Sopenharmony_ci	SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_ci	GATE(0, "hclk_bus_niu", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 5, GFLAGS),
86062306a36Sopenharmony_ci	GATE(0, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 6, GFLAGS),
86162306a36Sopenharmony_ci	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 7, GFLAGS),
86262306a36Sopenharmony_ci	GATE(HCLK_VOP, "hclk_vop", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 8, GFLAGS),
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_ci	GATE(0, "pclk_bus_niu", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 9, GFLAGS),
86562306a36Sopenharmony_ci	GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 10, GFLAGS),
86662306a36Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 11, GFLAGS),
86762306a36Sopenharmony_ci	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 12, GFLAGS),
86862306a36Sopenharmony_ci	GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 13, GFLAGS),
86962306a36Sopenharmony_ci	GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
87062306a36Sopenharmony_ci	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 15, GFLAGS),
87162306a36Sopenharmony_ci	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 0, GFLAGS),
87262306a36Sopenharmony_ci	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 1, GFLAGS),
87362306a36Sopenharmony_ci	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 2, GFLAGS),
87462306a36Sopenharmony_ci	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
87562306a36Sopenharmony_ci	GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 4, GFLAGS),
87662306a36Sopenharmony_ci	GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 5, GFLAGS),
87762306a36Sopenharmony_ci	GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 6, GFLAGS),
87862306a36Sopenharmony_ci	GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 7, GFLAGS),
87962306a36Sopenharmony_ci	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 8, GFLAGS),
88062306a36Sopenharmony_ci	GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 9, GFLAGS),
88162306a36Sopenharmony_ci	GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 10, GFLAGS),
88262306a36Sopenharmony_ci	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 12, GFLAGS),
88362306a36Sopenharmony_ci	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 13, GFLAGS),
88462306a36Sopenharmony_ci	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 14, GFLAGS),
88562306a36Sopenharmony_ci	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 15, GFLAGS),
88662306a36Sopenharmony_ci	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 0, GFLAGS),
88762306a36Sopenharmony_ci	GATE(PCLK_SGRF, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 1, GFLAGS),
88862306a36Sopenharmony_ci	GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 2, GFLAGS),
88962306a36Sopenharmony_ci	GATE(PCLK_USBSD_DET, "pclk_usbsd_det", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 3, GFLAGS),
89062306a36Sopenharmony_ci	GATE(PCLK_DDR_UPCTL, "pclk_ddr_upctl", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 4, GFLAGS),
89162306a36Sopenharmony_ci	GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 5, GFLAGS),
89262306a36Sopenharmony_ci	GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 6, GFLAGS),
89362306a36Sopenharmony_ci	GATE(PCLK_DDR_STDBY, "pclk_ddr_stdby", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 7, GFLAGS),
89462306a36Sopenharmony_ci	GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 8, GFLAGS),
89562306a36Sopenharmony_ci	GATE(PCLK_CRU, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 9, GFLAGS),
89662306a36Sopenharmony_ci	GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 10, GFLAGS),
89762306a36Sopenharmony_ci	GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 11, GFLAGS),
89862306a36Sopenharmony_ci	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 12, GFLAGS),
89962306a36Sopenharmony_ci	GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 13, GFLAGS),
90062306a36Sopenharmony_ci	GATE(PCLK_CAN, "pclk_can", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 14, GFLAGS),
90162306a36Sopenharmony_ci	GATE(PCLK_OWIRE, "pclk_owire", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 15, GFLAGS),
90262306a36Sopenharmony_ci};
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_cistatic const char *const rk3308_critical_clocks[] __initconst = {
90562306a36Sopenharmony_ci	"aclk_bus",
90662306a36Sopenharmony_ci	"hclk_bus",
90762306a36Sopenharmony_ci	"pclk_bus",
90862306a36Sopenharmony_ci	"aclk_peri",
90962306a36Sopenharmony_ci	"hclk_peri",
91062306a36Sopenharmony_ci	"pclk_peri",
91162306a36Sopenharmony_ci	"hclk_audio",
91262306a36Sopenharmony_ci	"pclk_audio",
91362306a36Sopenharmony_ci	"sclk_ddrc",
91462306a36Sopenharmony_ci	"clk_ddrphy4x",
91562306a36Sopenharmony_ci};
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_cistatic void __init rk3308_clk_init(struct device_node *np)
91862306a36Sopenharmony_ci{
91962306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
92062306a36Sopenharmony_ci	void __iomem *reg_base;
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	reg_base = of_iomap(np, 0);
92362306a36Sopenharmony_ci	if (!reg_base) {
92462306a36Sopenharmony_ci		pr_err("%s: could not map cru region\n", __func__);
92562306a36Sopenharmony_ci		return;
92662306a36Sopenharmony_ci	}
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
92962306a36Sopenharmony_ci	if (IS_ERR(ctx)) {
93062306a36Sopenharmony_ci		pr_err("%s: rockchip clk init failed\n", __func__);
93162306a36Sopenharmony_ci		iounmap(reg_base);
93262306a36Sopenharmony_ci		return;
93362306a36Sopenharmony_ci	}
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	rockchip_clk_register_plls(ctx, rk3308_pll_clks,
93662306a36Sopenharmony_ci				   ARRAY_SIZE(rk3308_pll_clks),
93762306a36Sopenharmony_ci				   RK3308_GRF_SOC_STATUS0);
93862306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, rk3308_clk_branches,
93962306a36Sopenharmony_ci				       ARRAY_SIZE(rk3308_clk_branches));
94062306a36Sopenharmony_ci	rockchip_clk_protect_critical(rk3308_critical_clocks,
94162306a36Sopenharmony_ci				      ARRAY_SIZE(rk3308_critical_clocks));
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
94462306a36Sopenharmony_ci				     mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
94562306a36Sopenharmony_ci				     &rk3308_cpuclk_data, rk3308_cpuclk_rates,
94662306a36Sopenharmony_ci				     ARRAY_SIZE(rk3308_cpuclk_rates));
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_ci	rockchip_register_softrst(np, 10, reg_base + RK3308_SOFTRST_CON(0),
94962306a36Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_ci	rockchip_register_restart_notifier(ctx, RK3308_GLB_SRST_FST, NULL);
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
95462306a36Sopenharmony_ci}
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ciCLK_OF_DECLARE(rk3308_cru, "rockchip,rk3308-cru", rk3308_clk_init);
957