162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014 MundoReader S.L.
462306a36Sopenharmony_ci * Author: Heiko Stuebner <heiko@sntech.de>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/io.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/of_address.h>
1162306a36Sopenharmony_ci#include <linux/syscore_ops.h>
1262306a36Sopenharmony_ci#include <dt-bindings/clock/rk3288-cru.h>
1362306a36Sopenharmony_ci#include "clk.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define RK3288_GRF_SOC_CON(x)	(0x244 + x * 4)
1662306a36Sopenharmony_ci#define RK3288_GRF_SOC_STATUS1	0x284
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cienum rk3288_variant {
1962306a36Sopenharmony_ci	RK3288_CRU,
2062306a36Sopenharmony_ci	RK3288W_CRU,
2162306a36Sopenharmony_ci};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cienum rk3288_plls {
2462306a36Sopenharmony_ci	apll, dpll, cpll, gpll, npll,
2562306a36Sopenharmony_ci};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3288_pll_rates[] = {
2862306a36Sopenharmony_ci	RK3066_PLL_RATE(2208000000, 1, 92, 1),
2962306a36Sopenharmony_ci	RK3066_PLL_RATE(2184000000, 1, 91, 1),
3062306a36Sopenharmony_ci	RK3066_PLL_RATE(2160000000, 1, 90, 1),
3162306a36Sopenharmony_ci	RK3066_PLL_RATE(2136000000, 1, 89, 1),
3262306a36Sopenharmony_ci	RK3066_PLL_RATE(2112000000, 1, 88, 1),
3362306a36Sopenharmony_ci	RK3066_PLL_RATE(2088000000, 1, 87, 1),
3462306a36Sopenharmony_ci	RK3066_PLL_RATE(2064000000, 1, 86, 1),
3562306a36Sopenharmony_ci	RK3066_PLL_RATE(2040000000, 1, 85, 1),
3662306a36Sopenharmony_ci	RK3066_PLL_RATE(2016000000, 1, 84, 1),
3762306a36Sopenharmony_ci	RK3066_PLL_RATE(1992000000, 1, 83, 1),
3862306a36Sopenharmony_ci	RK3066_PLL_RATE(1968000000, 1, 82, 1),
3962306a36Sopenharmony_ci	RK3066_PLL_RATE(1944000000, 1, 81, 1),
4062306a36Sopenharmony_ci	RK3066_PLL_RATE(1920000000, 1, 80, 1),
4162306a36Sopenharmony_ci	RK3066_PLL_RATE(1896000000, 1, 79, 1),
4262306a36Sopenharmony_ci	RK3066_PLL_RATE(1872000000, 1, 78, 1),
4362306a36Sopenharmony_ci	RK3066_PLL_RATE(1848000000, 1, 77, 1),
4462306a36Sopenharmony_ci	RK3066_PLL_RATE(1824000000, 1, 76, 1),
4562306a36Sopenharmony_ci	RK3066_PLL_RATE(1800000000, 1, 75, 1),
4662306a36Sopenharmony_ci	RK3066_PLL_RATE(1776000000, 1, 74, 1),
4762306a36Sopenharmony_ci	RK3066_PLL_RATE(1752000000, 1, 73, 1),
4862306a36Sopenharmony_ci	RK3066_PLL_RATE(1728000000, 1, 72, 1),
4962306a36Sopenharmony_ci	RK3066_PLL_RATE(1704000000, 1, 71, 1),
5062306a36Sopenharmony_ci	RK3066_PLL_RATE(1680000000, 1, 70, 1),
5162306a36Sopenharmony_ci	RK3066_PLL_RATE(1656000000, 1, 69, 1),
5262306a36Sopenharmony_ci	RK3066_PLL_RATE(1632000000, 1, 68, 1),
5362306a36Sopenharmony_ci	RK3066_PLL_RATE(1608000000, 1, 67, 1),
5462306a36Sopenharmony_ci	RK3066_PLL_RATE(1560000000, 1, 65, 1),
5562306a36Sopenharmony_ci	RK3066_PLL_RATE(1512000000, 1, 63, 1),
5662306a36Sopenharmony_ci	RK3066_PLL_RATE(1488000000, 1, 62, 1),
5762306a36Sopenharmony_ci	RK3066_PLL_RATE(1464000000, 1, 61, 1),
5862306a36Sopenharmony_ci	RK3066_PLL_RATE(1440000000, 1, 60, 1),
5962306a36Sopenharmony_ci	RK3066_PLL_RATE(1416000000, 1, 59, 1),
6062306a36Sopenharmony_ci	RK3066_PLL_RATE(1392000000, 1, 58, 1),
6162306a36Sopenharmony_ci	RK3066_PLL_RATE(1368000000, 1, 57, 1),
6262306a36Sopenharmony_ci	RK3066_PLL_RATE(1344000000, 1, 56, 1),
6362306a36Sopenharmony_ci	RK3066_PLL_RATE(1320000000, 1, 55, 1),
6462306a36Sopenharmony_ci	RK3066_PLL_RATE(1296000000, 1, 54, 1),
6562306a36Sopenharmony_ci	RK3066_PLL_RATE(1272000000, 1, 53, 1),
6662306a36Sopenharmony_ci	RK3066_PLL_RATE(1248000000, 1, 52, 1),
6762306a36Sopenharmony_ci	RK3066_PLL_RATE(1224000000, 1, 51, 1),
6862306a36Sopenharmony_ci	RK3066_PLL_RATE(1200000000, 1, 50, 1),
6962306a36Sopenharmony_ci	RK3066_PLL_RATE(1188000000, 2, 99, 1),
7062306a36Sopenharmony_ci	RK3066_PLL_RATE(1176000000, 1, 49, 1),
7162306a36Sopenharmony_ci	RK3066_PLL_RATE(1128000000, 1, 47, 1),
7262306a36Sopenharmony_ci	RK3066_PLL_RATE(1104000000, 1, 46, 1),
7362306a36Sopenharmony_ci	RK3066_PLL_RATE(1008000000, 1, 84, 2),
7462306a36Sopenharmony_ci	RK3066_PLL_RATE( 912000000, 1, 76, 2),
7562306a36Sopenharmony_ci	RK3066_PLL_RATE( 891000000, 8, 594, 2),
7662306a36Sopenharmony_ci	RK3066_PLL_RATE( 888000000, 1, 74, 2),
7762306a36Sopenharmony_ci	RK3066_PLL_RATE( 816000000, 1, 68, 2),
7862306a36Sopenharmony_ci	RK3066_PLL_RATE( 798000000, 2, 133, 2),
7962306a36Sopenharmony_ci	RK3066_PLL_RATE( 792000000, 1, 66, 2),
8062306a36Sopenharmony_ci	RK3066_PLL_RATE( 768000000, 1, 64, 2),
8162306a36Sopenharmony_ci	RK3066_PLL_RATE( 742500000, 8, 495, 2),
8262306a36Sopenharmony_ci	RK3066_PLL_RATE( 696000000, 1, 58, 2),
8362306a36Sopenharmony_ci	RK3066_PLL_RATE_NB(621000000, 1, 207, 8, 1),
8462306a36Sopenharmony_ci	RK3066_PLL_RATE( 600000000, 1, 50, 2),
8562306a36Sopenharmony_ci	RK3066_PLL_RATE_NB(594000000, 1, 198, 8, 1),
8662306a36Sopenharmony_ci	RK3066_PLL_RATE( 552000000, 1, 46, 2),
8762306a36Sopenharmony_ci	RK3066_PLL_RATE( 504000000, 1, 84, 4),
8862306a36Sopenharmony_ci	RK3066_PLL_RATE( 500000000, 3, 125, 2),
8962306a36Sopenharmony_ci	RK3066_PLL_RATE( 456000000, 1, 76, 4),
9062306a36Sopenharmony_ci	RK3066_PLL_RATE( 428000000, 1, 107, 6),
9162306a36Sopenharmony_ci	RK3066_PLL_RATE( 408000000, 1, 68, 4),
9262306a36Sopenharmony_ci	RK3066_PLL_RATE( 400000000, 3, 100, 2),
9362306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 394000000, 1, 197, 12, 1),
9462306a36Sopenharmony_ci	RK3066_PLL_RATE( 384000000, 2, 128, 4),
9562306a36Sopenharmony_ci	RK3066_PLL_RATE( 360000000, 1, 60, 4),
9662306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 356000000, 1, 178, 12, 1),
9762306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 324000000, 1, 189, 14, 1),
9862306a36Sopenharmony_ci	RK3066_PLL_RATE( 312000000, 1, 52, 4),
9962306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 308000000, 1, 154, 12, 1),
10062306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 303000000, 1, 202, 16, 1),
10162306a36Sopenharmony_ci	RK3066_PLL_RATE( 300000000, 1, 75, 6),
10262306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 297750000, 2, 397, 16, 1),
10362306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 293250000, 2, 391, 16, 1),
10462306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 292500000, 1, 195, 16, 1),
10562306a36Sopenharmony_ci	RK3066_PLL_RATE( 273600000, 1, 114, 10),
10662306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 273000000, 1, 182, 16, 1),
10762306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 270000000, 1, 180, 16, 1),
10862306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 266250000, 2, 355, 16, 1),
10962306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 256500000, 1, 171, 16, 1),
11062306a36Sopenharmony_ci	RK3066_PLL_RATE( 252000000, 1, 84, 8),
11162306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 250500000, 1, 167, 16, 1),
11262306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 243428571, 1, 142, 14, 1),
11362306a36Sopenharmony_ci	RK3066_PLL_RATE( 238000000, 1, 119, 12),
11462306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 219750000, 2, 293, 16, 1),
11562306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 216000000, 1, 144, 16, 1),
11662306a36Sopenharmony_ci	RK3066_PLL_RATE_NB( 213000000, 1, 142, 16, 1),
11762306a36Sopenharmony_ci	RK3066_PLL_RATE( 195428571, 1, 114, 14),
11862306a36Sopenharmony_ci	RK3066_PLL_RATE( 160000000, 1, 80, 12),
11962306a36Sopenharmony_ci	RK3066_PLL_RATE( 157500000, 1, 105, 16),
12062306a36Sopenharmony_ci	RK3066_PLL_RATE( 126000000, 1, 84, 16),
12162306a36Sopenharmony_ci	{ /* sentinel */ },
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_M0_MASK	0xf
12562306a36Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_M0_SHIFT	0
12662306a36Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_MP_MASK	0xf
12762306a36Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_MP_SHIFT	4
12862306a36Sopenharmony_ci#define RK3288_DIV_L2RAM_MASK		0x7
12962306a36Sopenharmony_ci#define RK3288_DIV_L2RAM_SHIFT		0
13062306a36Sopenharmony_ci#define RK3288_DIV_ATCLK_MASK		0x1f
13162306a36Sopenharmony_ci#define RK3288_DIV_ATCLK_SHIFT		4
13262306a36Sopenharmony_ci#define RK3288_DIV_PCLK_DBGPRE_MASK	0x1f
13362306a36Sopenharmony_ci#define RK3288_DIV_PCLK_DBGPRE_SHIFT	9
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci#define RK3288_CLKSEL0(_core_m0, _core_mp)				\
13662306a36Sopenharmony_ci	{								\
13762306a36Sopenharmony_ci		.reg = RK3288_CLKSEL_CON(0),				\
13862306a36Sopenharmony_ci		.val = HIWORD_UPDATE(_core_m0, RK3288_DIV_ACLK_CORE_M0_MASK, \
13962306a36Sopenharmony_ci				RK3288_DIV_ACLK_CORE_M0_SHIFT) |	\
14062306a36Sopenharmony_ci		       HIWORD_UPDATE(_core_mp, RK3288_DIV_ACLK_CORE_MP_MASK, \
14162306a36Sopenharmony_ci				RK3288_DIV_ACLK_CORE_MP_SHIFT),		\
14262306a36Sopenharmony_ci	}
14362306a36Sopenharmony_ci#define RK3288_CLKSEL37(_l2ram, _atclk, _pclk_dbg_pre)			\
14462306a36Sopenharmony_ci	{								\
14562306a36Sopenharmony_ci		.reg = RK3288_CLKSEL_CON(37),				\
14662306a36Sopenharmony_ci		.val = HIWORD_UPDATE(_l2ram, RK3288_DIV_L2RAM_MASK,	\
14762306a36Sopenharmony_ci				RK3288_DIV_L2RAM_SHIFT) |		\
14862306a36Sopenharmony_ci		       HIWORD_UPDATE(_atclk, RK3288_DIV_ATCLK_MASK,	\
14962306a36Sopenharmony_ci				RK3288_DIV_ATCLK_SHIFT) |		\
15062306a36Sopenharmony_ci		       HIWORD_UPDATE(_pclk_dbg_pre,			\
15162306a36Sopenharmony_ci				RK3288_DIV_PCLK_DBGPRE_MASK,		\
15262306a36Sopenharmony_ci				RK3288_DIV_PCLK_DBGPRE_SHIFT),		\
15362306a36Sopenharmony_ci	}
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci#define RK3288_CPUCLK_RATE(_prate, _core_m0, _core_mp, _l2ram, _atclk, _pdbg) \
15662306a36Sopenharmony_ci	{								\
15762306a36Sopenharmony_ci		.prate = _prate,					\
15862306a36Sopenharmony_ci		.divs = {						\
15962306a36Sopenharmony_ci			RK3288_CLKSEL0(_core_m0, _core_mp),		\
16062306a36Sopenharmony_ci			RK3288_CLKSEL37(_l2ram, _atclk, _pdbg),		\
16162306a36Sopenharmony_ci		},							\
16262306a36Sopenharmony_ci	}
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3288_cpuclk_rates[] __initdata = {
16562306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1800000000, 1, 3, 1, 3, 3),
16662306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1704000000, 1, 3, 1, 3, 3),
16762306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1608000000, 1, 3, 1, 3, 3),
16862306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1512000000, 1, 3, 1, 3, 3),
16962306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1416000000, 1, 3, 1, 3, 3),
17062306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1200000000, 1, 3, 1, 3, 3),
17162306a36Sopenharmony_ci	RK3288_CPUCLK_RATE(1008000000, 1, 3, 1, 3, 3),
17262306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 816000000, 1, 3, 1, 3, 3),
17362306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 696000000, 1, 3, 1, 3, 3),
17462306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 600000000, 1, 3, 1, 3, 3),
17562306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 408000000, 1, 3, 1, 3, 3),
17662306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 312000000, 1, 3, 1, 3, 3),
17762306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 216000000, 1, 3, 1, 3, 3),
17862306a36Sopenharmony_ci	RK3288_CPUCLK_RATE( 126000000, 1, 3, 1, 3, 3),
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3288_cpuclk_data = {
18262306a36Sopenharmony_ci	.core_reg[0] = RK3288_CLKSEL_CON(0),
18362306a36Sopenharmony_ci	.div_core_shift[0] = 8,
18462306a36Sopenharmony_ci	.div_core_mask[0] = 0x1f,
18562306a36Sopenharmony_ci	.num_cores = 1,
18662306a36Sopenharmony_ci	.mux_core_alt = 1,
18762306a36Sopenharmony_ci	.mux_core_main = 0,
18862306a36Sopenharmony_ci	.mux_core_shift = 15,
18962306a36Sopenharmony_ci	.mux_core_mask = 0x1,
19062306a36Sopenharmony_ci};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ciPNAME(mux_pll_p)		= { "xin24m", "xin32k" };
19362306a36Sopenharmony_ciPNAME(mux_armclk_p)		= { "apll_core", "gpll_core" };
19462306a36Sopenharmony_ciPNAME(mux_ddrphy_p)		= { "dpll_ddr", "gpll_ddr" };
19562306a36Sopenharmony_ciPNAME(mux_aclk_cpu_src_p)	= { "cpll_aclk_cpu", "gpll_aclk_cpu" };
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_p)		= { "cpll", "gpll" };
19862306a36Sopenharmony_ciPNAME(mux_pll_src_npll_cpll_gpll_p)	= { "npll", "cpll", "gpll" };
19962306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_p)	= { "cpll", "gpll", "npll" };
20062306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb480m_p)	= { "cpll", "gpll", "unstable:usbphy480m_src" };
20162306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gll_usb_npll_p)	= { "cpll", "gpll", "unstable:usbphy480m_src", "npll" };
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ciPNAME(mux_mmc_src_p)	= { "cpll", "gpll", "xin24m", "xin24m" };
20462306a36Sopenharmony_ciPNAME(mux_i2s_pre_p)	= { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" };
20562306a36Sopenharmony_ciPNAME(mux_i2s_clkout_p)	= { "i2s_pre", "xin12m" };
20662306a36Sopenharmony_ciPNAME(mux_spdif_p)	= { "spdif_pre", "spdif_frac", "xin12m" };
20762306a36Sopenharmony_ciPNAME(mux_spdif_8ch_p)	= { "spdif_8ch_pre", "spdif_8ch_frac", "xin12m" };
20862306a36Sopenharmony_ciPNAME(mux_uart0_p)	= { "uart0_src", "uart0_frac", "xin24m" };
20962306a36Sopenharmony_ciPNAME(mux_uart1_p)	= { "uart1_src", "uart1_frac", "xin24m" };
21062306a36Sopenharmony_ciPNAME(mux_uart2_p)	= { "uart2_src", "uart2_frac", "xin24m" };
21162306a36Sopenharmony_ciPNAME(mux_uart3_p)	= { "uart3_src", "uart3_frac", "xin24m" };
21262306a36Sopenharmony_ciPNAME(mux_uart4_p)	= { "uart4_src", "uart4_frac", "xin24m" };
21362306a36Sopenharmony_ciPNAME(mux_vip_out_p)	= { "vip_src", "xin24m" };
21462306a36Sopenharmony_ciPNAME(mux_mac_p)	= { "mac_pll_src", "ext_gmac" };
21562306a36Sopenharmony_ciPNAME(mux_hsadcout_p)	= { "hsadc_src", "ext_hsadc" };
21662306a36Sopenharmony_ciPNAME(mux_edp_24m_p)	= { "ext_edp_24m", "xin24m" };
21762306a36Sopenharmony_ciPNAME(mux_tspout_p)	= { "cpll", "gpll", "npll", "xin27m" };
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ciPNAME(mux_aclk_vcodec_pre_p)	= { "aclk_vdpu", "aclk_vepu" };
22062306a36Sopenharmony_ciPNAME(mux_usbphy480m_p)		= { "sclk_otgphy1_480m", "sclk_otgphy2_480m",
22162306a36Sopenharmony_ci				    "sclk_otgphy0_480m" };
22262306a36Sopenharmony_ciPNAME(mux_hsicphy480m_p)	= { "cpll", "gpll", "usbphy480m_src" };
22362306a36Sopenharmony_ciPNAME(mux_hsicphy12m_p)		= { "hsicphy12m_xin12m", "hsicphy12m_usbphy" };
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3288_pll_clks[] __initdata = {
22662306a36Sopenharmony_ci	[apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK3288_PLL_CON(0),
22762306a36Sopenharmony_ci		     RK3288_MODE_CON, 0, 6, 0, rk3288_pll_rates),
22862306a36Sopenharmony_ci	[dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3288_PLL_CON(4),
22962306a36Sopenharmony_ci		     RK3288_MODE_CON, 4, 5, 0, NULL),
23062306a36Sopenharmony_ci	[cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
23162306a36Sopenharmony_ci		     RK3288_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
23262306a36Sopenharmony_ci	[gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3288_PLL_CON(12),
23362306a36Sopenharmony_ci		     RK3288_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
23462306a36Sopenharmony_ci	[npll] = PLL(pll_rk3066, PLL_NPLL, "npll",  mux_pll_p, 0, RK3288_PLL_CON(16),
23562306a36Sopenharmony_ci		     RK3288_MODE_CON, 14, 9, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
23662306a36Sopenharmony_ci};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic struct clk_div_table div_hclk_cpu_t[] = {
23962306a36Sopenharmony_ci	{ .val = 0, .div = 1 },
24062306a36Sopenharmony_ci	{ .val = 1, .div = 2 },
24162306a36Sopenharmony_ci	{ .val = 3, .div = 4 },
24262306a36Sopenharmony_ci	{ /* sentinel */},
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK
24662306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK
24762306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
24862306a36Sopenharmony_ci#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_i2s_fracmux __initdata =
25162306a36Sopenharmony_ci	MUX(0, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT,
25262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(4), 8, 2, MFLAGS);
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_spdif_fracmux __initdata =
25562306a36Sopenharmony_ci	MUX(0, "spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
25662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(5), 8, 2, MFLAGS);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_spdif_8ch_fracmux __initdata =
25962306a36Sopenharmony_ci	MUX(0, "spdif_8ch_mux", mux_spdif_8ch_p, CLK_SET_RATE_PARENT,
26062306a36Sopenharmony_ci			RK3288_CLKSEL_CON(40), 8, 2, MFLAGS);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart0_fracmux __initdata =
26362306a36Sopenharmony_ci	MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
26462306a36Sopenharmony_ci			RK3288_CLKSEL_CON(13), 8, 2, MFLAGS);
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart1_fracmux __initdata =
26762306a36Sopenharmony_ci	MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
26862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(14), 8, 2, MFLAGS);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart2_fracmux __initdata =
27162306a36Sopenharmony_ci	MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
27262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(15), 8, 2, MFLAGS);
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart3_fracmux __initdata =
27562306a36Sopenharmony_ci	MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
27662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(16), 8, 2, MFLAGS);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart4_fracmux __initdata =
27962306a36Sopenharmony_ci	MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT,
28062306a36Sopenharmony_ci			RK3288_CLKSEL_CON(3), 8, 2, MFLAGS);
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_clk_branches[] __initdata = {
28362306a36Sopenharmony_ci	/*
28462306a36Sopenharmony_ci	 * Clock-Architecture Diagram 1
28562306a36Sopenharmony_ci	 */
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
28862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 1, GFLAGS),
28962306a36Sopenharmony_ci	GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
29062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 2, GFLAGS),
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "armcore0", "armclk", CLK_IGNORE_UNUSED,
29362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(36), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
29462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 0, GFLAGS),
29562306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "armcore1", "armclk", CLK_IGNORE_UNUSED,
29662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(36), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
29762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 1, GFLAGS),
29862306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "armcore2", "armclk", CLK_IGNORE_UNUSED,
29962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(36), 8, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
30062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 2, GFLAGS),
30162306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "armcore3", "armclk", CLK_IGNORE_UNUSED,
30262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(36), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
30362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 3, GFLAGS),
30462306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "l2ram", "armclk", CLK_IGNORE_UNUSED,
30562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(37), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
30662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 4, GFLAGS),
30762306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_core_m0", "armclk", CLK_IGNORE_UNUSED,
30862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(0), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
30962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 5, GFLAGS),
31062306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED,
31162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
31262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 6, GFLAGS),
31362306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "atclk", "armclk", 0,
31462306a36Sopenharmony_ci			RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
31562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 7, GFLAGS),
31662306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED,
31762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
31862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 8, GFLAGS),
31962306a36Sopenharmony_ci	GATE(0, "pclk_dbg", "pclk_dbg_pre", 0,
32062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 9, GFLAGS),
32162306a36Sopenharmony_ci	GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED,
32262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 10, GFLAGS),
32362306a36Sopenharmony_ci	GATE(0, "pclk_core_niu", "pclk_dbg_pre", 0,
32462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(12), 11, GFLAGS),
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
32762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 8, GFLAGS),
32862306a36Sopenharmony_ci	GATE(0, "gpll_ddr", "gpll", 0,
32962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 9, GFLAGS),
33062306a36Sopenharmony_ci	COMPOSITE_NOGATE(0, "ddrphy", mux_ddrphy_p, CLK_IGNORE_UNUSED,
33162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(26), 2, 1, MFLAGS, 0, 2,
33262306a36Sopenharmony_ci					DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED,
33562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 10, GFLAGS),
33662306a36Sopenharmony_ci	GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED,
33762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 11, GFLAGS),
33862306a36Sopenharmony_ci	COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, CLK_IGNORE_UNUSED,
33962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(1), 15, 1, MFLAGS, 3, 5, DFLAGS),
34062306a36Sopenharmony_ci	DIV(0, "aclk_cpu_pre", "aclk_cpu_src", CLK_SET_RATE_PARENT,
34162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(1), 0, 3, DFLAGS),
34262306a36Sopenharmony_ci	GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
34362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 3, GFLAGS),
34462306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
34562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(1), 12, 3, DFLAGS,
34662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 5, GFLAGS),
34762306a36Sopenharmony_ci	COMPOSITE_NOMUX_DIVTBL(HCLK_CPU, "hclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
34862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(1), 8, 2, DFLAGS, div_hclk_cpu_t,
34962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 4, GFLAGS),
35062306a36Sopenharmony_ci	GATE(0, "c2c_host", "aclk_cpu_src", 0,
35162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 8, GFLAGS),
35262306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_CRYPTO, "crypto", "aclk_cpu_pre", 0,
35362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(26), 6, 2, DFLAGS,
35462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 4, GFLAGS),
35562306a36Sopenharmony_ci	GATE(0, "aclk_bus_2pmu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
35662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 7, GFLAGS),
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	COMPOSITE(0, "i2s_src", mux_pll_src_cpll_gpll_p, 0,
36162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(4), 15, 1, MFLAGS, 0, 7, DFLAGS,
36262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 1, GFLAGS),
36362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT,
36462306a36Sopenharmony_ci			RK3288_CLKSEL_CON(8), 0,
36562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 2, GFLAGS,
36662306a36Sopenharmony_ci			&rk3288_i2s_fracmux),
36762306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_OUT, "i2s0_clkout", mux_i2s_clkout_p, 0,
36862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(4), 12, 1, MFLAGS,
36962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 0, GFLAGS),
37062306a36Sopenharmony_ci	GATE(SCLK_I2S0, "sclk_i2s0", "i2s_pre", CLK_SET_RATE_PARENT,
37162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 3, GFLAGS),
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci	MUX(0, "spdif_src", mux_pll_src_cpll_gpll_p, 0,
37462306a36Sopenharmony_ci			RK3288_CLKSEL_CON(5), 15, 1, MFLAGS),
37562306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "spdif_pre", "spdif_src", CLK_SET_RATE_PARENT,
37662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(5), 0, 7, DFLAGS,
37762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 4, GFLAGS),
37862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", CLK_SET_RATE_PARENT,
37962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(9), 0,
38062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 5, GFLAGS,
38162306a36Sopenharmony_ci			&rk3288_spdif_fracmux),
38262306a36Sopenharmony_ci	GATE(SCLK_SPDIF, "sclk_spdif", "spdif_mux", CLK_SET_RATE_PARENT,
38362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 6, GFLAGS),
38462306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "spdif_8ch_pre", "spdif_src", CLK_SET_RATE_PARENT,
38562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(40), 0, 7, DFLAGS,
38662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 7, GFLAGS),
38762306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "spdif_8ch_frac", "spdif_8ch_pre", CLK_SET_RATE_PARENT,
38862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(41), 0,
38962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 8, GFLAGS,
39062306a36Sopenharmony_ci			&rk3288_spdif_8ch_fracmux),
39162306a36Sopenharmony_ci	GATE(SCLK_SPDIF8CH, "sclk_spdif_8ch", "spdif_8ch_mux", CLK_SET_RATE_PARENT,
39262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 9, GFLAGS),
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	GATE(0, "sclk_acc_efuse", "xin24m", 0,
39562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(0), 12, GFLAGS),
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
39862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 0, GFLAGS),
39962306a36Sopenharmony_ci	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
40062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 1, GFLAGS),
40162306a36Sopenharmony_ci	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
40262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 2, GFLAGS),
40362306a36Sopenharmony_ci	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
40462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 3, GFLAGS),
40562306a36Sopenharmony_ci	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
40662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 4, GFLAGS),
40762306a36Sopenharmony_ci	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
40862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 5, GFLAGS),
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	/*
41162306a36Sopenharmony_ci	 * Clock-Architecture Diagram 2
41262306a36Sopenharmony_ci	 */
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb480m_p, 0,
41562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(32), 6, 2, MFLAGS, 0, 5, DFLAGS,
41662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 9, GFLAGS),
41762306a36Sopenharmony_ci	COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb480m_p, 0,
41862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS,
41962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 11, GFLAGS),
42062306a36Sopenharmony_ci	MUXGRF(0, "aclk_vcodec_pre", mux_aclk_vcodec_pre_p, CLK_SET_RATE_PARENT,
42162306a36Sopenharmony_ci			RK3288_GRF_SOC_CON(0), 7, 1, MFLAGS),
42262306a36Sopenharmony_ci	GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
42362306a36Sopenharmony_ci		RK3288_CLKGATE_CON(9), 0, GFLAGS),
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	FACTOR_GATE(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0, 1, 4,
42662306a36Sopenharmony_ci		RK3288_CLKGATE_CON(3), 10, GFLAGS),
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
42962306a36Sopenharmony_ci		RK3288_CLKGATE_CON(9), 1, GFLAGS),
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
43262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(31), 6, 2, MFLAGS, 0, 5, DFLAGS,
43362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 0, GFLAGS),
43462306a36Sopenharmony_ci	COMPOSITE(0, "aclk_vio1", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
43562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS,
43662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 2, GFLAGS),
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb480m_p, 0,
43962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(30), 6, 2, MFLAGS, 0, 5, DFLAGS,
44062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 5, GFLAGS),
44162306a36Sopenharmony_ci	COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb480m_p, 0,
44262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
44362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 4, GFLAGS),
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	COMPOSITE(DCLK_VOP0, "dclk_vop0", mux_pll_src_cpll_gpll_npll_p, 0,
44662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS,
44762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 1, GFLAGS),
44862306a36Sopenharmony_ci	COMPOSITE(DCLK_VOP1, "dclk_vop1", mux_pll_src_cpll_gpll_npll_p, 0,
44962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(29), 6, 2, MFLAGS, 8, 8, DFLAGS,
45062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 3, GFLAGS),
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0,
45362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(28), 15, 1, MFLAGS,
45462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 12, GFLAGS),
45562306a36Sopenharmony_ci	COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_p, 0,
45662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 6, DFLAGS,
45762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 13, GFLAGS),
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_p, 0,
46062306a36Sopenharmony_ci			RK3288_CLKSEL_CON(6), 6, 2, MFLAGS, 0, 6, DFLAGS,
46162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 14, GFLAGS),
46262306a36Sopenharmony_ci	COMPOSITE(SCLK_ISP_JPE, "sclk_isp_jpe", mux_pll_src_cpll_gpll_npll_p, 0,
46362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(6), 14, 2, MFLAGS, 8, 6, DFLAGS,
46462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 15, GFLAGS),
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
46762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 12, GFLAGS),
46862306a36Sopenharmony_ci	GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0,
46962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 11, GFLAGS),
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	COMPOSITE(ACLK_HEVC, "aclk_hevc", mux_pll_src_cpll_gpll_npll_p, 0,
47262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(39), 14, 2, MFLAGS, 8, 5, DFLAGS,
47362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 13, GFLAGS),
47462306a36Sopenharmony_ci	DIV(HCLK_HEVC, "hclk_hevc", "aclk_hevc", 0,
47562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(40), 12, 2, DFLAGS),
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	COMPOSITE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", mux_pll_src_cpll_gpll_npll_p, 0,
47862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
47962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 14, GFLAGS),
48062306a36Sopenharmony_ci	COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_cpll_gpll_npll_p, 0,
48162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
48262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 15, GFLAGS),
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0,
48562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(26), 8, 1, MFLAGS,
48662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 7, GFLAGS),
48762306a36Sopenharmony_ci	COMPOSITE_NOGATE(SCLK_VIP_OUT, "sclk_vip_out", mux_vip_out_p, 0,
48862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(26), 15, 1, MFLAGS, 9, 5, DFLAGS),
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	DIV(0, "pclk_pd_alive", "gpll", 0,
49162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(33), 8, 5, DFLAGS),
49262306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", CLK_IGNORE_UNUSED,
49362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(33), 0, 5, DFLAGS,
49462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 8, GFLAGS),
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_cpll_gll_usb_npll_p, 0,
49762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(34), 6, 2, MFLAGS, 0, 5, DFLAGS,
49862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 7, GFLAGS),
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
50162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
50262306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 0, GFLAGS),
50362306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
50462306a36Sopenharmony_ci			RK3288_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
50562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 3, GFLAGS),
50662306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
50762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
50862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 2, GFLAGS),
50962306a36Sopenharmony_ci	GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
51062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 1, GFLAGS),
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ci	/*
51362306a36Sopenharmony_ci	 * Clock-Architecture Diagram 3
51462306a36Sopenharmony_ci	 */
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
51762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
51862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 9, GFLAGS),
51962306a36Sopenharmony_ci	COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
52062306a36Sopenharmony_ci			RK3288_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
52162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 10, GFLAGS),
52262306a36Sopenharmony_ci	COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0,
52362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(39), 7, 1, MFLAGS, 0, 7, DFLAGS,
52462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 11, GFLAGS),
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci	COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
52762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
52862306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 0, GFLAGS),
52962306a36Sopenharmony_ci	COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0,
53062306a36Sopenharmony_ci			RK3288_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS,
53162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 1, GFLAGS),
53262306a36Sopenharmony_ci	COMPOSITE(SCLK_SDIO1, "sclk_sdio1", mux_mmc_src_p, 0,
53362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(34), 14, 2, MFLAGS, 8, 6, DFLAGS,
53462306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 2, GFLAGS),
53562306a36Sopenharmony_ci	COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
53662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
53762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 3, GFLAGS),
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	MMC(SCLK_SDMMC_DRV,    "sdmmc_drv",    "sclk_sdmmc", RK3288_SDMMC_CON0, 1),
54062306a36Sopenharmony_ci	MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3288_SDMMC_CON1, 0),
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	MMC(SCLK_SDIO0_DRV,    "sdio0_drv",    "sclk_sdio0", RK3288_SDIO0_CON0, 1),
54362306a36Sopenharmony_ci	MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3288_SDIO0_CON1, 0),
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	MMC(SCLK_SDIO1_DRV,    "sdio1_drv",    "sclk_sdio1", RK3288_SDIO1_CON0, 1),
54662306a36Sopenharmony_ci	MMC(SCLK_SDIO1_SAMPLE, "sdio1_sample", "sclk_sdio1", RK3288_SDIO1_CON1, 0),
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "sclk_emmc",  RK3288_EMMC_CON0,  1),
54962306a36Sopenharmony_ci	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "sclk_emmc",  RK3288_EMMC_CON1,  0),
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci	COMPOSITE(0, "sclk_tspout", mux_tspout_p, 0,
55262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS,
55362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 11, GFLAGS),
55462306a36Sopenharmony_ci	COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0,
55562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
55662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 10, GFLAGS),
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
55962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 4, GFLAGS),
56062306a36Sopenharmony_ci	GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLK_IGNORE_UNUSED,
56162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 5, GFLAGS),
56262306a36Sopenharmony_ci	GATE(SCLK_OTGPHY2, "sclk_otgphy2", "xin24m", CLK_IGNORE_UNUSED,
56362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 6, GFLAGS),
56462306a36Sopenharmony_ci	GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED,
56562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 7, GFLAGS),
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0,
56862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(2), 0, 6, DFLAGS,
56962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 7, GFLAGS),
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
57262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(24), 8, 8, DFLAGS,
57362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 8, GFLAGS),
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	GATE(SCLK_PS2C, "sclk_ps2c", "xin24m", 0,
57662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 13, GFLAGS),
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0,
57962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(38), 7, 1, MFLAGS, 0, 5, DFLAGS,
58062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 5, GFLAGS),
58162306a36Sopenharmony_ci	COMPOSITE(SCLK_NANDC1, "sclk_nandc1", mux_pll_src_cpll_gpll_p, 0,
58262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(38), 15, 1, MFLAGS, 8, 5, DFLAGS,
58362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 6, GFLAGS),
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gll_usb_npll_p, 0,
58662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(13), 13, 2, MFLAGS, 0, 7, DFLAGS,
58762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 8, GFLAGS),
58862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
58962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(17), 0,
59062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 9, GFLAGS,
59162306a36Sopenharmony_ci			&rk3288_uart0_fracmux),
59262306a36Sopenharmony_ci	MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0,
59362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(13), 15, 1, MFLAGS),
59462306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0,
59562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(14), 0, 7, DFLAGS,
59662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 10, GFLAGS),
59762306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
59862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(18), 0,
59962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 11, GFLAGS,
60062306a36Sopenharmony_ci			&rk3288_uart1_fracmux),
60162306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0,
60262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(15), 0, 7, DFLAGS,
60362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 12, GFLAGS),
60462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
60562306a36Sopenharmony_ci			RK3288_CLKSEL_CON(19), 0,
60662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 13, GFLAGS,
60762306a36Sopenharmony_ci			&rk3288_uart2_fracmux),
60862306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0,
60962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(16), 0, 7, DFLAGS,
61062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 14, GFLAGS),
61162306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT,
61262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(20), 0,
61362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(1), 15, GFLAGS,
61462306a36Sopenharmony_ci			&rk3288_uart3_fracmux),
61562306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0,
61662306a36Sopenharmony_ci			RK3288_CLKSEL_CON(3), 0, 7, DFLAGS,
61762306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 12, GFLAGS),
61862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT,
61962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(7), 0,
62062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 13, GFLAGS,
62162306a36Sopenharmony_ci			&rk3288_uart4_fracmux),
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_ci	COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0,
62462306a36Sopenharmony_ci			RK3288_CLKSEL_CON(21), 0, 2, MFLAGS, 8, 5, DFLAGS,
62562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 5, GFLAGS),
62662306a36Sopenharmony_ci	MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT,
62762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(21), 4, 1, MFLAGS),
62862306a36Sopenharmony_ci	GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0,
62962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 3, GFLAGS),
63062306a36Sopenharmony_ci	GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0,
63162306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 2, GFLAGS),
63262306a36Sopenharmony_ci	GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0,
63362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 0, GFLAGS),
63462306a36Sopenharmony_ci	GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0,
63562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 1, GFLAGS),
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci	COMPOSITE(0, "hsadc_src", mux_pll_src_cpll_gpll_p, 0,
63862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,
63962306a36Sopenharmony_ci			RK3288_CLKGATE_CON(2), 6, GFLAGS),
64062306a36Sopenharmony_ci	MUX(0, "sclk_hsadc_out", mux_hsadcout_p, 0,
64162306a36Sopenharmony_ci			RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
64262306a36Sopenharmony_ci	INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out",
64362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(22), 7, IFLAGS),
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	GATE(0, "jtag", "ext_jtag", 0,
64662306a36Sopenharmony_ci			RK3288_CLKGATE_CON(4), 14, GFLAGS),
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0,
64962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(13), 11, 2, MFLAGS,
65062306a36Sopenharmony_ci			RK3288_CLKGATE_CON(5), 14, GFLAGS),
65162306a36Sopenharmony_ci	COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0,
65262306a36Sopenharmony_ci			RK3288_CLKSEL_CON(29), 0, 2, MFLAGS,
65362306a36Sopenharmony_ci			RK3288_CLKGATE_CON(3), 6, GFLAGS),
65462306a36Sopenharmony_ci	GATE(0, "hsicphy12m_xin12m", "xin12m", 0,
65562306a36Sopenharmony_ci			RK3288_CLKGATE_CON(13), 9, GFLAGS),
65662306a36Sopenharmony_ci	DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0,
65762306a36Sopenharmony_ci			RK3288_CLKSEL_CON(11), 8, 6, DFLAGS),
65862306a36Sopenharmony_ci	MUX(SCLK_HSICPHY12M, "sclk_hsicphy12m", mux_hsicphy12m_p, 0,
65962306a36Sopenharmony_ci			RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	/*
66262306a36Sopenharmony_ci	 * Clock-Architecture Diagram 4
66362306a36Sopenharmony_ci	 */
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	/* aclk_cpu gates */
66662306a36Sopenharmony_ci	GATE(0, "sclk_intmem0", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 5, GFLAGS),
66762306a36Sopenharmony_ci	GATE(0, "sclk_intmem1", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 6, GFLAGS),
66862306a36Sopenharmony_ci	GATE(0, "sclk_intmem2", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 7, GFLAGS),
66962306a36Sopenharmony_ci	GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 12, GFLAGS),
67062306a36Sopenharmony_ci	GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 13, GFLAGS),
67162306a36Sopenharmony_ci	GATE(0, "aclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 4, GFLAGS),
67262306a36Sopenharmony_ci	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 6, GFLAGS),
67362306a36Sopenharmony_ci	GATE(0, "aclk_ccp", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 8, GFLAGS),
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	/* hclk_cpu gates */
67662306a36Sopenharmony_ci	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK3288_CLKGATE_CON(11), 7, GFLAGS),
67762306a36Sopenharmony_ci	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 8, GFLAGS),
67862306a36Sopenharmony_ci	GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 9, GFLAGS),
67962306a36Sopenharmony_ci	GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 10, GFLAGS),
68062306a36Sopenharmony_ci	GATE(HCLK_SPDIF8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 11, GFLAGS),
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	/* pclk_cpu gates */
68362306a36Sopenharmony_ci	GATE(PCLK_PWM, "pclk_pwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 0, GFLAGS),
68462306a36Sopenharmony_ci	GATE(PCLK_TIMER, "pclk_timer", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 1, GFLAGS),
68562306a36Sopenharmony_ci	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 2, GFLAGS),
68662306a36Sopenharmony_ci	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 3, GFLAGS),
68762306a36Sopenharmony_ci	GATE(PCLK_DDRUPCTL0, "pclk_ddrupctl0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 14, GFLAGS),
68862306a36Sopenharmony_ci	GATE(PCLK_PUBL0, "pclk_publ0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 15, GFLAGS),
68962306a36Sopenharmony_ci	GATE(PCLK_DDRUPCTL1, "pclk_ddrupctl1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 0, GFLAGS),
69062306a36Sopenharmony_ci	GATE(PCLK_PUBL1, "pclk_publ1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 1, GFLAGS),
69162306a36Sopenharmony_ci	GATE(PCLK_EFUSE1024, "pclk_efuse_1024", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 2, GFLAGS),
69262306a36Sopenharmony_ci	GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 3, GFLAGS),
69362306a36Sopenharmony_ci	GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 9, GFLAGS),
69462306a36Sopenharmony_ci	GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 10, GFLAGS),
69562306a36Sopenharmony_ci	GATE(PCLK_RKPWM, "pclk_rkpwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 11, GFLAGS),
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci	/* ddrctrl [DDR Controller PHY clock] gates */
69862306a36Sopenharmony_ci	GATE(0, "nclk_ddrupctl0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 4, GFLAGS),
69962306a36Sopenharmony_ci	GATE(0, "nclk_ddrupctl1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 5, GFLAGS),
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_ci	/* ddrphy gates */
70262306a36Sopenharmony_ci	GATE(0, "sclk_ddrphy0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 12, GFLAGS),
70362306a36Sopenharmony_ci	GATE(0, "sclk_ddrphy1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 13, GFLAGS),
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	/* aclk_peri gates */
70662306a36Sopenharmony_ci	GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 2, GFLAGS),
70762306a36Sopenharmony_ci	GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK3288_CLKGATE_CON(6), 3, GFLAGS),
70862306a36Sopenharmony_ci	GATE(0, "aclk_peri_niu", "aclk_peri", 0, RK3288_CLKGATE_CON(7), 11, GFLAGS),
70962306a36Sopenharmony_ci	GATE(ACLK_MMU, "aclk_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(8), 12, GFLAGS),
71062306a36Sopenharmony_ci	GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 0, GFLAGS),
71162306a36Sopenharmony_ci	GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 2, GFLAGS),
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci	/* hclk_peri gates */
71462306a36Sopenharmony_ci	GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 0, GFLAGS),
71562306a36Sopenharmony_ci	GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 4, GFLAGS),
71662306a36Sopenharmony_ci	GATE(HCLK_USBHOST0, "hclk_host0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 6, GFLAGS),
71762306a36Sopenharmony_ci	GATE(HCLK_USBHOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 7, GFLAGS),
71862306a36Sopenharmony_ci	GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 8, GFLAGS),
71962306a36Sopenharmony_ci	GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 9, GFLAGS),
72062306a36Sopenharmony_ci	GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 10, GFLAGS),
72162306a36Sopenharmony_ci	GATE(0, "hclk_emem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 12, GFLAGS),
72262306a36Sopenharmony_ci	GATE(0, "hclk_mem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 13, GFLAGS),
72362306a36Sopenharmony_ci	GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 14, GFLAGS),
72462306a36Sopenharmony_ci	GATE(HCLK_NANDC1, "hclk_nandc1", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 15, GFLAGS),
72562306a36Sopenharmony_ci	GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 8, GFLAGS),
72662306a36Sopenharmony_ci	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 3, GFLAGS),
72762306a36Sopenharmony_ci	GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 4, GFLAGS),
72862306a36Sopenharmony_ci	GATE(HCLK_SDIO1, "hclk_sdio1", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 5, GFLAGS),
72962306a36Sopenharmony_ci	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 6, GFLAGS),
73062306a36Sopenharmony_ci	GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 7, GFLAGS),
73162306a36Sopenharmony_ci	GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 5, GFLAGS),
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_ci	/* pclk_peri gates */
73462306a36Sopenharmony_ci	GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 1, GFLAGS),
73562306a36Sopenharmony_ci	GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 4, GFLAGS),
73662306a36Sopenharmony_ci	GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 5, GFLAGS),
73762306a36Sopenharmony_ci	GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 6, GFLAGS),
73862306a36Sopenharmony_ci	GATE(PCLK_PS2C, "pclk_ps2c", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 7, GFLAGS),
73962306a36Sopenharmony_ci	GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 8, GFLAGS),
74062306a36Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 9, GFLAGS),
74162306a36Sopenharmony_ci	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 15, GFLAGS),
74262306a36Sopenharmony_ci	GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 11, GFLAGS),
74362306a36Sopenharmony_ci	GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS),
74462306a36Sopenharmony_ci	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 13, GFLAGS),
74562306a36Sopenharmony_ci	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 14, GFLAGS),
74662306a36Sopenharmony_ci	GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 1, GFLAGS),
74762306a36Sopenharmony_ci	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 2, GFLAGS),
74862306a36Sopenharmony_ci	GATE(PCLK_SIM, "pclk_sim", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 3, GFLAGS),
74962306a36Sopenharmony_ci	GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 0, GFLAGS),
75062306a36Sopenharmony_ci	GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3288_CLKGATE_CON(8), 1, GFLAGS),
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci	GATE(SCLK_LCDC_PWM0, "sclk_lcdc_pwm0", "xin24m", 0, RK3288_CLKGATE_CON(13), 10, GFLAGS),
75362306a36Sopenharmony_ci	GATE(SCLK_LCDC_PWM1, "sclk_lcdc_pwm1", "xin24m", 0, RK3288_CLKGATE_CON(13), 11, GFLAGS),
75462306a36Sopenharmony_ci	GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3288_CLKGATE_CON(5), 9, GFLAGS),
75562306a36Sopenharmony_ci	GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK3288_CLKGATE_CON(5), 10, GFLAGS),
75662306a36Sopenharmony_ci	GATE(SCLK_MIPIDSI_24M, "sclk_mipidsi_24m", "xin24m", 0, RK3288_CLKGATE_CON(5), 15, GFLAGS),
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	/* sclk_gpu gates */
75962306a36Sopenharmony_ci	GATE(ACLK_GPU, "aclk_gpu", "sclk_gpu", 0, RK3288_CLKGATE_CON(18), 0, GFLAGS),
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_ci	/* pclk_pd_alive gates */
76262306a36Sopenharmony_ci	GATE(PCLK_GPIO8, "pclk_gpio8", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 8, GFLAGS),
76362306a36Sopenharmony_ci	GATE(PCLK_GPIO7, "pclk_gpio7", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 7, GFLAGS),
76462306a36Sopenharmony_ci	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 1, GFLAGS),
76562306a36Sopenharmony_ci	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 2, GFLAGS),
76662306a36Sopenharmony_ci	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 3, GFLAGS),
76762306a36Sopenharmony_ci	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 4, GFLAGS),
76862306a36Sopenharmony_ci	GATE(PCLK_GPIO5, "pclk_gpio5", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 5, GFLAGS),
76962306a36Sopenharmony_ci	GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 6, GFLAGS),
77062306a36Sopenharmony_ci	GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(14), 11, GFLAGS),
77162306a36Sopenharmony_ci	GATE(0, "pclk_alive_niu", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 12, GFLAGS),
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	/* Watchdog pclk is controlled by RK3288_SGRF_SOC_CON0[1]. */
77462306a36Sopenharmony_ci	SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"),
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_ci	/* pclk_pd_pmu gates */
77762306a36Sopenharmony_ci	GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 0, GFLAGS),
77862306a36Sopenharmony_ci	GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 1, GFLAGS),
77962306a36Sopenharmony_ci	GATE(0, "pclk_pmu_niu", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 2, GFLAGS),
78062306a36Sopenharmony_ci	GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 3, GFLAGS),
78162306a36Sopenharmony_ci	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 4, GFLAGS),
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	/* hclk_vio gates */
78462306a36Sopenharmony_ci	GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 1, GFLAGS),
78562306a36Sopenharmony_ci	GATE(HCLK_VOP0, "hclk_vop0", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 6, GFLAGS),
78662306a36Sopenharmony_ci	GATE(HCLK_VOP1, "hclk_vop1", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 8, GFLAGS),
78762306a36Sopenharmony_ci	GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(15), 9, GFLAGS),
78862306a36Sopenharmony_ci	GATE(HCLK_VIO_NIU, "hclk_vio_niu", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 10, GFLAGS),
78962306a36Sopenharmony_ci	GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 15, GFLAGS),
79062306a36Sopenharmony_ci	GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 3, GFLAGS),
79162306a36Sopenharmony_ci	GATE(HCLK_ISP, "hclk_isp", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 1, GFLAGS),
79262306a36Sopenharmony_ci	GATE(HCLK_VIO2_H2P, "hclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 10, GFLAGS),
79362306a36Sopenharmony_ci	GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 4, GFLAGS),
79462306a36Sopenharmony_ci	GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 5, GFLAGS),
79562306a36Sopenharmony_ci	GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 6, GFLAGS),
79662306a36Sopenharmony_ci	GATE(PCLK_LVDS_PHY, "pclk_lvds_phy", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 7, GFLAGS),
79762306a36Sopenharmony_ci	GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 8, GFLAGS),
79862306a36Sopenharmony_ci	GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 9, GFLAGS),
79962306a36Sopenharmony_ci	GATE(PCLK_VIO2_H2P, "pclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 11, GFLAGS),
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_ci	/* aclk_vio0 gates */
80262306a36Sopenharmony_ci	GATE(ACLK_VOP0, "aclk_vop0", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 5, GFLAGS),
80362306a36Sopenharmony_ci	GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 2, GFLAGS),
80462306a36Sopenharmony_ci	GATE(ACLK_VIO0_NIU, "aclk_vio0_niu", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 11, GFLAGS),
80562306a36Sopenharmony_ci	GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 14, GFLAGS),
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_ci	/* aclk_vio1 gates */
80862306a36Sopenharmony_ci	GATE(ACLK_VOP1, "aclk_vop1", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 7, GFLAGS),
80962306a36Sopenharmony_ci	GATE(ACLK_ISP, "aclk_isp", "aclk_vio1", 0, RK3288_CLKGATE_CON(16), 2, GFLAGS),
81062306a36Sopenharmony_ci	GATE(ACLK_VIO1_NIU, "aclk_vio1_niu", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 12, GFLAGS),
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci	/* aclk_rga_pre gates */
81362306a36Sopenharmony_ci	GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 0, GFLAGS),
81462306a36Sopenharmony_ci	GATE(ACLK_RGA_NIU, "aclk_rga_niu", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 13, GFLAGS),
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci	/*
81762306a36Sopenharmony_ci	 * Other ungrouped clocks.
81862306a36Sopenharmony_ci	 */
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci	GATE(0, "pclk_vip_in", "ext_vip", 0, RK3288_CLKGATE_CON(16), 0, GFLAGS),
82162306a36Sopenharmony_ci	INVERTER(0, "pclk_vip", "pclk_vip_in", RK3288_CLKSEL_CON(29), 4, IFLAGS),
82262306a36Sopenharmony_ci	GATE(PCLK_ISP_IN, "pclk_isp_in", "ext_isp", 0, RK3288_CLKGATE_CON(16), 3, GFLAGS),
82362306a36Sopenharmony_ci	INVERTER(0, "pclk_isp", "pclk_isp_in", RK3288_CLKSEL_CON(29), 3, IFLAGS),
82462306a36Sopenharmony_ci};
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288w_hclkvio_branch[] __initdata = {
82762306a36Sopenharmony_ci	DIV(0, "hclk_vio", "aclk_vio1", 0,
82862306a36Sopenharmony_ci			RK3288_CLKSEL_CON(28), 8, 5, DFLAGS),
82962306a36Sopenharmony_ci};
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3288_hclkvio_branch[] __initdata = {
83262306a36Sopenharmony_ci	DIV(0, "hclk_vio", "aclk_vio0", 0,
83362306a36Sopenharmony_ci			RK3288_CLKSEL_CON(28), 8, 5, DFLAGS),
83462306a36Sopenharmony_ci};
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_cistatic const char *const rk3288_critical_clocks[] __initconst = {
83762306a36Sopenharmony_ci	"aclk_cpu",
83862306a36Sopenharmony_ci	"aclk_peri",
83962306a36Sopenharmony_ci	"aclk_peri_niu",
84062306a36Sopenharmony_ci	"aclk_vio0_niu",
84162306a36Sopenharmony_ci	"aclk_vio1_niu",
84262306a36Sopenharmony_ci	"aclk_rga_niu",
84362306a36Sopenharmony_ci	"hclk_peri",
84462306a36Sopenharmony_ci	"hclk_vio_niu",
84562306a36Sopenharmony_ci	"pclk_alive_niu",
84662306a36Sopenharmony_ci	"pclk_pd_pmu",
84762306a36Sopenharmony_ci	"pclk_pmu_niu",
84862306a36Sopenharmony_ci	"pmu_hclk_otg0",
84962306a36Sopenharmony_ci	/* pwm-regulators on some boards, so handoff-critical later */
85062306a36Sopenharmony_ci	"pclk_rkpwm",
85162306a36Sopenharmony_ci};
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_cistatic void __iomem *rk3288_cru_base;
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci/*
85662306a36Sopenharmony_ci * Some CRU registers will be reset in maskrom when the system
85762306a36Sopenharmony_ci * wakes up from fastboot.
85862306a36Sopenharmony_ci * So save them before suspend, restore them after resume.
85962306a36Sopenharmony_ci */
86062306a36Sopenharmony_cistatic const int rk3288_saved_cru_reg_ids[] = {
86162306a36Sopenharmony_ci	RK3288_MODE_CON,
86262306a36Sopenharmony_ci	RK3288_CLKSEL_CON(0),
86362306a36Sopenharmony_ci	RK3288_CLKSEL_CON(1),
86462306a36Sopenharmony_ci	RK3288_CLKSEL_CON(10),
86562306a36Sopenharmony_ci	RK3288_CLKSEL_CON(33),
86662306a36Sopenharmony_ci	RK3288_CLKSEL_CON(37),
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci	/* We turn aclk_dmac1 on for suspend; this will restore it */
86962306a36Sopenharmony_ci	RK3288_CLKGATE_CON(10),
87062306a36Sopenharmony_ci};
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_cistatic u32 rk3288_saved_cru_regs[ARRAY_SIZE(rk3288_saved_cru_reg_ids)];
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_cistatic int rk3288_clk_suspend(void)
87562306a36Sopenharmony_ci{
87662306a36Sopenharmony_ci	int i, reg_id;
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rk3288_saved_cru_reg_ids); i++) {
87962306a36Sopenharmony_ci		reg_id = rk3288_saved_cru_reg_ids[i];
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci		rk3288_saved_cru_regs[i] =
88262306a36Sopenharmony_ci				readl_relaxed(rk3288_cru_base + reg_id);
88362306a36Sopenharmony_ci	}
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci	/*
88662306a36Sopenharmony_ci	 * Going into deep sleep (specifically setting PMU_CLR_DMA in
88762306a36Sopenharmony_ci	 * RK3288_PMU_PWRMODE_CON1) appears to fail unless
88862306a36Sopenharmony_ci	 * "aclk_dmac1" is on.
88962306a36Sopenharmony_ci	 */
89062306a36Sopenharmony_ci	writel_relaxed(1 << (12 + 16),
89162306a36Sopenharmony_ci		       rk3288_cru_base + RK3288_CLKGATE_CON(10));
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_ci	/*
89462306a36Sopenharmony_ci	 * Switch PLLs other than DPLL (for SDRAM) to slow mode to
89562306a36Sopenharmony_ci	 * avoid crashes on resume. The Mask ROM on the system will
89662306a36Sopenharmony_ci	 * put APLL, CPLL, and GPLL into slow mode at resume time
89762306a36Sopenharmony_ci	 * anyway (which is why we restore them), but we might not
89862306a36Sopenharmony_ci	 * even make it to the Mask ROM if this isn't done at suspend
89962306a36Sopenharmony_ci	 * time.
90062306a36Sopenharmony_ci	 *
90162306a36Sopenharmony_ci	 * NOTE: only APLL truly matters here, but we'll do them all.
90262306a36Sopenharmony_ci	 */
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_ci	writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON);
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci	return 0;
90762306a36Sopenharmony_ci}
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic void rk3288_clk_resume(void)
91062306a36Sopenharmony_ci{
91162306a36Sopenharmony_ci	int i, reg_id;
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_ci	for (i = ARRAY_SIZE(rk3288_saved_cru_reg_ids) - 1; i >= 0; i--) {
91462306a36Sopenharmony_ci		reg_id = rk3288_saved_cru_reg_ids[i];
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_ci		writel_relaxed(rk3288_saved_cru_regs[i] | 0xffff0000,
91762306a36Sopenharmony_ci			       rk3288_cru_base + reg_id);
91862306a36Sopenharmony_ci	}
91962306a36Sopenharmony_ci}
92062306a36Sopenharmony_ci
92162306a36Sopenharmony_cistatic void rk3288_clk_shutdown(void)
92262306a36Sopenharmony_ci{
92362306a36Sopenharmony_ci	writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON);
92462306a36Sopenharmony_ci}
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_cistatic struct syscore_ops rk3288_clk_syscore_ops = {
92762306a36Sopenharmony_ci	.suspend = rk3288_clk_suspend,
92862306a36Sopenharmony_ci	.resume = rk3288_clk_resume,
92962306a36Sopenharmony_ci};
93062306a36Sopenharmony_ci
93162306a36Sopenharmony_cistatic void __init rk3288_common_init(struct device_node *np,
93262306a36Sopenharmony_ci				      enum rk3288_variant soc)
93362306a36Sopenharmony_ci{
93462306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci	rk3288_cru_base = of_iomap(np, 0);
93762306a36Sopenharmony_ci	if (!rk3288_cru_base) {
93862306a36Sopenharmony_ci		pr_err("%s: could not map cru region\n", __func__);
93962306a36Sopenharmony_ci		return;
94062306a36Sopenharmony_ci	}
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_ci	ctx = rockchip_clk_init(np, rk3288_cru_base, CLK_NR_CLKS);
94362306a36Sopenharmony_ci	if (IS_ERR(ctx)) {
94462306a36Sopenharmony_ci		pr_err("%s: rockchip clk init failed\n", __func__);
94562306a36Sopenharmony_ci		iounmap(rk3288_cru_base);
94662306a36Sopenharmony_ci		return;
94762306a36Sopenharmony_ci	}
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	rockchip_clk_register_plls(ctx, rk3288_pll_clks,
95062306a36Sopenharmony_ci				   ARRAY_SIZE(rk3288_pll_clks),
95162306a36Sopenharmony_ci				   RK3288_GRF_SOC_STATUS1);
95262306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, rk3288_clk_branches,
95362306a36Sopenharmony_ci				  ARRAY_SIZE(rk3288_clk_branches));
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_ci	if (soc == RK3288W_CRU)
95662306a36Sopenharmony_ci		rockchip_clk_register_branches(ctx, rk3288w_hclkvio_branch,
95762306a36Sopenharmony_ci					       ARRAY_SIZE(rk3288w_hclkvio_branch));
95862306a36Sopenharmony_ci	else
95962306a36Sopenharmony_ci		rockchip_clk_register_branches(ctx, rk3288_hclkvio_branch,
96062306a36Sopenharmony_ci					       ARRAY_SIZE(rk3288_hclkvio_branch));
96162306a36Sopenharmony_ci
96262306a36Sopenharmony_ci	rockchip_clk_protect_critical(rk3288_critical_clocks,
96362306a36Sopenharmony_ci				      ARRAY_SIZE(rk3288_critical_clocks));
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
96662306a36Sopenharmony_ci			mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
96762306a36Sopenharmony_ci			&rk3288_cpuclk_data, rk3288_cpuclk_rates,
96862306a36Sopenharmony_ci			ARRAY_SIZE(rk3288_cpuclk_rates));
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci	rockchip_register_softrst(np, 12,
97162306a36Sopenharmony_ci				  rk3288_cru_base + RK3288_SOFTRST_CON(0),
97262306a36Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_ci	rockchip_register_restart_notifier(ctx, RK3288_GLB_SRST_FST,
97562306a36Sopenharmony_ci					   rk3288_clk_shutdown);
97662306a36Sopenharmony_ci	register_syscore_ops(&rk3288_clk_syscore_ops);
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
97962306a36Sopenharmony_ci}
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_cistatic void __init rk3288_clk_init(struct device_node *np)
98262306a36Sopenharmony_ci{
98362306a36Sopenharmony_ci	rk3288_common_init(np, RK3288_CRU);
98462306a36Sopenharmony_ci}
98562306a36Sopenharmony_ciCLK_OF_DECLARE(rk3288_cru, "rockchip,rk3288-cru", rk3288_clk_init);
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_cistatic void __init rk3288w_clk_init(struct device_node *np)
98862306a36Sopenharmony_ci{
98962306a36Sopenharmony_ci	rk3288_common_init(np, RK3288W_CRU);
99062306a36Sopenharmony_ci}
99162306a36Sopenharmony_ciCLK_OF_DECLARE(rk3288w_cru, "rockchip,rk3288w-cru", rk3288w_clk_init);
992