162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2015 Rockchip Electronics Co. Ltd. 462306a36Sopenharmony_ci * Author: Xing Zheng <zhengxing@rock-chips.com> 562306a36Sopenharmony_ci * Jeffy Chen <jeffy.chen@rock-chips.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/of_address.h> 1262306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1362306a36Sopenharmony_ci#include <dt-bindings/clock/rk3228-cru.h> 1462306a36Sopenharmony_ci#include "clk.h" 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#define RK3228_GRF_SOC_STATUS0 0x480 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cienum rk3228_plls { 1962306a36Sopenharmony_ci apll, dpll, cpll, gpll, 2062306a36Sopenharmony_ci}; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3228_pll_rates[] = { 2362306a36Sopenharmony_ci /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 2462306a36Sopenharmony_ci RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0), 2562306a36Sopenharmony_ci RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0), 2662306a36Sopenharmony_ci RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0), 2762306a36Sopenharmony_ci RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0), 2862306a36Sopenharmony_ci RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0), 2962306a36Sopenharmony_ci RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0), 3062306a36Sopenharmony_ci RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0), 3162306a36Sopenharmony_ci RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0), 3262306a36Sopenharmony_ci RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0), 3362306a36Sopenharmony_ci RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0), 3462306a36Sopenharmony_ci RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0), 3562306a36Sopenharmony_ci RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0), 3662306a36Sopenharmony_ci RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0), 3762306a36Sopenharmony_ci RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0), 3862306a36Sopenharmony_ci RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0), 3962306a36Sopenharmony_ci RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0), 4062306a36Sopenharmony_ci RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0), 4162306a36Sopenharmony_ci RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0), 4262306a36Sopenharmony_ci RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0), 4362306a36Sopenharmony_ci RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0), 4462306a36Sopenharmony_ci RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0), 4562306a36Sopenharmony_ci RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0), 4662306a36Sopenharmony_ci RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0), 4762306a36Sopenharmony_ci RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0), 4862306a36Sopenharmony_ci RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0), 4962306a36Sopenharmony_ci RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0), 5062306a36Sopenharmony_ci RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0), 5162306a36Sopenharmony_ci RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0), 5262306a36Sopenharmony_ci RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0), 5362306a36Sopenharmony_ci RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0), 5462306a36Sopenharmony_ci RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0), 5562306a36Sopenharmony_ci RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0), 5662306a36Sopenharmony_ci RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0), 5762306a36Sopenharmony_ci RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0), 5862306a36Sopenharmony_ci RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0), 5962306a36Sopenharmony_ci RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0), 6062306a36Sopenharmony_ci RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0), 6162306a36Sopenharmony_ci RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0), 6262306a36Sopenharmony_ci RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0), 6362306a36Sopenharmony_ci RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0), 6462306a36Sopenharmony_ci RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0), 6562306a36Sopenharmony_ci RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0), 6662306a36Sopenharmony_ci { /* sentinel */ }, 6762306a36Sopenharmony_ci}; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci#define RK3228_DIV_CPU_MASK 0x1f 7062306a36Sopenharmony_ci#define RK3228_DIV_CPU_SHIFT 8 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci#define RK3228_DIV_PERI_MASK 0xf 7362306a36Sopenharmony_ci#define RK3228_DIV_PERI_SHIFT 0 7462306a36Sopenharmony_ci#define RK3228_DIV_ACLK_MASK 0x7 7562306a36Sopenharmony_ci#define RK3228_DIV_ACLK_SHIFT 4 7662306a36Sopenharmony_ci#define RK3228_DIV_HCLK_MASK 0x3 7762306a36Sopenharmony_ci#define RK3228_DIV_HCLK_SHIFT 8 7862306a36Sopenharmony_ci#define RK3228_DIV_PCLK_MASK 0x7 7962306a36Sopenharmony_ci#define RK3228_DIV_PCLK_SHIFT 12 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci#define RK3228_CLKSEL1(_core_aclk_div, _core_peri_div) \ 8262306a36Sopenharmony_ci { \ 8362306a36Sopenharmony_ci .reg = RK2928_CLKSEL_CON(1), \ 8462306a36Sopenharmony_ci .val = HIWORD_UPDATE(_core_peri_div, RK3228_DIV_PERI_MASK, \ 8562306a36Sopenharmony_ci RK3228_DIV_PERI_SHIFT) | \ 8662306a36Sopenharmony_ci HIWORD_UPDATE(_core_aclk_div, RK3228_DIV_ACLK_MASK, \ 8762306a36Sopenharmony_ci RK3228_DIV_ACLK_SHIFT), \ 8862306a36Sopenharmony_ci} 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci#define RK3228_CPUCLK_RATE(_prate, _core_aclk_div, _core_peri_div) \ 9162306a36Sopenharmony_ci { \ 9262306a36Sopenharmony_ci .prate = _prate, \ 9362306a36Sopenharmony_ci .divs = { \ 9462306a36Sopenharmony_ci RK3228_CLKSEL1(_core_aclk_div, _core_peri_div), \ 9562306a36Sopenharmony_ci }, \ 9662306a36Sopenharmony_ci } 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3228_cpuclk_rates[] __initdata = { 9962306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1800000000, 1, 7), 10062306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1704000000, 1, 7), 10162306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1608000000, 1, 7), 10262306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1512000000, 1, 7), 10362306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1488000000, 1, 5), 10462306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1464000000, 1, 5), 10562306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1416000000, 1, 5), 10662306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1392000000, 1, 5), 10762306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1296000000, 1, 5), 10862306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1200000000, 1, 5), 10962306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1104000000, 1, 5), 11062306a36Sopenharmony_ci RK3228_CPUCLK_RATE(1008000000, 1, 5), 11162306a36Sopenharmony_ci RK3228_CPUCLK_RATE(912000000, 1, 5), 11262306a36Sopenharmony_ci RK3228_CPUCLK_RATE(816000000, 1, 3), 11362306a36Sopenharmony_ci RK3228_CPUCLK_RATE(696000000, 1, 3), 11462306a36Sopenharmony_ci RK3228_CPUCLK_RATE(600000000, 1, 3), 11562306a36Sopenharmony_ci RK3228_CPUCLK_RATE(408000000, 1, 1), 11662306a36Sopenharmony_ci RK3228_CPUCLK_RATE(312000000, 1, 1), 11762306a36Sopenharmony_ci RK3228_CPUCLK_RATE(216000000, 1, 1), 11862306a36Sopenharmony_ci RK3228_CPUCLK_RATE(96000000, 1, 1), 11962306a36Sopenharmony_ci}; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3228_cpuclk_data = { 12262306a36Sopenharmony_ci .core_reg[0] = RK2928_CLKSEL_CON(0), 12362306a36Sopenharmony_ci .div_core_shift[0] = 0, 12462306a36Sopenharmony_ci .div_core_mask[0] = 0x1f, 12562306a36Sopenharmony_ci .num_cores = 1, 12662306a36Sopenharmony_ci .mux_core_alt = 1, 12762306a36Sopenharmony_ci .mux_core_main = 0, 12862306a36Sopenharmony_ci .mux_core_shift = 6, 12962306a36Sopenharmony_ci .mux_core_mask = 0x1, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ciPNAME(mux_pll_p) = { "clk_24m", "xin24m" }; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr", "apll_ddr" }; 13562306a36Sopenharmony_ciPNAME(mux_armclk_p) = { "apll_core", "gpll_core", "dpll_core" }; 13662306a36Sopenharmony_ciPNAME(mux_usb480m_phy_p) = { "usb480m_phy0", "usb480m_phy1" }; 13762306a36Sopenharmony_ciPNAME(mux_usb480m_p) = { "usb480m_phy", "xin24m" }; 13862306a36Sopenharmony_ciPNAME(mux_hdmiphy_p) = { "hdmiphy_phy", "xin24m" }; 13962306a36Sopenharmony_ciPNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu", "hdmiphy_aclk_cpu" }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ciPNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "hdmiphy", "usb480m" }; 14262306a36Sopenharmony_ciPNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "hdmiphy" }; 14362306a36Sopenharmony_ciPNAME(mux_pll_src_2plls_p) = { "cpll", "gpll" }; 14462306a36Sopenharmony_ciPNAME(mux_sclk_hdmi_cec_p) = { "cpll", "gpll", "xin24m" }; 14562306a36Sopenharmony_ciPNAME(mux_aclk_peri_src_p) = { "cpll_peri", "gpll_peri", "hdmiphy_peri" }; 14662306a36Sopenharmony_ciPNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "usb480m" }; 14762306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "usb480m" }; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ciPNAME(mux_sclk_rga_p) = { "gpll", "cpll", "sclk_rga_src" }; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ciPNAME(mux_sclk_vop_src_p) = { "gpll_vop", "cpll_vop" }; 15262306a36Sopenharmony_ciPNAME(mux_dclk_vop_p) = { "hdmiphy", "sclk_vop_pre" }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ciPNAME(mux_i2s0_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" }; 15562306a36Sopenharmony_ciPNAME(mux_i2s1_pre_p) = { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" }; 15662306a36Sopenharmony_ciPNAME(mux_i2s_out_p) = { "i2s1_pre", "xin12m" }; 15762306a36Sopenharmony_ciPNAME(mux_i2s2_p) = { "i2s2_src", "i2s2_frac", "xin12m" }; 15862306a36Sopenharmony_ciPNAME(mux_sclk_spdif_p) = { "sclk_spdif_src", "spdif_frac", "xin12m" }; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ciPNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" }; 16162306a36Sopenharmony_ciPNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" }; 16262306a36Sopenharmony_ciPNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" }; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ciPNAME(mux_sclk_mac_extclk_p) = { "ext_gmac", "phy_50m_out" }; 16562306a36Sopenharmony_ciPNAME(mux_sclk_gmac_pre_p) = { "sclk_gmac_src", "sclk_mac_extclk" }; 16662306a36Sopenharmony_ciPNAME(mux_sclk_macphy_p) = { "sclk_gmac_src", "ext_gmac" }; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3228_pll_clks[] __initdata = { 16962306a36Sopenharmony_ci [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0), 17062306a36Sopenharmony_ci RK2928_MODE_CON, 0, 7, 0, rk3228_pll_rates), 17162306a36Sopenharmony_ci [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(3), 17262306a36Sopenharmony_ci RK2928_MODE_CON, 4, 6, 0, NULL), 17362306a36Sopenharmony_ci [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6), 17462306a36Sopenharmony_ci RK2928_MODE_CON, 8, 8, 0, NULL), 17562306a36Sopenharmony_ci [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(9), 17662306a36Sopenharmony_ci RK2928_MODE_CON, 12, 9, ROCKCHIP_PLL_SYNC_RATE, rk3228_pll_rates), 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 18062306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 18162306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_i2s0_fracmux __initdata = 18462306a36Sopenharmony_ci MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT, 18562306a36Sopenharmony_ci RK2928_CLKSEL_CON(9), 8, 2, MFLAGS); 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_i2s1_fracmux __initdata = 18862306a36Sopenharmony_ci MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT, 18962306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 8, 2, MFLAGS); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_i2s2_fracmux __initdata = 19262306a36Sopenharmony_ci MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT, 19362306a36Sopenharmony_ci RK2928_CLKSEL_CON(16), 8, 2, MFLAGS); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_spdif_fracmux __initdata = 19662306a36Sopenharmony_ci MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT, 19762306a36Sopenharmony_ci RK2928_CLKSEL_CON(6), 8, 2, MFLAGS); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_uart0_fracmux __initdata = 20062306a36Sopenharmony_ci MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 20162306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 8, 2, MFLAGS); 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_uart1_fracmux __initdata = 20462306a36Sopenharmony_ci MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 20562306a36Sopenharmony_ci RK2928_CLKSEL_CON(14), 8, 2, MFLAGS); 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_uart2_fracmux __initdata = 20862306a36Sopenharmony_ci MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 20962306a36Sopenharmony_ci RK2928_CLKSEL_CON(15), 8, 2, MFLAGS); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3228_clk_branches[] __initdata = { 21262306a36Sopenharmony_ci /* 21362306a36Sopenharmony_ci * Clock-Architecture Diagram 1 21462306a36Sopenharmony_ci */ 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED, 21762306a36Sopenharmony_ci RK2928_CLKSEL_CON(4), 8, 5, DFLAGS), 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci /* PD_DDR */ 22062306a36Sopenharmony_ci GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED, 22162306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 2, GFLAGS), 22262306a36Sopenharmony_ci GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED, 22362306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 2, GFLAGS), 22462306a36Sopenharmony_ci GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED, 22562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 2, GFLAGS), 22662306a36Sopenharmony_ci COMPOSITE(0, "ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED, 22762306a36Sopenharmony_ci RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 22862306a36Sopenharmony_ci RK2928_CLKGATE_CON(7), 1, GFLAGS), 22962306a36Sopenharmony_ci GATE(0, "ddrc", "ddrphy_pre", CLK_IGNORE_UNUSED, 23062306a36Sopenharmony_ci RK2928_CLKGATE_CON(8), 5, GFLAGS), 23162306a36Sopenharmony_ci FACTOR_GATE(0, "ddrphy", "ddrphy4x", CLK_IGNORE_UNUSED, 1, 4, 23262306a36Sopenharmony_ci RK2928_CLKGATE_CON(7), 0, GFLAGS), 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* PD_CORE */ 23562306a36Sopenharmony_ci GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED, 23662306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 6, GFLAGS), 23762306a36Sopenharmony_ci GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED, 23862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 6, GFLAGS), 23962306a36Sopenharmony_ci GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED, 24062306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 6, GFLAGS), 24162306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED, 24262306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 24362306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 1, GFLAGS), 24462306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED, 24562306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 24662306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 0, GFLAGS), 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci /* PD_MISC */ 24962306a36Sopenharmony_ci MUX(SCLK_HDMI_PHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT, 25062306a36Sopenharmony_ci RK2928_MISC_CON, 13, 1, MFLAGS), 25162306a36Sopenharmony_ci MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT, 25262306a36Sopenharmony_ci RK2928_MISC_CON, 14, 1, MFLAGS), 25362306a36Sopenharmony_ci MUX(0, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 25462306a36Sopenharmony_ci RK2928_MISC_CON, 15, 1, MFLAGS), 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci /* PD_BUS */ 25762306a36Sopenharmony_ci GATE(0, "hdmiphy_aclk_cpu", "hdmiphy", CLK_IGNORE_UNUSED, 25862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 1, GFLAGS), 25962306a36Sopenharmony_ci GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED, 26062306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 1, GFLAGS), 26162306a36Sopenharmony_ci GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED, 26262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 1, GFLAGS), 26362306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0, 26462306a36Sopenharmony_ci RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS), 26562306a36Sopenharmony_ci GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", 0, 26662306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 0, GFLAGS), 26762306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", 0, 26862306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 8, 2, DFLAGS, 26962306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 1, GFLAGS), 27062306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_bus_src", "aclk_cpu_src", 0, 27162306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 12, 3, DFLAGS, 27262306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 2, GFLAGS), 27362306a36Sopenharmony_ci GATE(PCLK_CPU, "pclk_cpu", "pclk_bus_src", 0, 27462306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 3, GFLAGS), 27562306a36Sopenharmony_ci GATE(0, "pclk_phy_pre", "pclk_bus_src", 0, 27662306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 4, GFLAGS), 27762306a36Sopenharmony_ci GATE(0, "pclk_ddr_pre", "pclk_bus_src", 0, 27862306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 13, GFLAGS), 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci /* PD_VIDEO */ 28162306a36Sopenharmony_ci COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_pll_src_4plls_p, 0, 28262306a36Sopenharmony_ci RK2928_CLKSEL_CON(32), 5, 2, MFLAGS, 0, 5, DFLAGS, 28362306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 11, GFLAGS), 28462306a36Sopenharmony_ci FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4, 28562306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 4, GFLAGS), 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0, 28862306a36Sopenharmony_ci RK2928_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS, 28962306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 2, GFLAGS), 29062306a36Sopenharmony_ci FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4, 29162306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 5, GFLAGS), 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0, 29462306a36Sopenharmony_ci RK2928_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS, 29562306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 3, GFLAGS), 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_pll_src_4plls_p, 0, 29862306a36Sopenharmony_ci RK2928_CLKSEL_CON(34), 13, 2, MFLAGS, 8, 5, DFLAGS, 29962306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 4, GFLAGS), 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci /* PD_VIO */ 30262306a36Sopenharmony_ci COMPOSITE(ACLK_IEP_PRE, "aclk_iep_pre", mux_pll_src_4plls_p, 0, 30362306a36Sopenharmony_ci RK2928_CLKSEL_CON(31), 5, 2, MFLAGS, 0, 5, DFLAGS, 30462306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 0, GFLAGS), 30562306a36Sopenharmony_ci DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_iep_pre", 0, 30662306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 0, 5, DFLAGS), 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci COMPOSITE(ACLK_HDCP_PRE, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0, 30962306a36Sopenharmony_ci RK2928_CLKSEL_CON(31), 13, 2, MFLAGS, 8, 5, DFLAGS, 31062306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 4, GFLAGS), 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, 0, 31362306a36Sopenharmony_ci RK2928_CLKSEL_CON(33), 13, 2, MFLAGS), 31462306a36Sopenharmony_ci COMPOSITE_NOMUX(ACLK_RGA_PRE, "aclk_rga_pre", "sclk_rga_src", 0, 31562306a36Sopenharmony_ci RK2928_CLKSEL_CON(33), 8, 5, DFLAGS, 31662306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 2, GFLAGS), 31762306a36Sopenharmony_ci COMPOSITE(SCLK_RGA, "sclk_rga", mux_sclk_rga_p, 0, 31862306a36Sopenharmony_ci RK2928_CLKSEL_CON(22), 5, 2, MFLAGS, 0, 5, DFLAGS, 31962306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 6, GFLAGS), 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_pll_src_4plls_p, 0, 32262306a36Sopenharmony_ci RK2928_CLKSEL_CON(33), 5, 2, MFLAGS, 0, 5, DFLAGS, 32362306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 1, GFLAGS), 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_3plls_p, 0, 32662306a36Sopenharmony_ci RK2928_CLKSEL_CON(23), 14, 2, MFLAGS, 8, 6, DFLAGS, 32762306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 5, GFLAGS), 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0, 33062306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 7, GFLAGS), 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0, 33362306a36Sopenharmony_ci RK2928_CLKSEL_CON(21), 14, 2, MFLAGS, 0, 14, DFLAGS, 33462306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 8, GFLAGS), 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci /* PD_PERI */ 33762306a36Sopenharmony_ci GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED, 33862306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 0, GFLAGS), 33962306a36Sopenharmony_ci GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED, 34062306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 0, GFLAGS), 34162306a36Sopenharmony_ci GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED, 34262306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 0, GFLAGS), 34362306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0, 34462306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 10, 2, MFLAGS, 0, 5, DFLAGS), 34562306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0, 34662306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 12, 3, DFLAGS, 34762306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 2, GFLAGS), 34862306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0, 34962306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 8, 2, DFLAGS, 35062306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 1, GFLAGS), 35162306a36Sopenharmony_ci GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0, 35262306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 0, GFLAGS), 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, 35562306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 5, GFLAGS), 35662306a36Sopenharmony_ci GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, 35762306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 6, GFLAGS), 35862306a36Sopenharmony_ci GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, 35962306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 7, GFLAGS), 36062306a36Sopenharmony_ci GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, 36162306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 8, GFLAGS), 36262306a36Sopenharmony_ci GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, 36362306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 9, GFLAGS), 36462306a36Sopenharmony_ci GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, 36562306a36Sopenharmony_ci RK2928_CLKGATE_CON(6), 10, GFLAGS), 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0, 36862306a36Sopenharmony_ci RK2928_CLKSEL_CON(24), 5, 1, MFLAGS, 0, 5, DFLAGS, 36962306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 7, GFLAGS), 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_2plls_p, 0, 37262306a36Sopenharmony_ci RK2928_CLKSEL_CON(22), 15, 1, MFLAGS, 8, 5, DFLAGS, 37362306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 6, GFLAGS), 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci GATE(SCLK_HSADC, "sclk_hsadc", "ext_hsadc", 0, 37662306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 12, GFLAGS), 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0, 37962306a36Sopenharmony_ci RK2928_CLKSEL_CON(23), 5, 2, MFLAGS, 0, 6, DFLAGS, 38062306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 15, GFLAGS), 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0, 38362306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 8, DFLAGS, 38462306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 11, GFLAGS), 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_SDIO_SRC, "sclk_sdio_src", mux_mmc_src_p, 0, 38762306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 10, 2, MFLAGS, 38862306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 13, GFLAGS), 38962306a36Sopenharmony_ci DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0, 39062306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 0, 8, DFLAGS), 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0, 39362306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 12, 2, MFLAGS, 39462306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 14, GFLAGS), 39562306a36Sopenharmony_ci DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0, 39662306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 8, 8, DFLAGS), 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci /* 39962306a36Sopenharmony_ci * Clock-Architecture Diagram 2 40062306a36Sopenharmony_ci */ 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci GATE(0, "gpll_vop", "gpll", 0, 40362306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 1, GFLAGS), 40462306a36Sopenharmony_ci GATE(0, "cpll_vop", "cpll", 0, 40562306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 1, GFLAGS), 40662306a36Sopenharmony_ci MUX(0, "sclk_vop_src", mux_sclk_vop_src_p, 0, 40762306a36Sopenharmony_ci RK2928_CLKSEL_CON(27), 0, 1, MFLAGS), 40862306a36Sopenharmony_ci DIV(DCLK_HDMI_PHY, "dclk_hdmiphy", "sclk_vop_src", 0, 40962306a36Sopenharmony_ci RK2928_CLKSEL_CON(29), 0, 3, DFLAGS), 41062306a36Sopenharmony_ci DIV(0, "sclk_vop_pre", "sclk_vop_src", 0, 41162306a36Sopenharmony_ci RK2928_CLKSEL_CON(27), 8, 8, DFLAGS), 41262306a36Sopenharmony_ci MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, 0, 41362306a36Sopenharmony_ci RK2928_CLKSEL_CON(27), 1, 1, MFLAGS), 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci COMPOSITE(0, "i2s0_src", mux_pll_src_2plls_p, 0, 41862306a36Sopenharmony_ci RK2928_CLKSEL_CON(9), 15, 1, MFLAGS, 0, 7, DFLAGS, 41962306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 3, GFLAGS), 42062306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT, 42162306a36Sopenharmony_ci RK2928_CLKSEL_CON(8), 0, 42262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 4, GFLAGS, 42362306a36Sopenharmony_ci &rk3228_i2s0_fracmux), 42462306a36Sopenharmony_ci GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT, 42562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 5, GFLAGS), 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci COMPOSITE(0, "i2s1_src", mux_pll_src_2plls_p, 0, 42862306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 15, 1, MFLAGS, 0, 7, DFLAGS, 42962306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 10, GFLAGS), 43062306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT, 43162306a36Sopenharmony_ci RK2928_CLKSEL_CON(7), 0, 43262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 11, GFLAGS, 43362306a36Sopenharmony_ci &rk3228_i2s1_fracmux), 43462306a36Sopenharmony_ci GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT, 43562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 14, GFLAGS), 43662306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0, 43762306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 12, 1, MFLAGS, 43862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 13, GFLAGS), 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci COMPOSITE(0, "i2s2_src", mux_pll_src_2plls_p, 0, 44162306a36Sopenharmony_ci RK2928_CLKSEL_CON(16), 15, 1, MFLAGS, 0, 7, DFLAGS, 44262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 7, GFLAGS), 44362306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT, 44462306a36Sopenharmony_ci RK2928_CLKSEL_CON(30), 0, 44562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 8, GFLAGS, 44662306a36Sopenharmony_ci &rk3228_i2s2_fracmux), 44762306a36Sopenharmony_ci GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT, 44862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 9, GFLAGS), 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci COMPOSITE(0, "sclk_spdif_src", mux_pll_src_2plls_p, 0, 45162306a36Sopenharmony_ci RK2928_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS, 45262306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 10, GFLAGS), 45362306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT, 45462306a36Sopenharmony_ci RK2928_CLKSEL_CON(20), 0, 45562306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 12, GFLAGS, 45662306a36Sopenharmony_ci &rk3228_spdif_fracmux), 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, 45962306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 3, GFLAGS), 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", 0, 46262306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 5, GFLAGS), 46362306a36Sopenharmony_ci GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", 0, 46462306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 6, GFLAGS), 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0, 46762306a36Sopenharmony_ci RK2928_CLKSEL_CON(24), 6, 10, DFLAGS, 46862306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 8, GFLAGS), 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_4plls_p, 0, 47162306a36Sopenharmony_ci RK2928_CLKSEL_CON(34), 5, 2, MFLAGS, 0, 5, DFLAGS, 47262306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 13, GFLAGS), 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0, 47562306a36Sopenharmony_ci RK2928_CLKSEL_CON(25), 8, 1, MFLAGS, 0, 7, DFLAGS, 47662306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 9, GFLAGS), 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci /* PD_UART */ 47962306a36Sopenharmony_ci COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb480m_p, 0, 48062306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS, 48162306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 8, GFLAGS), 48262306a36Sopenharmony_ci COMPOSITE(0, "uart1_src", mux_pll_src_cpll_gpll_usb480m_p, 0, 48362306a36Sopenharmony_ci RK2928_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS, 48462306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 10, GFLAGS), 48562306a36Sopenharmony_ci COMPOSITE(0, "uart2_src", mux_pll_src_cpll_gpll_usb480m_p, 48662306a36Sopenharmony_ci 0, RK2928_CLKSEL_CON(15), 12, 2, 48762306a36Sopenharmony_ci MFLAGS, 0, 7, DFLAGS, RK2928_CLKGATE_CON(1), 12, GFLAGS), 48862306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT, 48962306a36Sopenharmony_ci RK2928_CLKSEL_CON(17), 0, 49062306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 9, GFLAGS, 49162306a36Sopenharmony_ci &rk3228_uart0_fracmux), 49262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT, 49362306a36Sopenharmony_ci RK2928_CLKSEL_CON(18), 0, 49462306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 11, GFLAGS, 49562306a36Sopenharmony_ci &rk3228_uart1_fracmux), 49662306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT, 49762306a36Sopenharmony_ci RK2928_CLKSEL_CON(19), 0, 49862306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 13, GFLAGS, 49962306a36Sopenharmony_ci &rk3228_uart2_fracmux), 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0, 50262306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 14, 1, MFLAGS, 8, 5, DFLAGS, 50362306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 0, GFLAGS), 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_2plls_p, 0, 50662306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 7, 1, MFLAGS, 0, 5, DFLAGS, 50762306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 7, GFLAGS), 50862306a36Sopenharmony_ci MUX(SCLK_MAC_EXTCLK, "sclk_mac_extclk", mux_sclk_mac_extclk_p, 0, 50962306a36Sopenharmony_ci RK2928_CLKSEL_CON(29), 10, 1, MFLAGS), 51062306a36Sopenharmony_ci MUX(SCLK_MAC, "sclk_gmac_pre", mux_sclk_gmac_pre_p, 0, 51162306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 5, 1, MFLAGS), 51262306a36Sopenharmony_ci GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac_pre", 0, 51362306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 4, GFLAGS), 51462306a36Sopenharmony_ci GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac_pre", 0, 51562306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 3, GFLAGS), 51662306a36Sopenharmony_ci GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac_pre", 0, 51762306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 5, GFLAGS), 51862306a36Sopenharmony_ci GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac_pre", 0, 51962306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 6, GFLAGS), 52062306a36Sopenharmony_ci COMPOSITE(SCLK_MAC_PHY, "sclk_macphy", mux_sclk_macphy_p, 0, 52162306a36Sopenharmony_ci RK2928_CLKSEL_CON(29), 12, 1, MFLAGS, 8, 2, DFLAGS, 52262306a36Sopenharmony_ci RK2928_CLKGATE_CON(5), 7, GFLAGS), 52362306a36Sopenharmony_ci COMPOSITE(SCLK_MAC_OUT, "sclk_gmac_out", mux_pll_src_2plls_p, 0, 52462306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 15, 1, MFLAGS, 8, 5, DFLAGS, 52562306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 2, GFLAGS), 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci /* 52862306a36Sopenharmony_ci * Clock-Architecture Diagram 3 52962306a36Sopenharmony_ci */ 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci /* PD_VOP */ 53262306a36Sopenharmony_ci GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 0, GFLAGS), 53362306a36Sopenharmony_ci GATE(0, "aclk_rga_noc", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 11, GFLAGS), 53462306a36Sopenharmony_ci GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 2, GFLAGS), 53562306a36Sopenharmony_ci GATE(0, "aclk_iep_noc", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 9, GFLAGS), 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 5, GFLAGS), 53862306a36Sopenharmony_ci GATE(0, "aclk_vop_noc", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 12, GFLAGS), 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci GATE(ACLK_HDCP, "aclk_hdcp", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(14), 10, GFLAGS), 54162306a36Sopenharmony_ci GATE(0, "aclk_hdcp_noc", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(13), 10, GFLAGS), 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 1, GFLAGS), 54462306a36Sopenharmony_ci GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 3, GFLAGS), 54562306a36Sopenharmony_ci GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 6, GFLAGS), 54662306a36Sopenharmony_ci GATE(0, "hclk_vio_ahb_arbi", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 7, GFLAGS), 54762306a36Sopenharmony_ci GATE(0, "hclk_vio_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 8, GFLAGS), 54862306a36Sopenharmony_ci GATE(0, "hclk_vop_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 13, GFLAGS), 54962306a36Sopenharmony_ci GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 7, GFLAGS), 55062306a36Sopenharmony_ci GATE(HCLK_HDCP_MMU, "hclk_hdcp_mmu", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 12, GFLAGS), 55162306a36Sopenharmony_ci GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 6, GFLAGS), 55262306a36Sopenharmony_ci GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 8, GFLAGS), 55362306a36Sopenharmony_ci GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 11, GFLAGS), 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci /* PD_PERI */ 55662306a36Sopenharmony_ci GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 0, GFLAGS), 55762306a36Sopenharmony_ci GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(11), 4, GFLAGS), 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 0, GFLAGS), 56062306a36Sopenharmony_ci GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 1, GFLAGS), 56162306a36Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 2, GFLAGS), 56262306a36Sopenharmony_ci GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 3, GFLAGS), 56362306a36Sopenharmony_ci GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 6, GFLAGS), 56462306a36Sopenharmony_ci GATE(0, "hclk_host0_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 7, GFLAGS), 56562306a36Sopenharmony_ci GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 8, GFLAGS), 56662306a36Sopenharmony_ci GATE(0, "hclk_host1_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 9, GFLAGS), 56762306a36Sopenharmony_ci GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 10, GFLAGS), 56862306a36Sopenharmony_ci GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, GFLAGS), 56962306a36Sopenharmony_ci GATE(0, "hclk_otg_pmu", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 13, GFLAGS), 57062306a36Sopenharmony_ci GATE(0, "hclk_host2_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 14, GFLAGS), 57162306a36Sopenharmony_ci GATE(0, "hclk_peri_noc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 1, GFLAGS), 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(11), 5, GFLAGS), 57462306a36Sopenharmony_ci GATE(0, "pclk_peri_noc", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 2, GFLAGS), 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci /* PD_GPU */ 57762306a36Sopenharmony_ci GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(7), 14, GFLAGS), 57862306a36Sopenharmony_ci GATE(0, "aclk_gpu_noc", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS), 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci /* PD_BUS */ 58162306a36Sopenharmony_ci GATE(0, "sclk_initmem_mbist", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS), 58262306a36Sopenharmony_ci GATE(0, "aclk_initmem", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS), 58362306a36Sopenharmony_ci GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS), 58462306a36Sopenharmony_ci GATE(0, "aclk_bus_noc", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS), 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_ci GATE(0, "hclk_rom", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 3, GFLAGS), 58762306a36Sopenharmony_ci GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS), 58862306a36Sopenharmony_ci GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS), 58962306a36Sopenharmony_ci GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS), 59062306a36Sopenharmony_ci GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS), 59162306a36Sopenharmony_ci GATE(HCLK_TSP, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS), 59262306a36Sopenharmony_ci GATE(HCLK_M_CRYPTO, "hclk_crypto_mst", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS), 59362306a36Sopenharmony_ci GATE(HCLK_S_CRYPTO, "hclk_crypto_slv", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS), 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS), 59662306a36Sopenharmony_ci GATE(0, "pclk_ddrmon", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS), 59762306a36Sopenharmony_ci GATE(0, "pclk_msch_noc", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(10), 2, GFLAGS), 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci GATE(PCLK_EFUSE_1024, "pclk_efuse_1024", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS), 60062306a36Sopenharmony_ci GATE(PCLK_EFUSE_256, "pclk_efuse_256", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 14, GFLAGS), 60162306a36Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS), 60262306a36Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS), 60362306a36Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS), 60462306a36Sopenharmony_ci GATE(PCLK_I2C3, "pclk_i2c3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS), 60562306a36Sopenharmony_ci GATE(PCLK_TIMER, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 4, GFLAGS), 60662306a36Sopenharmony_ci GATE(0, "pclk_stimer", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS), 60762306a36Sopenharmony_ci GATE(PCLK_SPI0, "pclk_spi0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS), 60862306a36Sopenharmony_ci GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS), 60962306a36Sopenharmony_ci GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS), 61062306a36Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS), 61162306a36Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 10, GFLAGS), 61262306a36Sopenharmony_ci GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 11, GFLAGS), 61362306a36Sopenharmony_ci GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS), 61462306a36Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 13, GFLAGS), 61562306a36Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 14, GFLAGS), 61662306a36Sopenharmony_ci GATE(PCLK_TSADC, "pclk_tsadc", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 15, GFLAGS), 61762306a36Sopenharmony_ci GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 0, GFLAGS), 61862306a36Sopenharmony_ci GATE(0, "pclk_cru", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS), 61962306a36Sopenharmony_ci GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 2, GFLAGS), 62062306a36Sopenharmony_ci GATE(0, "pclk_sim", "pclk_cpu", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS), 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci GATE(0, "pclk_ddrphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS), 62362306a36Sopenharmony_ci GATE(0, "pclk_acodecphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 5, GFLAGS), 62462306a36Sopenharmony_ci GATE(PCLK_HDMI_PHY, "pclk_hdmiphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 7, GFLAGS), 62562306a36Sopenharmony_ci GATE(0, "pclk_vdacphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 8, GFLAGS), 62662306a36Sopenharmony_ci GATE(0, "pclk_phy_noc", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS), 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 0, GFLAGS), 62962306a36Sopenharmony_ci GATE(0, "aclk_vpu_noc", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 4, GFLAGS), 63062306a36Sopenharmony_ci GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 2, GFLAGS), 63162306a36Sopenharmony_ci GATE(0, "aclk_rkvdec_noc", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 6, GFLAGS), 63262306a36Sopenharmony_ci GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, GFLAGS), 63362306a36Sopenharmony_ci GATE(0, "hclk_vpu_noc", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 5, GFLAGS), 63462306a36Sopenharmony_ci GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 3, GFLAGS), 63562306a36Sopenharmony_ci GATE(0, "hclk_rkvdec_noc", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 7, GFLAGS), 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci /* PD_MMC */ 63862306a36Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3228_SDMMC_CON0, 1), 63962306a36Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 0), 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3228_SDIO_CON0, 1), 64262306a36Sopenharmony_ci MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3228_SDIO_CON1, 0), 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3228_EMMC_CON0, 1), 64562306a36Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3228_EMMC_CON1, 0), 64662306a36Sopenharmony_ci}; 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_cistatic const char *const rk3228_critical_clocks[] __initconst = { 64962306a36Sopenharmony_ci "aclk_cpu", 65062306a36Sopenharmony_ci "pclk_cpu", 65162306a36Sopenharmony_ci "hclk_cpu", 65262306a36Sopenharmony_ci "aclk_peri", 65362306a36Sopenharmony_ci "hclk_peri", 65462306a36Sopenharmony_ci "pclk_peri", 65562306a36Sopenharmony_ci "aclk_rga_noc", 65662306a36Sopenharmony_ci "aclk_iep_noc", 65762306a36Sopenharmony_ci "aclk_vop_noc", 65862306a36Sopenharmony_ci "aclk_hdcp_noc", 65962306a36Sopenharmony_ci "hclk_vio_ahb_arbi", 66062306a36Sopenharmony_ci "hclk_vio_noc", 66162306a36Sopenharmony_ci "hclk_vop_noc", 66262306a36Sopenharmony_ci "hclk_host0_arb", 66362306a36Sopenharmony_ci "hclk_host1_arb", 66462306a36Sopenharmony_ci "hclk_host2_arb", 66562306a36Sopenharmony_ci "hclk_otg_pmu", 66662306a36Sopenharmony_ci "aclk_gpu_noc", 66762306a36Sopenharmony_ci "sclk_initmem_mbist", 66862306a36Sopenharmony_ci "aclk_initmem", 66962306a36Sopenharmony_ci "hclk_rom", 67062306a36Sopenharmony_ci "pclk_ddrupctl", 67162306a36Sopenharmony_ci "pclk_ddrmon", 67262306a36Sopenharmony_ci "pclk_msch_noc", 67362306a36Sopenharmony_ci "pclk_stimer", 67462306a36Sopenharmony_ci "pclk_ddrphy", 67562306a36Sopenharmony_ci "pclk_acodecphy", 67662306a36Sopenharmony_ci "pclk_phy_noc", 67762306a36Sopenharmony_ci "aclk_vpu_noc", 67862306a36Sopenharmony_ci "aclk_rkvdec_noc", 67962306a36Sopenharmony_ci "hclk_vpu_noc", 68062306a36Sopenharmony_ci "hclk_rkvdec_noc", 68162306a36Sopenharmony_ci}; 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_cistatic void __init rk3228_clk_init(struct device_node *np) 68462306a36Sopenharmony_ci{ 68562306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 68662306a36Sopenharmony_ci void __iomem *reg_base; 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 68962306a36Sopenharmony_ci if (!reg_base) { 69062306a36Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 69162306a36Sopenharmony_ci return; 69262306a36Sopenharmony_ci } 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 69562306a36Sopenharmony_ci if (IS_ERR(ctx)) { 69662306a36Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 69762306a36Sopenharmony_ci iounmap(reg_base); 69862306a36Sopenharmony_ci return; 69962306a36Sopenharmony_ci } 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, rk3228_pll_clks, 70262306a36Sopenharmony_ci ARRAY_SIZE(rk3228_pll_clks), 70362306a36Sopenharmony_ci RK3228_GRF_SOC_STATUS0); 70462306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3228_clk_branches, 70562306a36Sopenharmony_ci ARRAY_SIZE(rk3228_clk_branches)); 70662306a36Sopenharmony_ci rockchip_clk_protect_critical(rk3228_critical_clocks, 70762306a36Sopenharmony_ci ARRAY_SIZE(rk3228_critical_clocks)); 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 71062306a36Sopenharmony_ci mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 71162306a36Sopenharmony_ci &rk3228_cpuclk_data, rk3228_cpuclk_rates, 71262306a36Sopenharmony_ci ARRAY_SIZE(rk3228_cpuclk_rates)); 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0), 71562306a36Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci rockchip_register_restart_notifier(ctx, RK3228_GLB_SRST_FST, NULL); 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 72062306a36Sopenharmony_ci} 72162306a36Sopenharmony_ciCLK_OF_DECLARE(rk3228_cru, "rockchip,rk3228-cru", rk3228_clk_init); 722