162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014 MundoReader S.L.
462306a36Sopenharmony_ci * Author: Heiko Stuebner <heiko@sntech.de>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/of.h>
1162306a36Sopenharmony_ci#include <linux/of_address.h>
1262306a36Sopenharmony_ci#include <dt-bindings/clock/rk3188-cru-common.h>
1362306a36Sopenharmony_ci#include "clk.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define RK3066_GRF_SOC_STATUS	0x15c
1662306a36Sopenharmony_ci#define RK3188_GRF_SOC_STATUS	0xac
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cienum rk3188_plls {
1962306a36Sopenharmony_ci	apll, cpll, dpll, gpll,
2062306a36Sopenharmony_ci};
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3188_pll_rates[] = {
2362306a36Sopenharmony_ci	RK3066_PLL_RATE(2208000000, 1, 92, 1),
2462306a36Sopenharmony_ci	RK3066_PLL_RATE(2184000000, 1, 91, 1),
2562306a36Sopenharmony_ci	RK3066_PLL_RATE(2160000000, 1, 90, 1),
2662306a36Sopenharmony_ci	RK3066_PLL_RATE(2136000000, 1, 89, 1),
2762306a36Sopenharmony_ci	RK3066_PLL_RATE(2112000000, 1, 88, 1),
2862306a36Sopenharmony_ci	RK3066_PLL_RATE(2088000000, 1, 87, 1),
2962306a36Sopenharmony_ci	RK3066_PLL_RATE(2064000000, 1, 86, 1),
3062306a36Sopenharmony_ci	RK3066_PLL_RATE(2040000000, 1, 85, 1),
3162306a36Sopenharmony_ci	RK3066_PLL_RATE(2016000000, 1, 84, 1),
3262306a36Sopenharmony_ci	RK3066_PLL_RATE(1992000000, 1, 83, 1),
3362306a36Sopenharmony_ci	RK3066_PLL_RATE(1968000000, 1, 82, 1),
3462306a36Sopenharmony_ci	RK3066_PLL_RATE(1944000000, 1, 81, 1),
3562306a36Sopenharmony_ci	RK3066_PLL_RATE(1920000000, 1, 80, 1),
3662306a36Sopenharmony_ci	RK3066_PLL_RATE(1896000000, 1, 79, 1),
3762306a36Sopenharmony_ci	RK3066_PLL_RATE(1872000000, 1, 78, 1),
3862306a36Sopenharmony_ci	RK3066_PLL_RATE(1848000000, 1, 77, 1),
3962306a36Sopenharmony_ci	RK3066_PLL_RATE(1824000000, 1, 76, 1),
4062306a36Sopenharmony_ci	RK3066_PLL_RATE(1800000000, 1, 75, 1),
4162306a36Sopenharmony_ci	RK3066_PLL_RATE(1776000000, 1, 74, 1),
4262306a36Sopenharmony_ci	RK3066_PLL_RATE(1752000000, 1, 73, 1),
4362306a36Sopenharmony_ci	RK3066_PLL_RATE(1728000000, 1, 72, 1),
4462306a36Sopenharmony_ci	RK3066_PLL_RATE(1704000000, 1, 71, 1),
4562306a36Sopenharmony_ci	RK3066_PLL_RATE(1680000000, 1, 70, 1),
4662306a36Sopenharmony_ci	RK3066_PLL_RATE(1656000000, 1, 69, 1),
4762306a36Sopenharmony_ci	RK3066_PLL_RATE(1632000000, 1, 68, 1),
4862306a36Sopenharmony_ci	RK3066_PLL_RATE(1608000000, 1, 67, 1),
4962306a36Sopenharmony_ci	RK3066_PLL_RATE(1560000000, 1, 65, 1),
5062306a36Sopenharmony_ci	RK3066_PLL_RATE(1512000000, 1, 63, 1),
5162306a36Sopenharmony_ci	RK3066_PLL_RATE(1488000000, 1, 62, 1),
5262306a36Sopenharmony_ci	RK3066_PLL_RATE(1464000000, 1, 61, 1),
5362306a36Sopenharmony_ci	RK3066_PLL_RATE(1440000000, 1, 60, 1),
5462306a36Sopenharmony_ci	RK3066_PLL_RATE(1416000000, 1, 59, 1),
5562306a36Sopenharmony_ci	RK3066_PLL_RATE(1392000000, 1, 58, 1),
5662306a36Sopenharmony_ci	RK3066_PLL_RATE(1368000000, 1, 57, 1),
5762306a36Sopenharmony_ci	RK3066_PLL_RATE(1344000000, 1, 56, 1),
5862306a36Sopenharmony_ci	RK3066_PLL_RATE(1320000000, 1, 55, 1),
5962306a36Sopenharmony_ci	RK3066_PLL_RATE(1296000000, 1, 54, 1),
6062306a36Sopenharmony_ci	RK3066_PLL_RATE(1272000000, 1, 53, 1),
6162306a36Sopenharmony_ci	RK3066_PLL_RATE(1248000000, 1, 52, 1),
6262306a36Sopenharmony_ci	RK3066_PLL_RATE(1224000000, 1, 51, 1),
6362306a36Sopenharmony_ci	RK3066_PLL_RATE(1200000000, 1, 50, 1),
6462306a36Sopenharmony_ci	RK3066_PLL_RATE(1188000000, 2, 99, 1),
6562306a36Sopenharmony_ci	RK3066_PLL_RATE(1176000000, 1, 49, 1),
6662306a36Sopenharmony_ci	RK3066_PLL_RATE(1128000000, 1, 47, 1),
6762306a36Sopenharmony_ci	RK3066_PLL_RATE(1104000000, 1, 46, 1),
6862306a36Sopenharmony_ci	RK3066_PLL_RATE(1008000000, 1, 84, 2),
6962306a36Sopenharmony_ci	RK3066_PLL_RATE( 912000000, 1, 76, 2),
7062306a36Sopenharmony_ci	RK3066_PLL_RATE( 891000000, 8, 594, 2),
7162306a36Sopenharmony_ci	RK3066_PLL_RATE( 888000000, 1, 74, 2),
7262306a36Sopenharmony_ci	RK3066_PLL_RATE( 816000000, 1, 68, 2),
7362306a36Sopenharmony_ci	RK3066_PLL_RATE( 798000000, 2, 133, 2),
7462306a36Sopenharmony_ci	RK3066_PLL_RATE( 792000000, 1, 66, 2),
7562306a36Sopenharmony_ci	RK3066_PLL_RATE( 768000000, 1, 64, 2),
7662306a36Sopenharmony_ci	RK3066_PLL_RATE( 742500000, 8, 495, 2),
7762306a36Sopenharmony_ci	RK3066_PLL_RATE( 696000000, 1, 58, 2),
7862306a36Sopenharmony_ci	RK3066_PLL_RATE( 600000000, 1, 50, 2),
7962306a36Sopenharmony_ci	RK3066_PLL_RATE( 594000000, 2, 198, 4),
8062306a36Sopenharmony_ci	RK3066_PLL_RATE( 552000000, 1, 46, 2),
8162306a36Sopenharmony_ci	RK3066_PLL_RATE( 504000000, 1, 84, 4),
8262306a36Sopenharmony_ci	RK3066_PLL_RATE( 456000000, 1, 76, 4),
8362306a36Sopenharmony_ci	RK3066_PLL_RATE( 408000000, 1, 68, 4),
8462306a36Sopenharmony_ci	RK3066_PLL_RATE( 400000000, 3, 100, 2),
8562306a36Sopenharmony_ci	RK3066_PLL_RATE( 384000000, 2, 128, 4),
8662306a36Sopenharmony_ci	RK3066_PLL_RATE( 360000000, 1, 60, 4),
8762306a36Sopenharmony_ci	RK3066_PLL_RATE( 312000000, 1, 52, 4),
8862306a36Sopenharmony_ci	RK3066_PLL_RATE( 300000000, 1, 50, 4),
8962306a36Sopenharmony_ci	RK3066_PLL_RATE( 297000000, 2, 198, 8),
9062306a36Sopenharmony_ci	RK3066_PLL_RATE( 252000000, 1, 84, 8),
9162306a36Sopenharmony_ci	RK3066_PLL_RATE( 216000000, 1, 72, 8),
9262306a36Sopenharmony_ci	RK3066_PLL_RATE( 148500000, 2, 99, 8),
9362306a36Sopenharmony_ci	RK3066_PLL_RATE( 126000000, 1, 84, 16),
9462306a36Sopenharmony_ci	RK3066_PLL_RATE(  48000000, 1, 64, 32),
9562306a36Sopenharmony_ci	{ /* sentinel */ },
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci#define RK3066_DIV_CORE_PERIPH_MASK	0x3
9962306a36Sopenharmony_ci#define RK3066_DIV_CORE_PERIPH_SHIFT	6
10062306a36Sopenharmony_ci#define RK3066_DIV_ACLK_CORE_MASK	0x7
10162306a36Sopenharmony_ci#define RK3066_DIV_ACLK_CORE_SHIFT	0
10262306a36Sopenharmony_ci#define RK3066_DIV_ACLK_HCLK_MASK	0x3
10362306a36Sopenharmony_ci#define RK3066_DIV_ACLK_HCLK_SHIFT	8
10462306a36Sopenharmony_ci#define RK3066_DIV_ACLK_PCLK_MASK	0x3
10562306a36Sopenharmony_ci#define RK3066_DIV_ACLK_PCLK_SHIFT	12
10662306a36Sopenharmony_ci#define RK3066_DIV_AHB2APB_MASK		0x3
10762306a36Sopenharmony_ci#define RK3066_DIV_AHB2APB_SHIFT	14
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci#define RK3066_CLKSEL0(_core_peri)					\
11062306a36Sopenharmony_ci	{								\
11162306a36Sopenharmony_ci		.reg = RK2928_CLKSEL_CON(0),				\
11262306a36Sopenharmony_ci		.val = HIWORD_UPDATE(_core_peri, RK3066_DIV_CORE_PERIPH_MASK, \
11362306a36Sopenharmony_ci				RK3066_DIV_CORE_PERIPH_SHIFT)		\
11462306a36Sopenharmony_ci	}
11562306a36Sopenharmony_ci#define RK3066_CLKSEL1(_aclk_core, _aclk_hclk, _aclk_pclk, _ahb2apb)	\
11662306a36Sopenharmony_ci	{								\
11762306a36Sopenharmony_ci		.reg = RK2928_CLKSEL_CON(1),				\
11862306a36Sopenharmony_ci		.val = HIWORD_UPDATE(_aclk_core, RK3066_DIV_ACLK_CORE_MASK, \
11962306a36Sopenharmony_ci				RK3066_DIV_ACLK_CORE_SHIFT) |		\
12062306a36Sopenharmony_ci		       HIWORD_UPDATE(_aclk_hclk, RK3066_DIV_ACLK_HCLK_MASK, \
12162306a36Sopenharmony_ci				RK3066_DIV_ACLK_HCLK_SHIFT) |		\
12262306a36Sopenharmony_ci		       HIWORD_UPDATE(_aclk_pclk, RK3066_DIV_ACLK_PCLK_MASK, \
12362306a36Sopenharmony_ci				RK3066_DIV_ACLK_PCLK_SHIFT) |		\
12462306a36Sopenharmony_ci		       HIWORD_UPDATE(_ahb2apb, RK3066_DIV_AHB2APB_MASK,	\
12562306a36Sopenharmony_ci				RK3066_DIV_AHB2APB_SHIFT),		\
12662306a36Sopenharmony_ci	}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci#define RK3066_CPUCLK_RATE(_prate, _core_peri, _acore, _ahclk, _apclk, _h2p) \
12962306a36Sopenharmony_ci	{								\
13062306a36Sopenharmony_ci		.prate = _prate,					\
13162306a36Sopenharmony_ci		.divs = {						\
13262306a36Sopenharmony_ci			RK3066_CLKSEL0(_core_peri),			\
13362306a36Sopenharmony_ci			RK3066_CLKSEL1(_acore, _ahclk, _apclk, _h2p),	\
13462306a36Sopenharmony_ci		},							\
13562306a36Sopenharmony_ci	}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3066_cpuclk_rates[] __initdata = {
13862306a36Sopenharmony_ci	RK3066_CPUCLK_RATE(1416000000, 2, 3, 1, 2, 1),
13962306a36Sopenharmony_ci	RK3066_CPUCLK_RATE(1200000000, 2, 3, 1, 2, 1),
14062306a36Sopenharmony_ci	RK3066_CPUCLK_RATE(1008000000, 2, 2, 1, 2, 1),
14162306a36Sopenharmony_ci	RK3066_CPUCLK_RATE( 816000000, 2, 2, 1, 2, 1),
14262306a36Sopenharmony_ci	RK3066_CPUCLK_RATE( 600000000, 1, 2, 1, 2, 1),
14362306a36Sopenharmony_ci	RK3066_CPUCLK_RATE( 504000000, 1, 1, 1, 2, 1),
14462306a36Sopenharmony_ci	RK3066_CPUCLK_RATE( 312000000, 0, 1, 1, 1, 0),
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3066_cpuclk_data = {
14862306a36Sopenharmony_ci	.core_reg[0] = RK2928_CLKSEL_CON(0),
14962306a36Sopenharmony_ci	.div_core_shift[0] = 0,
15062306a36Sopenharmony_ci	.div_core_mask[0] = 0x1f,
15162306a36Sopenharmony_ci	.num_cores = 1,
15262306a36Sopenharmony_ci	.mux_core_alt = 1,
15362306a36Sopenharmony_ci	.mux_core_main = 0,
15462306a36Sopenharmony_ci	.mux_core_shift = 8,
15562306a36Sopenharmony_ci	.mux_core_mask = 0x1,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci#define RK3188_DIV_ACLK_CORE_MASK	0x7
15962306a36Sopenharmony_ci#define RK3188_DIV_ACLK_CORE_SHIFT	3
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci#define RK3188_CLKSEL1(_aclk_core)		\
16262306a36Sopenharmony_ci	{					\
16362306a36Sopenharmony_ci		.reg = RK2928_CLKSEL_CON(1),	\
16462306a36Sopenharmony_ci		.val = HIWORD_UPDATE(_aclk_core, RK3188_DIV_ACLK_CORE_MASK,\
16562306a36Sopenharmony_ci				 RK3188_DIV_ACLK_CORE_SHIFT) \
16662306a36Sopenharmony_ci	}
16762306a36Sopenharmony_ci#define RK3188_CPUCLK_RATE(_prate, _core_peri, _aclk_core)	\
16862306a36Sopenharmony_ci	{							\
16962306a36Sopenharmony_ci		.prate = _prate,				\
17062306a36Sopenharmony_ci		.divs = {					\
17162306a36Sopenharmony_ci			RK3066_CLKSEL0(_core_peri),		\
17262306a36Sopenharmony_ci			RK3188_CLKSEL1(_aclk_core),		\
17362306a36Sopenharmony_ci		},						\
17462306a36Sopenharmony_ci	}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3188_cpuclk_rates[] __initdata = {
17762306a36Sopenharmony_ci	RK3188_CPUCLK_RATE(1608000000, 2, 3),
17862306a36Sopenharmony_ci	RK3188_CPUCLK_RATE(1416000000, 2, 3),
17962306a36Sopenharmony_ci	RK3188_CPUCLK_RATE(1200000000, 2, 3),
18062306a36Sopenharmony_ci	RK3188_CPUCLK_RATE(1008000000, 2, 3),
18162306a36Sopenharmony_ci	RK3188_CPUCLK_RATE( 816000000, 2, 3),
18262306a36Sopenharmony_ci	RK3188_CPUCLK_RATE( 600000000, 1, 3),
18362306a36Sopenharmony_ci	RK3188_CPUCLK_RATE( 504000000, 1, 3),
18462306a36Sopenharmony_ci	RK3188_CPUCLK_RATE( 312000000, 0, 1),
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3188_cpuclk_data = {
18862306a36Sopenharmony_ci	.core_reg[0] = RK2928_CLKSEL_CON(0),
18962306a36Sopenharmony_ci	.div_core_shift[0] = 9,
19062306a36Sopenharmony_ci	.div_core_mask[0] = 0x1f,
19162306a36Sopenharmony_ci	.num_cores = 1,
19262306a36Sopenharmony_ci	.mux_core_alt = 1,
19362306a36Sopenharmony_ci	.mux_core_main = 0,
19462306a36Sopenharmony_ci	.mux_core_shift = 8,
19562306a36Sopenharmony_ci	.mux_core_mask = 0x1,
19662306a36Sopenharmony_ci};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ciPNAME(mux_pll_p)		= { "xin24m", "xin32k" };
19962306a36Sopenharmony_ciPNAME(mux_armclk_p)		= { "apll", "gpll_armclk" };
20062306a36Sopenharmony_ciPNAME(mux_ddrphy_p)		= { "dpll", "gpll_ddr" };
20162306a36Sopenharmony_ciPNAME(mux_pll_src_gpll_cpll_p)	= { "gpll", "cpll" };
20262306a36Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_p)	= { "cpll", "gpll" };
20362306a36Sopenharmony_ciPNAME(mux_aclk_cpu_p)		= { "apll", "gpll" };
20462306a36Sopenharmony_ciPNAME(mux_sclk_cif0_p)		= { "cif0_pre", "xin24m" };
20562306a36Sopenharmony_ciPNAME(mux_sclk_i2s0_p)		= { "i2s0_pre", "i2s0_frac", "xin12m" };
20662306a36Sopenharmony_ciPNAME(mux_sclk_spdif_p)		= { "spdif_pre", "spdif_frac", "xin12m" };
20762306a36Sopenharmony_ciPNAME(mux_sclk_uart0_p)		= { "uart0_pre", "uart0_frac", "xin24m" };
20862306a36Sopenharmony_ciPNAME(mux_sclk_uart1_p)		= { "uart1_pre", "uart1_frac", "xin24m" };
20962306a36Sopenharmony_ciPNAME(mux_sclk_uart2_p)		= { "uart2_pre", "uart2_frac", "xin24m" };
21062306a36Sopenharmony_ciPNAME(mux_sclk_uart3_p)		= { "uart3_pre", "uart3_frac", "xin24m" };
21162306a36Sopenharmony_ciPNAME(mux_sclk_hsadc_p)		= { "hsadc_src", "hsadc_frac", "ext_hsadc" };
21262306a36Sopenharmony_ciPNAME(mux_mac_p)		= { "gpll", "dpll" };
21362306a36Sopenharmony_ciPNAME(mux_sclk_macref_p)	= { "mac_src", "ext_rmii" };
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3066_pll_clks[] __initdata = {
21662306a36Sopenharmony_ci	[apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
21762306a36Sopenharmony_ci		     RK2928_MODE_CON, 0, 5, 0, rk3188_pll_rates),
21862306a36Sopenharmony_ci	[dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
21962306a36Sopenharmony_ci		     RK2928_MODE_CON, 4, 4, 0, NULL),
22062306a36Sopenharmony_ci	[cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
22162306a36Sopenharmony_ci		     RK2928_MODE_CON, 8, 6, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
22262306a36Sopenharmony_ci	[gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
22362306a36Sopenharmony_ci		     RK2928_MODE_CON, 12, 7, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3188_pll_clks[] __initdata = {
22762306a36Sopenharmony_ci	[apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
22862306a36Sopenharmony_ci		     RK2928_MODE_CON, 0, 6, 0, rk3188_pll_rates),
22962306a36Sopenharmony_ci	[dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
23062306a36Sopenharmony_ci		     RK2928_MODE_CON, 4, 5, 0, NULL),
23162306a36Sopenharmony_ci	[cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
23262306a36Sopenharmony_ci		     RK2928_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
23362306a36Sopenharmony_ci	[gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
23462306a36Sopenharmony_ci		     RK2928_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK
23862306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK
23962306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
24062306a36Sopenharmony_ci#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci/* 2 ^ (val + 1) */
24362306a36Sopenharmony_cistatic struct clk_div_table div_core_peri_t[] = {
24462306a36Sopenharmony_ci	{ .val = 0, .div = 2 },
24562306a36Sopenharmony_ci	{ .val = 1, .div = 4 },
24662306a36Sopenharmony_ci	{ .val = 2, .div = 8 },
24762306a36Sopenharmony_ci	{ .val = 3, .div = 16 },
24862306a36Sopenharmony_ci	{ /* sentinel */ },
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic struct rockchip_clk_branch common_hsadc_out_fracmux __initdata =
25262306a36Sopenharmony_ci	MUX(0, "sclk_hsadc_out", mux_sclk_hsadc_p, 0,
25362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(22), 4, 2, MFLAGS);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic struct rockchip_clk_branch common_spdif_fracmux __initdata =
25662306a36Sopenharmony_ci	MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
25762306a36Sopenharmony_ci			RK2928_CLKSEL_CON(5), 8, 2, MFLAGS);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic struct rockchip_clk_branch common_uart0_fracmux __initdata =
26062306a36Sopenharmony_ci	MUX(SCLK_UART0, "sclk_uart0", mux_sclk_uart0_p, CLK_SET_RATE_PARENT,
26162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic struct rockchip_clk_branch common_uart1_fracmux __initdata =
26462306a36Sopenharmony_ci	MUX(SCLK_UART1, "sclk_uart1", mux_sclk_uart1_p, CLK_SET_RATE_PARENT,
26562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic struct rockchip_clk_branch common_uart2_fracmux __initdata =
26862306a36Sopenharmony_ci	MUX(SCLK_UART2, "sclk_uart2", mux_sclk_uart2_p, CLK_SET_RATE_PARENT,
26962306a36Sopenharmony_ci			RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic struct rockchip_clk_branch common_uart3_fracmux __initdata =
27262306a36Sopenharmony_ci	MUX(SCLK_UART3, "sclk_uart3", mux_sclk_uart3_p, CLK_SET_RATE_PARENT,
27362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(16), 8, 2, MFLAGS);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic struct rockchip_clk_branch common_clk_branches[] __initdata = {
27662306a36Sopenharmony_ci	/*
27762306a36Sopenharmony_ci	 * Clock-Architecture Diagram 2
27862306a36Sopenharmony_ci	 */
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	GATE(0, "gpll_armclk", "gpll", 0, RK2928_CLKGATE_CON(0), 1, GFLAGS),
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	/* these two are set by the cpuclk and should not be changed */
28362306a36Sopenharmony_ci	COMPOSITE_NOMUX_DIVTBL(CORE_PERI, "core_peri", "armclk", 0,
28462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(0), 6, 2, DFLAGS | CLK_DIVIDER_READ_ONLY,
28562306a36Sopenharmony_ci			div_core_peri_t, RK2928_CLKGATE_CON(0), 0, GFLAGS),
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	COMPOSITE(ACLK_VEPU, "aclk_vepu", mux_pll_src_cpll_gpll_p, 0,
28862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 5, DFLAGS,
28962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 9, GFLAGS),
29062306a36Sopenharmony_ci	GATE(HCLK_VEPU, "hclk_vepu", "aclk_vepu", 0,
29162306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 10, GFLAGS),
29262306a36Sopenharmony_ci	COMPOSITE(ACLK_VDPU, "aclk_vdpu", mux_pll_src_cpll_gpll_p, 0,
29362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
29462306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 11, GFLAGS),
29562306a36Sopenharmony_ci	GATE(HCLK_VDPU, "hclk_vdpu", "aclk_vdpu", 0,
29662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 12, GFLAGS),
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
29962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 7, GFLAGS),
30062306a36Sopenharmony_ci	COMPOSITE(0, "ddrphy", mux_ddrphy_p, CLK_IGNORE_UNUSED,
30162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(26), 8, 1, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
30262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 2, GFLAGS),
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", 0,
30562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 3, GFLAGS),
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	GATE(0, "atclk_cpu", "pclk_cpu_pre", 0,
30862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 6, GFLAGS),
30962306a36Sopenharmony_ci	GATE(PCLK_CPU, "pclk_cpu", "pclk_cpu_pre", 0,
31062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 5, GFLAGS),
31162306a36Sopenharmony_ci	GATE(HCLK_CPU, "hclk_cpu", "hclk_cpu_pre", CLK_IGNORE_UNUSED,
31262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 4, GFLAGS),
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	COMPOSITE(0, "aclk_lcdc0_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
31562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(31), 7, 1, MFLAGS, 0, 5, DFLAGS,
31662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 0, GFLAGS),
31762306a36Sopenharmony_ci	COMPOSITE(0, "aclk_lcdc1_pre", mux_pll_src_cpll_gpll_p, 0,
31862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(31), 15, 1, MFLAGS, 8, 5, DFLAGS,
31962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 4, GFLAGS),
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	GATE(ACLK_PERI, "aclk_peri", "aclk_peri_pre", 0,
32262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 1, GFLAGS),
32362306a36Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_pre", 0,
32462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
32562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 2, GFLAGS),
32662306a36Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_pre", 0,
32762306a36Sopenharmony_ci			RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
32862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 3, GFLAGS),
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	MUX(0, "cif_src", mux_pll_src_cpll_gpll_p, 0,
33162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(29), 0, 1, MFLAGS),
33262306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "cif0_pre", "cif_src", 0,
33362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(29), 1, 5, DFLAGS,
33462306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 7, GFLAGS),
33562306a36Sopenharmony_ci	MUX(SCLK_CIF0, "sclk_cif0", mux_sclk_cif0_p, 0,
33662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(29), 7, 1, MFLAGS),
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	GATE(0, "pclkin_cif0", "ext_cif0", 0,
33962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 3, GFLAGS),
34062306a36Sopenharmony_ci	INVERTER(0, "pclk_cif0", "pclkin_cif0",
34162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(30), 8, IFLAGS),
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	/*
34662306a36Sopenharmony_ci	 * the 480m are generated inside the usb block from these clocks,
34762306a36Sopenharmony_ci	 * but they are also a source for the hsicphy clock.
34862306a36Sopenharmony_ci	 */
34962306a36Sopenharmony_ci	GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
35062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 5, GFLAGS),
35162306a36Sopenharmony_ci	GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLK_IGNORE_UNUSED,
35262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 6, GFLAGS),
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	COMPOSITE(0, "mac_src", mux_mac_p, 0,
35562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(21), 0, 1, MFLAGS, 8, 5, DFLAGS,
35662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 5, GFLAGS),
35762306a36Sopenharmony_ci	MUX(SCLK_MAC, "sclk_macref", mux_sclk_macref_p, CLK_SET_RATE_PARENT,
35862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(21), 4, 1, MFLAGS),
35962306a36Sopenharmony_ci	GATE(0, "sclk_mac_lbtest", "sclk_macref", 0,
36062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 12, GFLAGS),
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	COMPOSITE(0, "hsadc_src", mux_pll_src_gpll_cpll_p, 0,
36362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,
36462306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 6, GFLAGS),
36562306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "hsadc_frac", "hsadc_src", 0,
36662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(23), 0,
36762306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 7, GFLAGS,
36862306a36Sopenharmony_ci			&common_hsadc_out_fracmux),
36962306a36Sopenharmony_ci	INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out",
37062306a36Sopenharmony_ci			RK2928_CLKSEL_CON(22), 7, IFLAGS),
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
37362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(24), 8, 8, DFLAGS,
37462306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 8, GFLAGS),
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "spdif_pre", "i2s_src", 0,
37762306a36Sopenharmony_ci			RK2928_CLKSEL_CON(5), 0, 7, DFLAGS,
37862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 13, GFLAGS),
37962306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_pre", CLK_SET_RATE_PARENT,
38062306a36Sopenharmony_ci			RK2928_CLKSEL_CON(9), 0,
38162306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 14, GFLAGS,
38262306a36Sopenharmony_ci			&common_spdif_fracmux),
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	/*
38562306a36Sopenharmony_ci	 * Clock-Architecture Diagram 4
38662306a36Sopenharmony_ci	 */
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	GATE(SCLK_SMC, "sclk_smc", "hclk_peri", 0,
38962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 4, GFLAGS),
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SPI0, "sclk_spi0", "pclk_peri", 0,
39262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(25), 0, 7, DFLAGS,
39362306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 9, GFLAGS),
39462306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SPI1, "sclk_spi1", "pclk_peri", 0,
39562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(25), 8, 7, DFLAGS,
39662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 10, GFLAGS),
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SDMMC, "sclk_sdmmc", "hclk_peri", 0,
39962306a36Sopenharmony_ci			RK2928_CLKSEL_CON(11), 0, 6, DFLAGS,
40062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 11, GFLAGS),
40162306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SDIO, "sclk_sdio", "hclk_peri", 0,
40262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(12), 0, 6, DFLAGS,
40362306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 13, GFLAGS),
40462306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_EMMC, "sclk_emmc", "hclk_peri", 0,
40562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(12), 8, 6, DFLAGS,
40662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 14, GFLAGS),
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	MUX(0, "uart_src", mux_pll_src_gpll_cpll_p, 0,
40962306a36Sopenharmony_ci			RK2928_CLKSEL_CON(12), 15, 1, MFLAGS),
41062306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart0_pre", "uart_src", 0,
41162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(13), 0, 7, DFLAGS,
41262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 8, GFLAGS),
41362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_pre", CLK_SET_RATE_PARENT,
41462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(17), 0,
41562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 9, GFLAGS,
41662306a36Sopenharmony_ci			&common_uart0_fracmux),
41762306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart1_pre", "uart_src", 0,
41862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(14), 0, 7, DFLAGS,
41962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 10, GFLAGS),
42062306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_pre", CLK_SET_RATE_PARENT,
42162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(18), 0,
42262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 11, GFLAGS,
42362306a36Sopenharmony_ci			&common_uart1_fracmux),
42462306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart2_pre", "uart_src", 0,
42562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(15), 0, 7, DFLAGS,
42662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 12, GFLAGS),
42762306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_pre", CLK_SET_RATE_PARENT,
42862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(19), 0,
42962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 13, GFLAGS,
43062306a36Sopenharmony_ci			&common_uart2_fracmux),
43162306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart3_pre", "uart_src", 0,
43262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(16), 0, 7, DFLAGS,
43362306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 14, GFLAGS),
43462306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_pre", CLK_SET_RATE_PARENT,
43562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(20), 0,
43662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(1), 15, GFLAGS,
43762306a36Sopenharmony_ci			&common_uart3_fracmux),
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	GATE(SCLK_JTAG, "jtag", "ext_jtag", 0, RK2928_CLKGATE_CON(1), 3, GFLAGS),
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	GATE(SCLK_TIMER0, "timer0", "xin24m", 0, RK2928_CLKGATE_CON(1), 0, GFLAGS),
44262306a36Sopenharmony_ci	GATE(SCLK_TIMER1, "timer1", "xin24m", 0, RK2928_CLKGATE_CON(1), 1, GFLAGS),
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	/* clk_core_pre gates */
44562306a36Sopenharmony_ci	GATE(0, "core_dbg", "armclk", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS),
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	/* aclk_cpu gates */
44862306a36Sopenharmony_ci	GATE(ACLK_DMA1, "aclk_dma1", "aclk_cpu", 0, RK2928_CLKGATE_CON(5), 0, GFLAGS),
44962306a36Sopenharmony_ci	GATE(0, "aclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS),
45062306a36Sopenharmony_ci	GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS),
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	/* hclk_cpu gates */
45362306a36Sopenharmony_ci	GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", 0, RK2928_CLKGATE_CON(5), 6, GFLAGS),
45462306a36Sopenharmony_ci	GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 1, GFLAGS),
45562306a36Sopenharmony_ci	GATE(0, "hclk_cpubus", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 8, GFLAGS),
45662306a36Sopenharmony_ci	/* hclk_ahb2apb is part of a clk branch */
45762306a36Sopenharmony_ci	GATE(0, "hclk_vio_bus", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 12, GFLAGS),
45862306a36Sopenharmony_ci	GATE(HCLK_LCDC0, "hclk_lcdc0", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 1, GFLAGS),
45962306a36Sopenharmony_ci	GATE(HCLK_LCDC1, "hclk_lcdc1", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 2, GFLAGS),
46062306a36Sopenharmony_ci	GATE(HCLK_CIF0, "hclk_cif0", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 4, GFLAGS),
46162306a36Sopenharmony_ci	GATE(HCLK_IPP, "hclk_ipp", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 9, GFLAGS),
46262306a36Sopenharmony_ci	GATE(HCLK_RGA, "hclk_rga", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 10, GFLAGS),
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	/* hclk_peri gates */
46562306a36Sopenharmony_ci	GATE(0, "hclk_peri_axi_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS),
46662306a36Sopenharmony_ci	GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 6, GFLAGS),
46762306a36Sopenharmony_ci	GATE(0, "hclk_emem_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 7, GFLAGS),
46862306a36Sopenharmony_ci	GATE(HCLK_EMAC, "hclk_emac", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS),
46962306a36Sopenharmony_ci	GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS),
47062306a36Sopenharmony_ci	GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 5, GFLAGS),
47162306a36Sopenharmony_ci	GATE(HCLK_OTG0, "hclk_usbotg0", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 13, GFLAGS),
47262306a36Sopenharmony_ci	GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 5, GFLAGS),
47362306a36Sopenharmony_ci	GATE(HCLK_PIDF, "hclk_pidfilter", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 6, GFLAGS),
47462306a36Sopenharmony_ci	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS),
47562306a36Sopenharmony_ci	GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS),
47662306a36Sopenharmony_ci	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 12, GFLAGS),
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	/* aclk_lcdc0_pre gates */
47962306a36Sopenharmony_ci	GATE(0, "aclk_vio0", "aclk_lcdc0_pre", 0, RK2928_CLKGATE_CON(6), 13, GFLAGS),
48062306a36Sopenharmony_ci	GATE(ACLK_LCDC0, "aclk_lcdc0", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 0, GFLAGS),
48162306a36Sopenharmony_ci	GATE(ACLK_CIF0, "aclk_cif0", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 5, GFLAGS),
48262306a36Sopenharmony_ci	GATE(ACLK_IPP, "aclk_ipp", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 8, GFLAGS),
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	/* aclk_lcdc1_pre gates */
48562306a36Sopenharmony_ci	GATE(0, "aclk_vio1", "aclk_lcdc1_pre", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
48662306a36Sopenharmony_ci	GATE(ACLK_LCDC1, "aclk_lcdc1", "aclk_vio1", 0, RK2928_CLKGATE_CON(6), 3, GFLAGS),
48762306a36Sopenharmony_ci	GATE(ACLK_RGA, "aclk_rga", "aclk_vio1", 0, RK2928_CLKGATE_CON(6), 11, GFLAGS),
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	/* atclk_cpu gates */
49062306a36Sopenharmony_ci	GATE(0, "atclk", "atclk_cpu", 0, RK2928_CLKGATE_CON(9), 3, GFLAGS),
49162306a36Sopenharmony_ci	GATE(0, "trace", "atclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	/* pclk_cpu gates */
49462306a36Sopenharmony_ci	GATE(PCLK_PWM01, "pclk_pwm01", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS),
49562306a36Sopenharmony_ci	GATE(PCLK_TIMER0, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 7, GFLAGS),
49662306a36Sopenharmony_ci	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
49762306a36Sopenharmony_ci	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS),
49862306a36Sopenharmony_ci	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
49962306a36Sopenharmony_ci	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
50062306a36Sopenharmony_ci	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
50162306a36Sopenharmony_ci	GATE(PCLK_EFUSE, "pclk_efuse", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 2, GFLAGS),
50262306a36Sopenharmony_ci	GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 3, GFLAGS),
50362306a36Sopenharmony_ci	GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 7, GFLAGS),
50462306a36Sopenharmony_ci	GATE(PCLK_PUBL, "pclk_ddrpubl", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
50562306a36Sopenharmony_ci	GATE(0, "pclk_dbg", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS),
50662306a36Sopenharmony_ci	GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS),
50762306a36Sopenharmony_ci	GATE(PCLK_PMU, "pclk_pmu", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 5, GFLAGS),
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	/* aclk_peri */
51062306a36Sopenharmony_ci	GATE(ACLK_DMA2, "aclk_dma2", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS),
51162306a36Sopenharmony_ci	GATE(ACLK_SMC, "aclk_smc", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 8, GFLAGS),
51262306a36Sopenharmony_ci	GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 4, GFLAGS),
51362306a36Sopenharmony_ci	GATE(0, "aclk_cpu_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS),
51462306a36Sopenharmony_ci	GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS),
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	/* pclk_peri gates */
51762306a36Sopenharmony_ci	GATE(0, "pclk_peri_axi_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS),
51862306a36Sopenharmony_ci	GATE(PCLK_PWM23, "pclk_pwm23", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 11, GFLAGS),
51962306a36Sopenharmony_ci	GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
52062306a36Sopenharmony_ci	GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS),
52162306a36Sopenharmony_ci	GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 13, GFLAGS),
52262306a36Sopenharmony_ci	GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
52362306a36Sopenharmony_ci	GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 3, GFLAGS),
52462306a36Sopenharmony_ci	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
52562306a36Sopenharmony_ci	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
52662306a36Sopenharmony_ci	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS),
52762306a36Sopenharmony_ci	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
52862306a36Sopenharmony_ci	GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 14, GFLAGS),
52962306a36Sopenharmony_ci};
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ciPNAME(mux_rk3066_lcdc0_p)	= { "dclk_lcdc0_src", "xin27m" };
53262306a36Sopenharmony_ciPNAME(mux_rk3066_lcdc1_p)	= { "dclk_lcdc1_src", "xin27m" };
53362306a36Sopenharmony_ciPNAME(mux_sclk_cif1_p)		= { "cif1_pre", "xin24m" };
53462306a36Sopenharmony_ciPNAME(mux_sclk_i2s1_p)		= { "i2s1_pre", "i2s1_frac", "xin12m" };
53562306a36Sopenharmony_ciPNAME(mux_sclk_i2s2_p)		= { "i2s2_pre", "i2s2_frac", "xin12m" };
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_cistatic struct clk_div_table div_aclk_cpu_t[] = {
53862306a36Sopenharmony_ci	{ .val = 0, .div = 1 },
53962306a36Sopenharmony_ci	{ .val = 1, .div = 2 },
54062306a36Sopenharmony_ci	{ .val = 2, .div = 3 },
54162306a36Sopenharmony_ci	{ .val = 3, .div = 4 },
54262306a36Sopenharmony_ci	{ .val = 4, .div = 8 },
54362306a36Sopenharmony_ci	{ /* sentinel */ },
54462306a36Sopenharmony_ci};
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3066a_i2s0_fracmux __initdata =
54762306a36Sopenharmony_ci	MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT,
54862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(2), 8, 2, MFLAGS);
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3066a_i2s1_fracmux __initdata =
55162306a36Sopenharmony_ci	MUX(SCLK_I2S1, "sclk_i2s1", mux_sclk_i2s1_p, CLK_SET_RATE_PARENT,
55262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3066a_i2s2_fracmux __initdata =
55562306a36Sopenharmony_ci	MUX(SCLK_I2S2, "sclk_i2s2", mux_sclk_i2s2_p, CLK_SET_RATE_PARENT,
55662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(4), 8, 2, MFLAGS);
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3066a_clk_branches[] __initdata = {
55962306a36Sopenharmony_ci	DIVTBL(0, "aclk_cpu_pre", "armclk", 0,
56062306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, div_aclk_cpu_t),
56162306a36Sopenharmony_ci	DIV(0, "pclk_cpu_pre", "aclk_cpu_pre", 0,
56262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO
56362306a36Sopenharmony_ci							    | CLK_DIVIDER_READ_ONLY),
56462306a36Sopenharmony_ci	DIV(0, "hclk_cpu_pre", "aclk_cpu_pre", 0,
56562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO
56662306a36Sopenharmony_ci							   | CLK_DIVIDER_READ_ONLY),
56762306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "hclk_ahb2apb", "hclk_cpu_pre", 0,
56862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 14, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO
56962306a36Sopenharmony_ci							    | CLK_DIVIDER_READ_ONLY,
57062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(4), 9, GFLAGS),
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	GATE(CORE_L2C, "core_l2c", "aclk_cpu", CLK_IGNORE_UNUSED,
57362306a36Sopenharmony_ci			RK2928_CLKGATE_CON(9), 4, GFLAGS),
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	COMPOSITE(0, "aclk_peri_pre", mux_pll_src_gpll_cpll_p, 0,
57662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
57762306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 0, GFLAGS),
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	COMPOSITE(0, "dclk_lcdc0_src", mux_pll_src_cpll_gpll_p, 0,
58062306a36Sopenharmony_ci			RK2928_CLKSEL_CON(27), 0, 1, MFLAGS, 8, 8, DFLAGS,
58162306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 1, GFLAGS),
58262306a36Sopenharmony_ci	MUX(DCLK_LCDC0, "dclk_lcdc0", mux_rk3066_lcdc0_p, CLK_SET_RATE_PARENT,
58362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(27), 4, 1, MFLAGS),
58462306a36Sopenharmony_ci	COMPOSITE(0, "dclk_lcdc1_src", mux_pll_src_cpll_gpll_p, 0,
58562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(28), 0, 1, MFLAGS, 8, 8, DFLAGS,
58662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 2, GFLAGS),
58762306a36Sopenharmony_ci	MUX(DCLK_LCDC1, "dclk_lcdc1", mux_rk3066_lcdc1_p, CLK_SET_RATE_PARENT,
58862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(28), 4, 1, MFLAGS),
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "cif1_pre", "cif_src", 0,
59162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(29), 8, 5, DFLAGS,
59262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 8, GFLAGS),
59362306a36Sopenharmony_ci	MUX(SCLK_CIF1, "sclk_cif1", mux_sclk_cif1_p, 0,
59462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(29), 15, 1, MFLAGS),
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci	GATE(0, "pclkin_cif1", "ext_cif1", 0,
59762306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 4, GFLAGS),
59862306a36Sopenharmony_ci	INVERTER(0, "pclk_cif1", "pclkin_cif1",
59962306a36Sopenharmony_ci			RK2928_CLKSEL_CON(30), 12, IFLAGS),
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	COMPOSITE(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
60262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(33), 8, 1, MFLAGS, 0, 5, DFLAGS,
60362306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 13, GFLAGS),
60462306a36Sopenharmony_ci	GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_src", 0,
60562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(5), 15, GFLAGS),
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	GATE(SCLK_TIMER2, "timer2", "xin24m", 0,
60862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 2, GFLAGS),
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
61162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(34), 0, 16, DFLAGS,
61262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 15, GFLAGS),
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	MUX(0, "i2s_src", mux_pll_src_gpll_cpll_p, 0,
61562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(2), 15, 1, MFLAGS),
61662306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "i2s0_pre", "i2s_src", 0,
61762306a36Sopenharmony_ci			RK2928_CLKSEL_CON(2), 0, 7, DFLAGS,
61862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 7, GFLAGS),
61962306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_pre", CLK_SET_RATE_PARENT,
62062306a36Sopenharmony_ci			RK2928_CLKSEL_CON(6), 0,
62162306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 8, GFLAGS,
62262306a36Sopenharmony_ci			&rk3066a_i2s0_fracmux),
62362306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "i2s1_pre", "i2s_src", 0,
62462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(3), 0, 7, DFLAGS,
62562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 9, GFLAGS),
62662306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_pre", CLK_SET_RATE_PARENT,
62762306a36Sopenharmony_ci			RK2928_CLKSEL_CON(7), 0,
62862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 10, GFLAGS,
62962306a36Sopenharmony_ci			&rk3066a_i2s1_fracmux),
63062306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "i2s2_pre", "i2s_src", 0,
63162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(4), 0, 7, DFLAGS,
63262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 11, GFLAGS),
63362306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_pre", CLK_SET_RATE_PARENT,
63462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(8), 0,
63562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 12, GFLAGS,
63662306a36Sopenharmony_ci			&rk3066a_i2s2_fracmux),
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS),
63962306a36Sopenharmony_ci	GATE(HCLK_I2S1, "hclk_i2s1", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
64062306a36Sopenharmony_ci	GATE(HCLK_I2S2, "hclk_i2s2", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS),
64162306a36Sopenharmony_ci	GATE(HCLK_CIF1, "hclk_cif1", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 6, GFLAGS),
64262306a36Sopenharmony_ci	GATE(HCLK_HDMI, "hclk_hdmi", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 14, GFLAGS),
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci	GATE(HCLK_OTG1, "hclk_usbotg1", "hclk_peri", CLK_IGNORE_UNUSED,
64562306a36Sopenharmony_ci			RK2928_CLKGATE_CON(5), 14, GFLAGS),
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci	GATE(ACLK_CIF1, "aclk_cif1", "aclk_vio1", 0, RK2928_CLKGATE_CON(6), 7, GFLAGS),
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	GATE(PCLK_TIMER1, "pclk_timer1", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 8, GFLAGS),
65062306a36Sopenharmony_ci	GATE(PCLK_TIMER2, "pclk_timer2", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 9, GFLAGS),
65162306a36Sopenharmony_ci	GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS),
65262306a36Sopenharmony_ci	GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
65362306a36Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
65662306a36Sopenharmony_ci	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK2928_CLKGATE_CON(4), 13, GFLAGS),
65762306a36Sopenharmony_ci};
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_cistatic struct clk_div_table div_rk3188_aclk_core_t[] = {
66062306a36Sopenharmony_ci	{ .val = 0, .div = 1 },
66162306a36Sopenharmony_ci	{ .val = 1, .div = 2 },
66262306a36Sopenharmony_ci	{ .val = 2, .div = 3 },
66362306a36Sopenharmony_ci	{ .val = 3, .div = 4 },
66462306a36Sopenharmony_ci	{ .val = 4, .div = 8 },
66562306a36Sopenharmony_ci	{ /* sentinel */ },
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ciPNAME(mux_hsicphy_p)		= { "sclk_otgphy0_480m", "sclk_otgphy1_480m",
66962306a36Sopenharmony_ci				    "gpll", "cpll" };
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3188_i2s0_fracmux __initdata =
67262306a36Sopenharmony_ci	MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT,
67362306a36Sopenharmony_ci			RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3188_clk_branches[] __initdata = {
67662306a36Sopenharmony_ci	COMPOSITE_NOMUX_DIVTBL(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
67762306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 3, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
67862306a36Sopenharmony_ci			div_rk3188_aclk_core_t, RK2928_CLKGATE_CON(0), 7, GFLAGS),
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	/* do not source aclk_cpu_pre from the apll, to keep complexity down */
68162306a36Sopenharmony_ci	COMPOSITE_NOGATE(0, "aclk_cpu_pre", mux_aclk_cpu_p, CLK_SET_RATE_NO_REPARENT,
68262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(0), 5, 1, MFLAGS, 0, 5, DFLAGS),
68362306a36Sopenharmony_ci	DIV(0, "pclk_cpu_pre", "aclk_cpu_pre", 0,
68462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
68562306a36Sopenharmony_ci	DIV(0, "hclk_cpu_pre", "aclk_cpu_pre", 0,
68662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
68762306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "hclk_ahb2apb", "hclk_cpu_pre", 0,
68862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(1), 14, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
68962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(4), 9, GFLAGS),
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci	GATE(CORE_L2C, "core_l2c", "armclk", CLK_IGNORE_UNUSED,
69262306a36Sopenharmony_ci			RK2928_CLKGATE_CON(9), 4, GFLAGS),
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci	COMPOSITE(0, "aclk_peri_pre", mux_pll_src_cpll_gpll_p, 0,
69562306a36Sopenharmony_ci			RK2928_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
69662306a36Sopenharmony_ci			RK2928_CLKGATE_CON(2), 0, GFLAGS),
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	COMPOSITE(DCLK_LCDC0, "dclk_lcdc0", mux_pll_src_cpll_gpll_p, 0,
69962306a36Sopenharmony_ci			RK2928_CLKSEL_CON(27), 0, 1, MFLAGS, 8, 8, DFLAGS,
70062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 1, GFLAGS),
70162306a36Sopenharmony_ci	COMPOSITE(DCLK_LCDC1, "dclk_lcdc1", mux_pll_src_cpll_gpll_p, 0,
70262306a36Sopenharmony_ci			RK2928_CLKSEL_CON(28), 0, 1, MFLAGS, 8, 8, DFLAGS,
70362306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 2, GFLAGS),
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	COMPOSITE(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
70662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(34), 7, 1, MFLAGS, 0, 5, DFLAGS,
70762306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 15, GFLAGS),
70862306a36Sopenharmony_ci	GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_src", 0,
70962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(9), 7, GFLAGS),
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	GATE(SCLK_TIMER2, "timer2", "xin24m", 0, RK2928_CLKGATE_CON(3), 4, GFLAGS),
71262306a36Sopenharmony_ci	GATE(SCLK_TIMER3, "timer3", "xin24m", 0, RK2928_CLKGATE_CON(1), 2, GFLAGS),
71362306a36Sopenharmony_ci	GATE(SCLK_TIMER4, "timer4", "xin24m", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS),
71462306a36Sopenharmony_ci	GATE(SCLK_TIMER5, "timer5", "xin24m", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS),
71562306a36Sopenharmony_ci	GATE(SCLK_TIMER6, "timer6", "xin24m", 0, RK2928_CLKGATE_CON(3), 14, GFLAGS),
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	COMPOSITE_NODIV(0, "sclk_hsicphy_480m", mux_hsicphy_p, 0,
71862306a36Sopenharmony_ci			RK2928_CLKSEL_CON(30), 0, 2, DFLAGS,
71962306a36Sopenharmony_ci			RK2928_CLKGATE_CON(3), 6, GFLAGS),
72062306a36Sopenharmony_ci	DIV(0, "sclk_hsicphy_12m", "sclk_hsicphy_480m", 0,
72162306a36Sopenharmony_ci			RK2928_CLKSEL_CON(11), 8, 6, DFLAGS),
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	MUX(0, "i2s_src", mux_pll_src_gpll_cpll_p, 0,
72462306a36Sopenharmony_ci			RK2928_CLKSEL_CON(2), 15, 1, MFLAGS),
72562306a36Sopenharmony_ci	COMPOSITE_NOMUX(0, "i2s0_pre", "i2s_src", 0,
72662306a36Sopenharmony_ci			RK2928_CLKSEL_CON(3), 0, 7, DFLAGS,
72762306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 9, GFLAGS),
72862306a36Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_pre", CLK_SET_RATE_PARENT,
72962306a36Sopenharmony_ci			RK2928_CLKSEL_CON(7), 0,
73062306a36Sopenharmony_ci			RK2928_CLKGATE_CON(0), 10, GFLAGS,
73162306a36Sopenharmony_ci			&rk3188_i2s0_fracmux),
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_ci	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
73462306a36Sopenharmony_ci	GATE(0, "hclk_imem0", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 14, GFLAGS),
73562306a36Sopenharmony_ci	GATE(0, "hclk_imem1", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 15, GFLAGS),
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	GATE(HCLK_OTG1, "hclk_usbotg1", "hclk_peri", CLK_IGNORE_UNUSED,
73862306a36Sopenharmony_ci			RK2928_CLKGATE_CON(7), 3, GFLAGS),
73962306a36Sopenharmony_ci	GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS),
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci	GATE(PCLK_TIMER3, "pclk_timer3", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 9, GFLAGS),
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci	GATE(PCLK_UART0, "pclk_uart0", "hclk_ahb2apb", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
74462306a36Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "hclk_ahb2apb", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	GATE(ACLK_GPS, "aclk_gps", "aclk_peri", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
74762306a36Sopenharmony_ci};
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_cistatic const char *const rk3188_critical_clocks[] __initconst = {
75062306a36Sopenharmony_ci	"aclk_cpu",
75162306a36Sopenharmony_ci	"aclk_peri",
75262306a36Sopenharmony_ci	"hclk_peri",
75362306a36Sopenharmony_ci	"pclk_cpu",
75462306a36Sopenharmony_ci	"pclk_peri",
75562306a36Sopenharmony_ci	"hclk_cpubus",
75662306a36Sopenharmony_ci	"hclk_vio_bus",
75762306a36Sopenharmony_ci	"sclk_mac_lbtest",
75862306a36Sopenharmony_ci};
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_cistatic struct rockchip_clk_provider *__init rk3188_common_clk_init(struct device_node *np)
76162306a36Sopenharmony_ci{
76262306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
76362306a36Sopenharmony_ci	void __iomem *reg_base;
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	reg_base = of_iomap(np, 0);
76662306a36Sopenharmony_ci	if (!reg_base) {
76762306a36Sopenharmony_ci		pr_err("%s: could not map cru region\n", __func__);
76862306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
76962306a36Sopenharmony_ci	}
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
77262306a36Sopenharmony_ci	if (IS_ERR(ctx)) {
77362306a36Sopenharmony_ci		pr_err("%s: rockchip clk init failed\n", __func__);
77462306a36Sopenharmony_ci		iounmap(reg_base);
77562306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
77662306a36Sopenharmony_ci	}
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, common_clk_branches,
77962306a36Sopenharmony_ci				  ARRAY_SIZE(common_clk_branches));
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_ci	rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
78262306a36Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_ci	rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL);
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	return ctx;
78762306a36Sopenharmony_ci}
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cistatic void __init rk3066a_clk_init(struct device_node *np)
79062306a36Sopenharmony_ci{
79162306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	ctx = rk3188_common_clk_init(np);
79462306a36Sopenharmony_ci	if (IS_ERR(ctx))
79562306a36Sopenharmony_ci		return;
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci	rockchip_clk_register_plls(ctx, rk3066_pll_clks,
79862306a36Sopenharmony_ci				   ARRAY_SIZE(rk3066_pll_clks),
79962306a36Sopenharmony_ci				   RK3066_GRF_SOC_STATUS);
80062306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, rk3066a_clk_branches,
80162306a36Sopenharmony_ci				  ARRAY_SIZE(rk3066a_clk_branches));
80262306a36Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
80362306a36Sopenharmony_ci			mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
80462306a36Sopenharmony_ci			&rk3066_cpuclk_data, rk3066_cpuclk_rates,
80562306a36Sopenharmony_ci			ARRAY_SIZE(rk3066_cpuclk_rates));
80662306a36Sopenharmony_ci	rockchip_clk_protect_critical(rk3188_critical_clocks,
80762306a36Sopenharmony_ci				      ARRAY_SIZE(rk3188_critical_clocks));
80862306a36Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
80962306a36Sopenharmony_ci}
81062306a36Sopenharmony_ciCLK_OF_DECLARE(rk3066a_cru, "rockchip,rk3066a-cru", rk3066a_clk_init);
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_cistatic void __init rk3188a_clk_init(struct device_node *np)
81362306a36Sopenharmony_ci{
81462306a36Sopenharmony_ci	struct rockchip_clk_provider *ctx;
81562306a36Sopenharmony_ci	struct clk *clk1, *clk2;
81662306a36Sopenharmony_ci	unsigned long rate;
81762306a36Sopenharmony_ci	int ret;
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci	ctx = rk3188_common_clk_init(np);
82062306a36Sopenharmony_ci	if (IS_ERR(ctx))
82162306a36Sopenharmony_ci		return;
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_ci	rockchip_clk_register_plls(ctx, rk3188_pll_clks,
82462306a36Sopenharmony_ci				   ARRAY_SIZE(rk3188_pll_clks),
82562306a36Sopenharmony_ci				   RK3188_GRF_SOC_STATUS);
82662306a36Sopenharmony_ci	rockchip_clk_register_branches(ctx, rk3188_clk_branches,
82762306a36Sopenharmony_ci				  ARRAY_SIZE(rk3188_clk_branches));
82862306a36Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
82962306a36Sopenharmony_ci				  mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
83062306a36Sopenharmony_ci				  &rk3188_cpuclk_data, rk3188_cpuclk_rates,
83162306a36Sopenharmony_ci				  ARRAY_SIZE(rk3188_cpuclk_rates));
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_ci	/* reparent aclk_cpu_pre from apll */
83462306a36Sopenharmony_ci	clk1 = __clk_lookup("aclk_cpu_pre");
83562306a36Sopenharmony_ci	clk2 = __clk_lookup("gpll");
83662306a36Sopenharmony_ci	if (clk1 && clk2) {
83762306a36Sopenharmony_ci		rate = clk_get_rate(clk1);
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ci		ret = clk_set_parent(clk1, clk2);
84062306a36Sopenharmony_ci		if (ret < 0)
84162306a36Sopenharmony_ci			pr_warn("%s: could not reparent aclk_cpu_pre to gpll\n",
84262306a36Sopenharmony_ci				__func__);
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci		clk_set_rate(clk1, rate);
84562306a36Sopenharmony_ci	} else {
84662306a36Sopenharmony_ci		pr_warn("%s: missing clocks to reparent aclk_cpu_pre to gpll\n",
84762306a36Sopenharmony_ci			__func__);
84862306a36Sopenharmony_ci	}
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_ci	rockchip_clk_protect_critical(rk3188_critical_clocks,
85162306a36Sopenharmony_ci				      ARRAY_SIZE(rk3188_critical_clocks));
85262306a36Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
85362306a36Sopenharmony_ci}
85462306a36Sopenharmony_ciCLK_OF_DECLARE(rk3188a_cru, "rockchip,rk3188a-cru", rk3188a_clk_init);
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_cistatic void __init rk3188_clk_init(struct device_node *np)
85762306a36Sopenharmony_ci{
85862306a36Sopenharmony_ci	int i;
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rk3188_pll_clks); i++) {
86162306a36Sopenharmony_ci		struct rockchip_pll_clock *pll = &rk3188_pll_clks[i];
86262306a36Sopenharmony_ci		struct rockchip_pll_rate_table *rate;
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_ci		if (!pll->rate_table)
86562306a36Sopenharmony_ci			continue;
86662306a36Sopenharmony_ci
86762306a36Sopenharmony_ci		rate = pll->rate_table;
86862306a36Sopenharmony_ci		while (rate->rate > 0) {
86962306a36Sopenharmony_ci			rate->nb = 1;
87062306a36Sopenharmony_ci			rate++;
87162306a36Sopenharmony_ci		}
87262306a36Sopenharmony_ci	}
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ci	rk3188a_clk_init(np);
87562306a36Sopenharmony_ci}
87662306a36Sopenharmony_ciCLK_OF_DECLARE(rk3188_cru, "rockchip,rk3188-cru", rk3188_clk_init);
877