162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 Rockchip Electronics Co. Ltd. 462306a36Sopenharmony_ci * Author: Elaine <zhangqing@rock-chips.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/io.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/of_address.h> 1162306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1262306a36Sopenharmony_ci#include <dt-bindings/clock/rk3128-cru.h> 1362306a36Sopenharmony_ci#include "clk.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define RK3128_GRF_SOC_STATUS0 0x14c 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_cienum rk3128_plls { 1862306a36Sopenharmony_ci apll, dpll, cpll, gpll, 1962306a36Sopenharmony_ci}; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3128_pll_rates[] = { 2262306a36Sopenharmony_ci /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 2362306a36Sopenharmony_ci RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0), 2462306a36Sopenharmony_ci RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0), 2562306a36Sopenharmony_ci RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0), 2662306a36Sopenharmony_ci RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0), 2762306a36Sopenharmony_ci RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0), 2862306a36Sopenharmony_ci RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0), 2962306a36Sopenharmony_ci RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0), 3062306a36Sopenharmony_ci RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0), 3162306a36Sopenharmony_ci RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0), 3262306a36Sopenharmony_ci RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0), 3362306a36Sopenharmony_ci RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0), 3462306a36Sopenharmony_ci RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0), 3562306a36Sopenharmony_ci RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0), 3662306a36Sopenharmony_ci RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0), 3762306a36Sopenharmony_ci RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0), 3862306a36Sopenharmony_ci RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0), 3962306a36Sopenharmony_ci RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0), 4062306a36Sopenharmony_ci RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0), 4162306a36Sopenharmony_ci RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0), 4262306a36Sopenharmony_ci RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0), 4362306a36Sopenharmony_ci RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0), 4462306a36Sopenharmony_ci RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0), 4562306a36Sopenharmony_ci RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0), 4662306a36Sopenharmony_ci RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0), 4762306a36Sopenharmony_ci RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0), 4862306a36Sopenharmony_ci RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0), 4962306a36Sopenharmony_ci RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0), 5062306a36Sopenharmony_ci RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0), 5162306a36Sopenharmony_ci RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0), 5262306a36Sopenharmony_ci RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0), 5362306a36Sopenharmony_ci RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0), 5462306a36Sopenharmony_ci RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0), 5562306a36Sopenharmony_ci RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0), 5662306a36Sopenharmony_ci RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0), 5762306a36Sopenharmony_ci RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0), 5862306a36Sopenharmony_ci RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0), 5962306a36Sopenharmony_ci RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0), 6062306a36Sopenharmony_ci RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0), 6162306a36Sopenharmony_ci RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0), 6262306a36Sopenharmony_ci RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0), 6362306a36Sopenharmony_ci RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0), 6462306a36Sopenharmony_ci RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0), 6562306a36Sopenharmony_ci { /* sentinel */ }, 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define RK3128_DIV_CPU_MASK 0x1f 6962306a36Sopenharmony_ci#define RK3128_DIV_CPU_SHIFT 8 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci#define RK3128_DIV_PERI_MASK 0xf 7262306a36Sopenharmony_ci#define RK3128_DIV_PERI_SHIFT 0 7362306a36Sopenharmony_ci#define RK3128_DIV_ACLK_MASK 0x7 7462306a36Sopenharmony_ci#define RK3128_DIV_ACLK_SHIFT 4 7562306a36Sopenharmony_ci#define RK3128_DIV_HCLK_MASK 0x3 7662306a36Sopenharmony_ci#define RK3128_DIV_HCLK_SHIFT 8 7762306a36Sopenharmony_ci#define RK3128_DIV_PCLK_MASK 0x7 7862306a36Sopenharmony_ci#define RK3128_DIV_PCLK_SHIFT 12 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci#define RK3128_CLKSEL1(_core_aclk_div, _pclk_dbg_div) \ 8162306a36Sopenharmony_ci{ \ 8262306a36Sopenharmony_ci .reg = RK2928_CLKSEL_CON(1), \ 8362306a36Sopenharmony_ci .val = HIWORD_UPDATE(_pclk_dbg_div, RK3128_DIV_PERI_MASK, \ 8462306a36Sopenharmony_ci RK3128_DIV_PERI_SHIFT) | \ 8562306a36Sopenharmony_ci HIWORD_UPDATE(_core_aclk_div, RK3128_DIV_ACLK_MASK, \ 8662306a36Sopenharmony_ci RK3128_DIV_ACLK_SHIFT), \ 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci#define RK3128_CPUCLK_RATE(_prate, _core_aclk_div, _pclk_dbg_div) \ 9062306a36Sopenharmony_ci{ \ 9162306a36Sopenharmony_ci .prate = _prate, \ 9262306a36Sopenharmony_ci .divs = { \ 9362306a36Sopenharmony_ci RK3128_CLKSEL1(_core_aclk_div, _pclk_dbg_div), \ 9462306a36Sopenharmony_ci }, \ 9562306a36Sopenharmony_ci} 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3128_cpuclk_rates[] __initdata = { 9862306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1800000000, 1, 7), 9962306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1704000000, 1, 7), 10062306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1608000000, 1, 7), 10162306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1512000000, 1, 7), 10262306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1488000000, 1, 5), 10362306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1416000000, 1, 5), 10462306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1392000000, 1, 5), 10562306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1296000000, 1, 5), 10662306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1200000000, 1, 5), 10762306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1104000000, 1, 5), 10862306a36Sopenharmony_ci RK3128_CPUCLK_RATE(1008000000, 1, 5), 10962306a36Sopenharmony_ci RK3128_CPUCLK_RATE(912000000, 1, 5), 11062306a36Sopenharmony_ci RK3128_CPUCLK_RATE(816000000, 1, 3), 11162306a36Sopenharmony_ci RK3128_CPUCLK_RATE(696000000, 1, 3), 11262306a36Sopenharmony_ci RK3128_CPUCLK_RATE(600000000, 1, 3), 11362306a36Sopenharmony_ci RK3128_CPUCLK_RATE(408000000, 1, 1), 11462306a36Sopenharmony_ci RK3128_CPUCLK_RATE(312000000, 1, 1), 11562306a36Sopenharmony_ci RK3128_CPUCLK_RATE(216000000, 1, 1), 11662306a36Sopenharmony_ci RK3128_CPUCLK_RATE(96000000, 1, 1), 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3128_cpuclk_data = { 12062306a36Sopenharmony_ci .core_reg[0] = RK2928_CLKSEL_CON(0), 12162306a36Sopenharmony_ci .div_core_shift[0] = 0, 12262306a36Sopenharmony_ci .div_core_mask[0] = 0x1f, 12362306a36Sopenharmony_ci .num_cores = 1, 12462306a36Sopenharmony_ci .mux_core_alt = 1, 12562306a36Sopenharmony_ci .mux_core_main = 0, 12662306a36Sopenharmony_ci .mux_core_shift = 7, 12762306a36Sopenharmony_ci .mux_core_mask = 0x1, 12862306a36Sopenharmony_ci}; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ciPNAME(mux_pll_p) = { "clk_24m", "xin24m" }; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_div2_ddr" }; 13362306a36Sopenharmony_ciPNAME(mux_armclk_p) = { "apll_core", "gpll_div2_core" }; 13462306a36Sopenharmony_ciPNAME(mux_usb480m_p) = { "usb480m_phy", "xin24m" }; 13562306a36Sopenharmony_ciPNAME(mux_aclk_cpu_src_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3" }; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ciPNAME(mux_pll_src_5plls_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3", "usb480m" }; 13862306a36Sopenharmony_ciPNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "gpll_div2", "usb480m" }; 13962306a36Sopenharmony_ciPNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "gpll_div2" }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ciPNAME(mux_clk_peri_src_p) = { "gpll", "cpll", "gpll_div2", "gpll_div3" }; 14262306a36Sopenharmony_ciPNAME(mux_mmc_src_p) = { "cpll", "gpll", "gpll_div2", "xin24m" }; 14362306a36Sopenharmony_ciPNAME(mux_clk_cif_out_src_p) = { "clk_cif_src", "xin24m" }; 14462306a36Sopenharmony_ciPNAME(mux_sclk_vop_src_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3" }; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ciPNAME(mux_i2s0_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" }; 14762306a36Sopenharmony_ciPNAME(mux_i2s1_pre_p) = { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" }; 14862306a36Sopenharmony_ciPNAME(mux_i2s_out_p) = { "i2s1_pre", "xin12m" }; 14962306a36Sopenharmony_ciPNAME(mux_sclk_spdif_p) = { "sclk_spdif_src", "spdif_frac", "xin12m" }; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ciPNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" }; 15262306a36Sopenharmony_ciPNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" }; 15362306a36Sopenharmony_ciPNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ciPNAME(mux_sclk_gmac_p) = { "sclk_gmac_src", "gmac_clkin" }; 15662306a36Sopenharmony_ciPNAME(mux_sclk_sfc_src_p) = { "cpll", "gpll", "gpll_div2", "xin24m" }; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3128_pll_clks[] __initdata = { 15962306a36Sopenharmony_ci [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0), 16062306a36Sopenharmony_ci RK2928_MODE_CON, 0, 1, 0, rk3128_pll_rates), 16162306a36Sopenharmony_ci [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4), 16262306a36Sopenharmony_ci RK2928_MODE_CON, 4, 0, 0, NULL), 16362306a36Sopenharmony_ci [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8), 16462306a36Sopenharmony_ci RK2928_MODE_CON, 8, 2, 0, rk3128_pll_rates), 16562306a36Sopenharmony_ci [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12), 16662306a36Sopenharmony_ci RK2928_MODE_CON, 12, 3, ROCKCHIP_PLL_SYNC_RATE, rk3128_pll_rates), 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 17062306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 17162306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_i2s0_fracmux __initdata = 17462306a36Sopenharmony_ci MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT, 17562306a36Sopenharmony_ci RK2928_CLKSEL_CON(9), 8, 2, MFLAGS); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_i2s1_fracmux __initdata = 17862306a36Sopenharmony_ci MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT, 17962306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 8, 2, MFLAGS); 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_spdif_fracmux __initdata = 18262306a36Sopenharmony_ci MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT, 18362306a36Sopenharmony_ci RK2928_CLKSEL_CON(6), 8, 2, MFLAGS); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_uart0_fracmux __initdata = 18662306a36Sopenharmony_ci MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 18762306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 8, 2, MFLAGS); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_uart1_fracmux __initdata = 19062306a36Sopenharmony_ci MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 19162306a36Sopenharmony_ci RK2928_CLKSEL_CON(14), 8, 2, MFLAGS); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_uart2_fracmux __initdata = 19462306a36Sopenharmony_ci MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 19562306a36Sopenharmony_ci RK2928_CLKSEL_CON(15), 8, 2, MFLAGS); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic struct rockchip_clk_branch common_clk_branches[] __initdata = { 19862306a36Sopenharmony_ci /* 19962306a36Sopenharmony_ci * Clock-Architecture Diagram 1 20062306a36Sopenharmony_ci */ 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci FACTOR(PLL_GPLL_DIV2, "gpll_div2", "gpll", 0, 1, 2), 20362306a36Sopenharmony_ci FACTOR(PLL_GPLL_DIV3, "gpll_div3", "gpll", 0, 1, 3), 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED, 20662306a36Sopenharmony_ci RK2928_CLKSEL_CON(4), 8, 5, DFLAGS), 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci /* PD_DDR */ 20962306a36Sopenharmony_ci GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED, 21062306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 2, GFLAGS), 21162306a36Sopenharmony_ci GATE(0, "gpll_div2_ddr", "gpll_div2", CLK_IGNORE_UNUSED, 21262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 2, GFLAGS), 21362306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "ddrphy2x", mux_ddrphy_p, CLK_IGNORE_UNUSED, 21462306a36Sopenharmony_ci RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO), 21562306a36Sopenharmony_ci FACTOR(SCLK_DDRC, "clk_ddrc", "ddrphy2x", 0, 1, 2), 21662306a36Sopenharmony_ci FACTOR(0, "clk_ddrphy", "ddrphy2x", 0, 1, 2), 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci /* PD_CORE */ 21962306a36Sopenharmony_ci GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED, 22062306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 6, GFLAGS), 22162306a36Sopenharmony_ci GATE(0, "gpll_div2_core", "gpll_div2", CLK_IGNORE_UNUSED, 22262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 6, GFLAGS), 22362306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED, 22462306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 22562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 0, GFLAGS), 22662306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED, 22762306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 22862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 7, GFLAGS), 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci /* PD_MISC */ 23162306a36Sopenharmony_ci MUX(SCLK_USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 23262306a36Sopenharmony_ci RK2928_MISC_CON, 15, 1, MFLAGS), 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* PD_CPU */ 23562306a36Sopenharmony_ci COMPOSITE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0, 23662306a36Sopenharmony_ci RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS, 23762306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 1, GFLAGS), 23862306a36Sopenharmony_ci GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", 0, 23962306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 3, GFLAGS), 24062306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", 0, 24162306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 8, 2, DFLAGS, 24262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 4, GFLAGS), 24362306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_src", 0, 24462306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 12, 2, DFLAGS, 24562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 5, GFLAGS), 24662306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_CRYPTO, "clk_crypto", "aclk_cpu_src", 0, 24762306a36Sopenharmony_ci RK2928_CLKSEL_CON(24), 0, 2, DFLAGS, 24862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 12, GFLAGS), 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* PD_VIDEO */ 25162306a36Sopenharmony_ci COMPOSITE(ACLK_VEPU, "aclk_vepu", mux_pll_src_5plls_p, 0, 25262306a36Sopenharmony_ci RK2928_CLKSEL_CON(32), 5, 3, MFLAGS, 0, 5, DFLAGS, 25362306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 9, GFLAGS), 25462306a36Sopenharmony_ci FACTOR(HCLK_VEPU, "hclk_vepu", "aclk_vepu", 0, 1, 4), 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci COMPOSITE(ACLK_VDPU, "aclk_vdpu", mux_pll_src_5plls_p, 0, 25762306a36Sopenharmony_ci RK2928_CLKSEL_CON(32), 13, 3, MFLAGS, 8, 5, DFLAGS, 25862306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 11, GFLAGS), 25962306a36Sopenharmony_ci FACTOR_GATE(HCLK_VDPU, "hclk_vdpu", "aclk_vdpu", 0, 1, 4, 26062306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 12, GFLAGS), 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_5plls_p, 0, 26362306a36Sopenharmony_ci RK2928_CLKSEL_CON(34), 13, 3, MFLAGS, 8, 5, DFLAGS, 26462306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 10, GFLAGS), 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci /* PD_VIO */ 26762306a36Sopenharmony_ci COMPOSITE(ACLK_VIO0, "aclk_vio0", mux_pll_src_5plls_p, 0, 26862306a36Sopenharmony_ci RK2928_CLKSEL_CON(31), 5, 3, MFLAGS, 0, 5, DFLAGS, 26962306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 0, GFLAGS), 27062306a36Sopenharmony_ci COMPOSITE(ACLK_VIO1, "aclk_vio1", mux_pll_src_5plls_p, 0, 27162306a36Sopenharmony_ci RK2928_CLKSEL_CON(31), 13, 3, MFLAGS, 8, 5, DFLAGS, 27262306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 4, GFLAGS), 27362306a36Sopenharmony_ci COMPOSITE(HCLK_VIO, "hclk_vio", mux_pll_src_4plls_p, 0, 27462306a36Sopenharmony_ci RK2928_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS, 27562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 11, GFLAGS), 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci /* PD_PERI */ 27862306a36Sopenharmony_ci COMPOSITE(0, "clk_peri_src", mux_clk_peri_src_p, 0, 27962306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS, 28062306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 0, GFLAGS), 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", 0, 28362306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 28462306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 3, GFLAGS), 28562306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", 0, 28662306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 28762306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 2, GFLAGS), 28862306a36Sopenharmony_ci GATE(ACLK_PERI, "aclk_peri", "clk_peri_src", 0, 28962306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 1, GFLAGS), 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, 29262306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 3, GFLAGS), 29362306a36Sopenharmony_ci GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, 29462306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 4, GFLAGS), 29562306a36Sopenharmony_ci GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, 29662306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 5, GFLAGS), 29762306a36Sopenharmony_ci GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, 29862306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 6, GFLAGS), 29962306a36Sopenharmony_ci GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, 30062306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 7, GFLAGS), 30162306a36Sopenharmony_ci GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, 30262306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 8, GFLAGS), 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0, 30562306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 0, GFLAGS), 30662306a36Sopenharmony_ci GATE(SCLK_PVTM_GPU, "clk_pvtm_gpu", "xin24m", 0, 30762306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 1, GFLAGS), 30862306a36Sopenharmony_ci GATE(SCLK_PVTM_FUNC, "clk_pvtm_func", "xin24m", 0, 30962306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 2, GFLAGS), 31062306a36Sopenharmony_ci GATE(SCLK_MIPI_24M, "clk_mipi_24m", "xin24m", CLK_IGNORE_UNUSED, 31162306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 15, GFLAGS), 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0, 31462306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS, 31562306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 11, GFLAGS), 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci COMPOSITE(SCLK_SDIO, "sclk_sdio", mux_mmc_src_p, 0, 31862306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS, 31962306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 13, GFLAGS), 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, 32262306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS, 32362306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 14, GFLAGS), 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci DIV(SCLK_PVTM, "clk_pvtm", "clk_pvtm_func", 0, 32662306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 0, 7, DFLAGS), 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci /* 32962306a36Sopenharmony_ci * Clock-Architecture Diagram 2 33062306a36Sopenharmony_ci */ 33162306a36Sopenharmony_ci COMPOSITE(DCLK_VOP, "dclk_vop", mux_sclk_vop_src_p, 0, 33262306a36Sopenharmony_ci RK2928_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS, 33362306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 1, GFLAGS), 33462306a36Sopenharmony_ci COMPOSITE(SCLK_VOP, "sclk_vop", mux_sclk_vop_src_p, 0, 33562306a36Sopenharmony_ci RK2928_CLKSEL_CON(28), 0, 2, MFLAGS, 8, 8, DFLAGS, 33662306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 2, GFLAGS), 33762306a36Sopenharmony_ci COMPOSITE(DCLK_EBC, "dclk_ebc", mux_pll_src_3plls_p, 0, 33862306a36Sopenharmony_ci RK2928_CLKSEL_CON(23), 0, 2, MFLAGS, 8, 8, DFLAGS, 33962306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 4, GFLAGS), 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_CIF_SRC, "sclk_cif_src", mux_pll_src_4plls_p, 0, 34462306a36Sopenharmony_ci RK2928_CLKSEL_CON(29), 0, 2, MFLAGS, 34562306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 7, GFLAGS), 34662306a36Sopenharmony_ci MUX(SCLK_CIF_OUT_SRC, "sclk_cif_out_src", mux_clk_cif_out_src_p, 0, 34762306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 14, 2, MFLAGS), 34862306a36Sopenharmony_ci DIV(SCLK_CIF_OUT, "sclk_cif_out", "sclk_cif_out_src", 0, 34962306a36Sopenharmony_ci RK2928_CLKSEL_CON(29), 2, 5, DFLAGS), 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci COMPOSITE(0, "i2s0_src", mux_pll_src_3plls_p, 0, 35262306a36Sopenharmony_ci RK2928_CLKSEL_CON(9), 14, 2, MFLAGS, 0, 7, DFLAGS, 35362306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 4, GFLAGS), 35462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT, 35562306a36Sopenharmony_ci RK2928_CLKSEL_CON(8), 0, 35662306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 5, GFLAGS, 35762306a36Sopenharmony_ci &rk3128_i2s0_fracmux), 35862306a36Sopenharmony_ci GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT, 35962306a36Sopenharmony_ci RK2928_CLKGATE_CON(4), 6, GFLAGS), 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci COMPOSITE(0, "i2s1_src", mux_pll_src_3plls_p, 0, 36262306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 7, DFLAGS, 36362306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 9, GFLAGS), 36462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT, 36562306a36Sopenharmony_ci RK2928_CLKSEL_CON(7), 0, 36662306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 10, GFLAGS, 36762306a36Sopenharmony_ci &rk3128_i2s1_fracmux), 36862306a36Sopenharmony_ci GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT, 36962306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 14, GFLAGS), 37062306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0, 37162306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 12, 1, MFLAGS, 37262306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 13, GFLAGS), 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci COMPOSITE(0, "sclk_spdif_src", mux_pll_src_3plls_p, 0, 37562306a36Sopenharmony_ci RK2928_CLKSEL_CON(6), 14, 2, MFLAGS, 0, 7, DFLAGS, 37662306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 10, GFLAGS), 37762306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT, 37862306a36Sopenharmony_ci RK2928_CLKSEL_CON(20), 0, 37962306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 12, GFLAGS, 38062306a36Sopenharmony_ci &rk3128_spdif_fracmux), 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, 38362306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 3, GFLAGS), 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin12m", 0, 38662306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 5, GFLAGS), 38762306a36Sopenharmony_ci GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin12m", 0, 38862306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 6, GFLAGS), 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0, 39162306a36Sopenharmony_ci RK2928_CLKSEL_CON(24), 8, 8, DFLAGS, 39262306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 8, GFLAGS), 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci COMPOSITE(ACLK_GPU, "aclk_gpu", mux_pll_src_5plls_p, 0, 39562306a36Sopenharmony_ci RK2928_CLKSEL_CON(34), 5, 3, MFLAGS, 0, 5, DFLAGS, 39662306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 13, GFLAGS), 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_3plls_p, 0, 39962306a36Sopenharmony_ci RK2928_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 7, DFLAGS, 40062306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 9, GFLAGS), 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci /* PD_UART */ 40362306a36Sopenharmony_ci COMPOSITE(0, "uart0_src", mux_pll_src_4plls_p, 0, 40462306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS, 40562306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 8, GFLAGS), 40662306a36Sopenharmony_ci MUX(0, "uart12_src", mux_pll_src_4plls_p, 0, 40762306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 14, 2, MFLAGS), 40862306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart1_src", "uart12_src", 0, 40962306a36Sopenharmony_ci RK2928_CLKSEL_CON(14), 0, 7, DFLAGS, 41062306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 10, GFLAGS), 41162306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart2_src", "uart12_src", 0, 41262306a36Sopenharmony_ci RK2928_CLKSEL_CON(15), 0, 7, DFLAGS, 41362306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 13, GFLAGS), 41462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT, 41562306a36Sopenharmony_ci RK2928_CLKSEL_CON(17), 0, 41662306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 9, GFLAGS, 41762306a36Sopenharmony_ci &rk3128_uart0_fracmux), 41862306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT, 41962306a36Sopenharmony_ci RK2928_CLKSEL_CON(18), 0, 42062306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 11, GFLAGS, 42162306a36Sopenharmony_ci &rk3128_uart1_fracmux), 42262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT, 42362306a36Sopenharmony_ci RK2928_CLKSEL_CON(19), 0, 42462306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 13, GFLAGS, 42562306a36Sopenharmony_ci &rk3128_uart2_fracmux), 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_3plls_p, 0, 42862306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS, 42962306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 7, GFLAGS), 43062306a36Sopenharmony_ci MUX(SCLK_MAC, "sclk_gmac", mux_sclk_gmac_p, 0, 43162306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 15, 1, MFLAGS), 43262306a36Sopenharmony_ci GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac", 0, 43362306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 5, GFLAGS), 43462306a36Sopenharmony_ci GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac", 0, 43562306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 4, GFLAGS), 43662306a36Sopenharmony_ci GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac", 0, 43762306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 6, GFLAGS), 43862306a36Sopenharmony_ci GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac", 0, 43962306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 7, GFLAGS), 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_3plls_p, 0, 44262306a36Sopenharmony_ci RK2928_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS, 44362306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 14, GFLAGS), 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_3plls_p, 0, 44662306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 14, 2, MFLAGS, 8, 5, DFLAGS, 44762306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 15, GFLAGS), 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PMU_PRE, "pclk_pmu_pre", "cpll", 0, 45062306a36Sopenharmony_ci RK2928_CLKSEL_CON(29), 8, 6, DFLAGS, 45162306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 0, GFLAGS), 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci /* 45462306a36Sopenharmony_ci * Clock-Architecture Diagram 3 45562306a36Sopenharmony_ci */ 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci /* PD_VOP */ 45862306a36Sopenharmony_ci GATE(ACLK_LCDC0, "aclk_lcdc0", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 0, GFLAGS), 45962306a36Sopenharmony_ci GATE(ACLK_CIF, "aclk_cif", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 5, GFLAGS), 46062306a36Sopenharmony_ci GATE(ACLK_RGA, "aclk_rga", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 11, GFLAGS), 46162306a36Sopenharmony_ci GATE(0, "aclk_vio0_niu", "aclk_vio0", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 13, GFLAGS), 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci GATE(ACLK_IEP, "aclk_iep", "aclk_vio1", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS), 46462306a36Sopenharmony_ci GATE(0, "aclk_vio1_niu", "aclk_vio1", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 10, GFLAGS), 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS), 46762306a36Sopenharmony_ci GATE(PCLK_MIPI, "pclk_mipi", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS), 46862306a36Sopenharmony_ci GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK2928_CLKGATE_CON(6), 10, GFLAGS), 46962306a36Sopenharmony_ci GATE(HCLK_LCDC0, "hclk_lcdc0", "hclk_vio", 0, RK2928_CLKGATE_CON(6), 1, GFLAGS), 47062306a36Sopenharmony_ci GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS), 47162306a36Sopenharmony_ci GATE(0, "hclk_vio_niu", "hclk_vio", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 12, GFLAGS), 47262306a36Sopenharmony_ci GATE(HCLK_CIF, "hclk_cif", "hclk_vio", 0, RK2928_CLKGATE_CON(6), 4, GFLAGS), 47362306a36Sopenharmony_ci GATE(HCLK_EBC, "hclk_ebc", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS), 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci /* PD_PERI */ 47662306a36Sopenharmony_ci GATE(0, "aclk_peri_axi", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS), 47762306a36Sopenharmony_ci GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(10), 10, GFLAGS), 47862306a36Sopenharmony_ci GATE(ACLK_DMAC, "aclk_dmac", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS), 47962306a36Sopenharmony_ci GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 15, GFLAGS), 48062306a36Sopenharmony_ci GATE(0, "aclk_cpu_to_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS), 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci GATE(HCLK_I2S_8CH, "hclk_i2s_8ch", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS), 48362306a36Sopenharmony_ci GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS), 48462306a36Sopenharmony_ci GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS), 48562306a36Sopenharmony_ci GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS), 48662306a36Sopenharmony_ci GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS), 48762306a36Sopenharmony_ci GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 13, GFLAGS), 48862306a36Sopenharmony_ci GATE(0, "hclk_peri_ahb", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS), 48962306a36Sopenharmony_ci GATE(HCLK_SPDIF, "hclk_spdif", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS), 49062306a36Sopenharmony_ci GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 12, GFLAGS), 49162306a36Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS), 49262306a36Sopenharmony_ci GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS), 49362306a36Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS), 49462306a36Sopenharmony_ci GATE(0, "hclk_emmc_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 6, GFLAGS), 49562306a36Sopenharmony_ci GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS), 49662306a36Sopenharmony_ci GATE(HCLK_USBHOST, "hclk_usbhost", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 14, GFLAGS), 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci GATE(PCLK_SIM_CARD, "pclk_sim_card", "pclk_peri", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS), 49962306a36Sopenharmony_ci GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS), 50062306a36Sopenharmony_ci GATE(0, "pclk_peri_axi", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS), 50162306a36Sopenharmony_ci GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS), 50262306a36Sopenharmony_ci GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS), 50362306a36Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS), 50462306a36Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS), 50562306a36Sopenharmony_ci GATE(PCLK_PWM, "pclk_pwm", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS), 50662306a36Sopenharmony_ci GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS), 50762306a36Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS), 50862306a36Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS), 50962306a36Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS), 51062306a36Sopenharmony_ci GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS), 51162306a36Sopenharmony_ci GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 14, GFLAGS), 51262306a36Sopenharmony_ci GATE(PCLK_EFUSE, "pclk_efuse", "pclk_peri", 0, RK2928_CLKGATE_CON(5), 2, GFLAGS), 51362306a36Sopenharmony_ci GATE(PCLK_TIMER, "pclk_timer", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(7), 7, GFLAGS), 51462306a36Sopenharmony_ci GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS), 51562306a36Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS), 51662306a36Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS), 51762306a36Sopenharmony_ci GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS), 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci /* PD_BUS */ 52062306a36Sopenharmony_ci GATE(0, "aclk_initmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS), 52162306a36Sopenharmony_ci GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS), 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci GATE(0, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 6, GFLAGS), 52462306a36Sopenharmony_ci GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS), 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci GATE(PCLK_ACODEC, "pclk_acodec", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 14, GFLAGS), 52762306a36Sopenharmony_ci GATE(0, "pclk_ddrupctl", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 7, GFLAGS), 52862306a36Sopenharmony_ci GATE(0, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS), 52962306a36Sopenharmony_ci GATE(0, "pclk_mipiphy", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 0, GFLAGS), 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci GATE(0, "pclk_pmu", "pclk_pmu_pre", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS), 53262306a36Sopenharmony_ci GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 3, GFLAGS), 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci /* PD_MMC */ 53562306a36Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3228_SDMMC_CON0, 1), 53662306a36Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 0), 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3228_SDIO_CON0, 1), 53962306a36Sopenharmony_ci MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3228_SDIO_CON1, 0), 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3228_EMMC_CON0, 1), 54262306a36Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3228_EMMC_CON1, 0), 54362306a36Sopenharmony_ci}; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3126_clk_branches[] __initdata = { 54662306a36Sopenharmony_ci GATE(0, "pclk_stimer", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 15, GFLAGS), 54762306a36Sopenharmony_ci GATE(0, "pclk_s_efuse", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 14, GFLAGS), 54862306a36Sopenharmony_ci GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 8, GFLAGS), 54962306a36Sopenharmony_ci}; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3128_clk_branches[] __initdata = { 55262306a36Sopenharmony_ci COMPOSITE(SCLK_SFC, "sclk_sfc", mux_sclk_sfc_src_p, 0, 55362306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 14, 2, MFLAGS, 8, 5, DFLAGS, 55462306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 15, GFLAGS), 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK2928_CLKGATE_CON(3), 14, GFLAGS), 55762306a36Sopenharmony_ci GATE(PCLK_HDMI, "pclk_hdmi", "pclk_cpu", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS), 55862306a36Sopenharmony_ci}; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_cistatic const char *const rk3128_critical_clocks[] __initconst = { 56162306a36Sopenharmony_ci "aclk_cpu", 56262306a36Sopenharmony_ci "hclk_cpu", 56362306a36Sopenharmony_ci "pclk_cpu", 56462306a36Sopenharmony_ci "aclk_peri", 56562306a36Sopenharmony_ci "hclk_peri", 56662306a36Sopenharmony_ci "pclk_peri", 56762306a36Sopenharmony_ci "pclk_pmu", 56862306a36Sopenharmony_ci "sclk_timer5", 56962306a36Sopenharmony_ci}; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic struct rockchip_clk_provider *__init rk3128_common_clk_init(struct device_node *np) 57262306a36Sopenharmony_ci{ 57362306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 57462306a36Sopenharmony_ci void __iomem *reg_base; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 57762306a36Sopenharmony_ci if (!reg_base) { 57862306a36Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 57962306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 58062306a36Sopenharmony_ci } 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 58362306a36Sopenharmony_ci if (IS_ERR(ctx)) { 58462306a36Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 58562306a36Sopenharmony_ci iounmap(reg_base); 58662306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 58762306a36Sopenharmony_ci } 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, rk3128_pll_clks, 59062306a36Sopenharmony_ci ARRAY_SIZE(rk3128_pll_clks), 59162306a36Sopenharmony_ci RK3128_GRF_SOC_STATUS0); 59262306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, common_clk_branches, 59362306a36Sopenharmony_ci ARRAY_SIZE(common_clk_branches)); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 59662306a36Sopenharmony_ci mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 59762306a36Sopenharmony_ci &rk3128_cpuclk_data, rk3128_cpuclk_rates, 59862306a36Sopenharmony_ci ARRAY_SIZE(rk3128_cpuclk_rates)); 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ci rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0), 60162306a36Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci return ctx; 60662306a36Sopenharmony_ci} 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic void __init rk3126_clk_init(struct device_node *np) 60962306a36Sopenharmony_ci{ 61062306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci ctx = rk3128_common_clk_init(np); 61362306a36Sopenharmony_ci if (IS_ERR(ctx)) 61462306a36Sopenharmony_ci return; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3126_clk_branches, 61762306a36Sopenharmony_ci ARRAY_SIZE(rk3126_clk_branches)); 61862306a36Sopenharmony_ci rockchip_clk_protect_critical(rk3128_critical_clocks, 61962306a36Sopenharmony_ci ARRAY_SIZE(rk3128_critical_clocks)); 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 62262306a36Sopenharmony_ci} 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ciCLK_OF_DECLARE(rk3126_cru, "rockchip,rk3126-cru", rk3126_clk_init); 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_cistatic void __init rk3128_clk_init(struct device_node *np) 62762306a36Sopenharmony_ci{ 62862306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci ctx = rk3128_common_clk_init(np); 63162306a36Sopenharmony_ci if (IS_ERR(ctx)) 63262306a36Sopenharmony_ci return; 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3128_clk_branches, 63562306a36Sopenharmony_ci ARRAY_SIZE(rk3128_clk_branches)); 63662306a36Sopenharmony_ci rockchip_clk_protect_critical(rk3128_critical_clocks, 63762306a36Sopenharmony_ci ARRAY_SIZE(rk3128_critical_clocks)); 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 64062306a36Sopenharmony_ci} 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_ciCLK_OF_DECLARE(rk3128_cru, "rockchip,rk3128-cru", rk3128_clk_init); 643