162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2014 MundoReader S.L. 462306a36Sopenharmony_ci * Author: Heiko Stuebner <heiko@sntech.de> 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Copyright (c) 2015 Rockchip Electronics Co. Ltd. 762306a36Sopenharmony_ci * Author: Xing Zheng <zhengxing@rock-chips.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/clk-provider.h> 1162306a36Sopenharmony_ci#include <linux/io.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_address.h> 1462306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1562306a36Sopenharmony_ci#include <dt-bindings/clock/rk3036-cru.h> 1662306a36Sopenharmony_ci#include "clk.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define RK3036_GRF_SOC_STATUS0 0x14c 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cienum rk3036_plls { 2162306a36Sopenharmony_ci apll, dpll, gpll, 2262306a36Sopenharmony_ci}; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic struct rockchip_pll_rate_table rk3036_pll_rates[] = { 2562306a36Sopenharmony_ci /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 2662306a36Sopenharmony_ci RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0), 2762306a36Sopenharmony_ci RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0), 2862306a36Sopenharmony_ci RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0), 2962306a36Sopenharmony_ci RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0), 3062306a36Sopenharmony_ci RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0), 3162306a36Sopenharmony_ci RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0), 3262306a36Sopenharmony_ci RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0), 3362306a36Sopenharmony_ci RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0), 3462306a36Sopenharmony_ci RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0), 3562306a36Sopenharmony_ci RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0), 3662306a36Sopenharmony_ci RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0), 3762306a36Sopenharmony_ci RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0), 3862306a36Sopenharmony_ci RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0), 3962306a36Sopenharmony_ci RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0), 4062306a36Sopenharmony_ci RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0), 4162306a36Sopenharmony_ci RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0), 4262306a36Sopenharmony_ci RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0), 4362306a36Sopenharmony_ci RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0), 4462306a36Sopenharmony_ci RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0), 4562306a36Sopenharmony_ci RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0), 4662306a36Sopenharmony_ci RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0), 4762306a36Sopenharmony_ci RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0), 4862306a36Sopenharmony_ci RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0), 4962306a36Sopenharmony_ci RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0), 5062306a36Sopenharmony_ci RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0), 5162306a36Sopenharmony_ci RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0), 5262306a36Sopenharmony_ci RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0), 5362306a36Sopenharmony_ci RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0), 5462306a36Sopenharmony_ci RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0), 5562306a36Sopenharmony_ci RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0), 5662306a36Sopenharmony_ci RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0), 5762306a36Sopenharmony_ci RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0), 5862306a36Sopenharmony_ci RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0), 5962306a36Sopenharmony_ci RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0), 6062306a36Sopenharmony_ci RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0), 6162306a36Sopenharmony_ci RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0), 6262306a36Sopenharmony_ci RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0), 6362306a36Sopenharmony_ci RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0), 6462306a36Sopenharmony_ci RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0), 6562306a36Sopenharmony_ci RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0), 6662306a36Sopenharmony_ci RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0), 6762306a36Sopenharmony_ci RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0), 6862306a36Sopenharmony_ci { /* sentinel */ }, 6962306a36Sopenharmony_ci}; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci#define RK3036_DIV_CPU_MASK 0x1f 7262306a36Sopenharmony_ci#define RK3036_DIV_CPU_SHIFT 8 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci#define RK3036_DIV_PERI_MASK 0xf 7562306a36Sopenharmony_ci#define RK3036_DIV_PERI_SHIFT 0 7662306a36Sopenharmony_ci#define RK3036_DIV_ACLK_MASK 0x7 7762306a36Sopenharmony_ci#define RK3036_DIV_ACLK_SHIFT 4 7862306a36Sopenharmony_ci#define RK3036_DIV_HCLK_MASK 0x3 7962306a36Sopenharmony_ci#define RK3036_DIV_HCLK_SHIFT 8 8062306a36Sopenharmony_ci#define RK3036_DIV_PCLK_MASK 0x7 8162306a36Sopenharmony_ci#define RK3036_DIV_PCLK_SHIFT 12 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci#define RK3036_CLKSEL1(_core_periph_div) \ 8462306a36Sopenharmony_ci { \ 8562306a36Sopenharmony_ci .reg = RK2928_CLKSEL_CON(1), \ 8662306a36Sopenharmony_ci .val = HIWORD_UPDATE(_core_periph_div, RK3036_DIV_PERI_MASK, \ 8762306a36Sopenharmony_ci RK3036_DIV_PERI_SHIFT) \ 8862306a36Sopenharmony_ci } 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci#define RK3036_CPUCLK_RATE(_prate, _core_periph_div) \ 9162306a36Sopenharmony_ci { \ 9262306a36Sopenharmony_ci .prate = _prate, \ 9362306a36Sopenharmony_ci .divs = { \ 9462306a36Sopenharmony_ci RK3036_CLKSEL1(_core_periph_div), \ 9562306a36Sopenharmony_ci }, \ 9662306a36Sopenharmony_ci } 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3036_cpuclk_rates[] __initdata = { 9962306a36Sopenharmony_ci RK3036_CPUCLK_RATE(816000000, 4), 10062306a36Sopenharmony_ci RK3036_CPUCLK_RATE(600000000, 4), 10162306a36Sopenharmony_ci RK3036_CPUCLK_RATE(312000000, 4), 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3036_cpuclk_data = { 10562306a36Sopenharmony_ci .core_reg[0] = RK2928_CLKSEL_CON(0), 10662306a36Sopenharmony_ci .div_core_shift[0] = 0, 10762306a36Sopenharmony_ci .div_core_mask[0] = 0x1f, 10862306a36Sopenharmony_ci .num_cores = 1, 10962306a36Sopenharmony_ci .mux_core_alt = 1, 11062306a36Sopenharmony_ci .mux_core_main = 0, 11162306a36Sopenharmony_ci .mux_core_shift = 7, 11262306a36Sopenharmony_ci .mux_core_mask = 0x1, 11362306a36Sopenharmony_ci}; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ciPNAME(mux_pll_p) = { "xin24m", "xin24m" }; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ciPNAME(mux_armclk_p) = { "apll", "gpll_armclk" }; 11862306a36Sopenharmony_ciPNAME(mux_busclk_p) = { "apll", "dpll_cpu", "gpll_cpu" }; 11962306a36Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" }; 12062306a36Sopenharmony_ciPNAME(mux_pll_src_3plls_p) = { "apll", "dpll", "gpll" }; 12162306a36Sopenharmony_ciPNAME(mux_timer_p) = { "xin24m", "pclk_peri_src" }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ciPNAME(mux_pll_src_apll_dpll_gpll_usb480m_p) = { "apll", "dpll", "gpll", "usb480m" }; 12462306a36Sopenharmony_ciPNAME(mux_pll_src_dmyapll_dpll_gpll_xin24_p) = { "dummy_apll", "dpll", "gpll", "xin24m" }; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ciPNAME(mux_mmc_src_p) = { "apll", "dpll", "gpll", "xin24m" }; 12762306a36Sopenharmony_ciPNAME(mux_i2s_pre_p) = { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" }; 12862306a36Sopenharmony_ciPNAME(mux_i2s_clkout_p) = { "i2s_pre", "xin12m" }; 12962306a36Sopenharmony_ciPNAME(mux_spdif_p) = { "spdif_src", "spdif_frac", "xin12m" }; 13062306a36Sopenharmony_ciPNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" }; 13162306a36Sopenharmony_ciPNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" }; 13262306a36Sopenharmony_ciPNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" }; 13362306a36Sopenharmony_ciPNAME(mux_mac_p) = { "mac_pll_src", "rmii_clkin" }; 13462306a36Sopenharmony_ciPNAME(mux_dclk_p) = { "dclk_lcdc", "dclk_cru" }; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic struct rockchip_pll_clock rk3036_pll_clks[] __initdata = { 13762306a36Sopenharmony_ci [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0), 13862306a36Sopenharmony_ci RK2928_MODE_CON, 0, 5, 0, rk3036_pll_rates), 13962306a36Sopenharmony_ci [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4), 14062306a36Sopenharmony_ci RK2928_MODE_CON, 4, 4, 0, NULL), 14162306a36Sopenharmony_ci [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12), 14262306a36Sopenharmony_ci RK2928_MODE_CON, 12, 6, ROCKCHIP_PLL_SYNC_RATE, rk3036_pll_rates), 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 14662306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 14762306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3036_uart0_fracmux __initdata = 15062306a36Sopenharmony_ci MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 15162306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 8, 2, MFLAGS); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3036_uart1_fracmux __initdata = 15462306a36Sopenharmony_ci MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 15562306a36Sopenharmony_ci RK2928_CLKSEL_CON(14), 8, 2, MFLAGS); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3036_uart2_fracmux __initdata = 15862306a36Sopenharmony_ci MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 15962306a36Sopenharmony_ci RK2928_CLKSEL_CON(15), 8, 2, MFLAGS); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3036_i2s_fracmux __initdata = 16262306a36Sopenharmony_ci MUX(0, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT, 16362306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 8, 2, MFLAGS); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3036_spdif_fracmux __initdata = 16662306a36Sopenharmony_ci MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, 0, 16762306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 8, 2, MFLAGS); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic struct rockchip_clk_branch rk3036_clk_branches[] __initdata = { 17062306a36Sopenharmony_ci /* 17162306a36Sopenharmony_ci * Clock-Architecture Diagram 1 17262306a36Sopenharmony_ci */ 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci GATE(0, "gpll_armclk", "gpll", CLK_IGNORE_UNUSED, 17562306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 6, GFLAGS), 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* 18062306a36Sopenharmony_ci * Clock-Architecture Diagram 2 18162306a36Sopenharmony_ci */ 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED, 18462306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 2, GFLAGS), 18562306a36Sopenharmony_ci GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED, 18662306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 8, GFLAGS), 18762306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "ddrphy2x", mux_ddrphy_p, CLK_IGNORE_UNUSED, 18862306a36Sopenharmony_ci RK2928_CLKSEL_CON(26), 8, 1, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO), 18962306a36Sopenharmony_ci FACTOR(0, "ddrphy", "ddrphy2x", 0, 1, 2), 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED, 19262306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 19362306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 7, GFLAGS), 19462306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_core_pre", "armclk", CLK_IGNORE_UNUSED, 19562306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 19662306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 7, GFLAGS), 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci GATE(0, "dpll_cpu", "dpll", 0, RK2928_CLKGATE_CON(10), 8, GFLAGS), 19962306a36Sopenharmony_ci GATE(0, "gpll_cpu", "gpll", 0, RK2928_CLKGATE_CON(0), 1, GFLAGS), 20062306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_busclk_p, 0, 20162306a36Sopenharmony_ci RK2928_CLKSEL_CON(0), 14, 2, MFLAGS, 8, 5, DFLAGS), 20262306a36Sopenharmony_ci GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", CLK_IGNORE_UNUSED, 20362306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 3, GFLAGS), 20462306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_src", CLK_IGNORE_UNUSED, 20562306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 20662306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 5, GFLAGS), 20762306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", CLK_IGNORE_UNUSED, 20862306a36Sopenharmony_ci RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_READ_ONLY, 20962306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 4, GFLAGS), 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci COMPOSITE(0, "aclk_peri_src", mux_pll_src_3plls_p, 0, 21262306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS, 21362306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 0, GFLAGS), 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0, 21662306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 1, GFLAGS), 21762306a36Sopenharmony_ci DIV(0, "pclk_peri_src", "aclk_peri_src", CLK_IGNORE_UNUSED, 21862306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO), 21962306a36Sopenharmony_ci GATE(PCLK_PERI, "pclk_peri", "pclk_peri_src", 0, 22062306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 3, GFLAGS), 22162306a36Sopenharmony_ci DIV(0, "hclk_peri_src", "aclk_peri_src", CLK_IGNORE_UNUSED, 22262306a36Sopenharmony_ci RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO), 22362306a36Sopenharmony_ci GATE(HCLK_PERI, "hclk_peri", "hclk_peri_src", 0, 22462306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 2, GFLAGS), 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_TIMER0, "sclk_timer0", mux_timer_p, CLK_IGNORE_UNUSED, 22762306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 4, 1, MFLAGS, 22862306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 0, GFLAGS), 22962306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_TIMER1, "sclk_timer1", mux_timer_p, CLK_IGNORE_UNUSED, 23062306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 5, 1, MFLAGS, 23162306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 1, GFLAGS), 23262306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_TIMER2, "sclk_timer2", mux_timer_p, CLK_IGNORE_UNUSED, 23362306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 6, 1, MFLAGS, 23462306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 4, GFLAGS), 23562306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_TIMER3, "sclk_timer3", mux_timer_p, CLK_IGNORE_UNUSED, 23662306a36Sopenharmony_ci RK2928_CLKSEL_CON(2), 7, 1, MFLAGS, 23762306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 5, GFLAGS), 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci MUX(0, "uart_pll_clk", mux_pll_src_apll_dpll_gpll_usb480m_p, 0, 24062306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 10, 2, MFLAGS), 24162306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart0_src", "uart_pll_clk", 0, 24262306a36Sopenharmony_ci RK2928_CLKSEL_CON(13), 0, 7, DFLAGS, 24362306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 8, GFLAGS), 24462306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart1_src", "uart_pll_clk", 0, 24562306a36Sopenharmony_ci RK2928_CLKSEL_CON(14), 0, 7, DFLAGS, 24662306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 10, GFLAGS), 24762306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "uart2_src", "uart_pll_clk", 0, 24862306a36Sopenharmony_ci RK2928_CLKSEL_CON(15), 0, 7, DFLAGS, 24962306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 12, GFLAGS), 25062306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT, 25162306a36Sopenharmony_ci RK2928_CLKSEL_CON(17), 0, 25262306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 9, GFLAGS, 25362306a36Sopenharmony_ci &rk3036_uart0_fracmux), 25462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT, 25562306a36Sopenharmony_ci RK2928_CLKSEL_CON(18), 0, 25662306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 11, GFLAGS, 25762306a36Sopenharmony_ci &rk3036_uart1_fracmux), 25862306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT, 25962306a36Sopenharmony_ci RK2928_CLKSEL_CON(19), 0, 26062306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 13, GFLAGS, 26162306a36Sopenharmony_ci &rk3036_uart2_fracmux), 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci COMPOSITE(ACLK_VCODEC, "aclk_vcodec", mux_pll_src_3plls_p, 0, 26462306a36Sopenharmony_ci RK2928_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS, 26562306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 11, GFLAGS), 26662306a36Sopenharmony_ci FACTOR_GATE(HCLK_VCODEC, "hclk_vcodec", "aclk_vcodec", 0, 1, 4, 26762306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 12, GFLAGS), 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci COMPOSITE(0, "aclk_hvec", mux_pll_src_3plls_p, 0, 27062306a36Sopenharmony_ci RK2928_CLKSEL_CON(20), 0, 2, MFLAGS, 2, 5, DFLAGS, 27162306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 6, GFLAGS), 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci COMPOSITE(0, "aclk_disp1_pre", mux_pll_src_3plls_p, 0, 27462306a36Sopenharmony_ci RK2928_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS, 27562306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 4, GFLAGS), 27662306a36Sopenharmony_ci COMPOSITE(0, "hclk_disp_pre", mux_pll_src_3plls_p, 0, 27762306a36Sopenharmony_ci RK2928_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS, 27862306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 11, GFLAGS), 27962306a36Sopenharmony_ci COMPOSITE(SCLK_LCDC, "dclk_lcdc", mux_pll_src_3plls_p, 0, 28062306a36Sopenharmony_ci RK2928_CLKSEL_CON(28), 0, 2, MFLAGS, 8, 8, DFLAGS, 28162306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 2, GFLAGS), 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci COMPOSITE_NODIV(0, "sclk_sdmmc_src", mux_mmc_src_p, 0, 28462306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 8, 2, MFLAGS, 28562306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 11, GFLAGS), 28662306a36Sopenharmony_ci DIV(SCLK_SDMMC, "sclk_sdmmc", "sclk_sdmmc_src", 0, 28762306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 0, 7, DFLAGS), 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci COMPOSITE_NODIV(0, "sclk_sdio_src", mux_mmc_src_p, 0, 29062306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 10, 2, MFLAGS, 29162306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 13, GFLAGS), 29262306a36Sopenharmony_ci DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0, 29362306a36Sopenharmony_ci RK2928_CLKSEL_CON(11), 8, 7, DFLAGS), 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, 29662306a36Sopenharmony_ci RK2928_CLKSEL_CON(12), 12, 2, MFLAGS, 0, 7, DFLAGS, 29762306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 14, GFLAGS), 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3036_SDMMC_CON0, 1), 30062306a36Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3036_SDMMC_CON1, 0), 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3036_SDIO_CON0, 1), 30362306a36Sopenharmony_ci MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3036_SDIO_CON1, 0), 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3036_EMMC_CON0, 1), 30662306a36Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3036_EMMC_CON1, 0), 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci COMPOSITE(0, "i2s_src", mux_pll_src_3plls_p, 0, 30962306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 7, DFLAGS, 31062306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 9, GFLAGS), 31162306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT, 31262306a36Sopenharmony_ci RK2928_CLKSEL_CON(7), 0, 31362306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 10, GFLAGS, 31462306a36Sopenharmony_ci &rk3036_i2s_fracmux), 31562306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_clkout", mux_i2s_clkout_p, 0, 31662306a36Sopenharmony_ci RK2928_CLKSEL_CON(3), 12, 1, MFLAGS, 31762306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 13, GFLAGS), 31862306a36Sopenharmony_ci GATE(SCLK_I2S, "sclk_i2s", "i2s_pre", CLK_SET_RATE_PARENT, 31962306a36Sopenharmony_ci RK2928_CLKGATE_CON(0), 14, GFLAGS), 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci COMPOSITE(0, "spdif_src", mux_pll_src_3plls_p, 0, 32262306a36Sopenharmony_ci RK2928_CLKSEL_CON(5), 10, 2, MFLAGS, 0, 7, DFLAGS, 32362306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 10, GFLAGS), 32462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", 0, 32562306a36Sopenharmony_ci RK2928_CLKSEL_CON(9), 0, 32662306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 12, GFLAGS, 32762306a36Sopenharmony_ci &rk3036_spdif_fracmux), 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin12m", CLK_IGNORE_UNUSED, 33062306a36Sopenharmony_ci RK2928_CLKGATE_CON(1), 5, GFLAGS), 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_3plls_p, 0, 33362306a36Sopenharmony_ci RK2928_CLKSEL_CON(34), 8, 2, MFLAGS, 0, 5, DFLAGS, 33462306a36Sopenharmony_ci RK2928_CLKGATE_CON(3), 13, GFLAGS), 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci COMPOSITE(SCLK_SPI, "sclk_spi", mux_pll_src_3plls_p, 0, 33762306a36Sopenharmony_ci RK2928_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 7, DFLAGS, 33862306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 9, GFLAGS), 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_3plls_p, 0, 34162306a36Sopenharmony_ci RK2928_CLKSEL_CON(16), 8, 2, MFLAGS, 10, 5, DFLAGS, 34262306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 4, GFLAGS), 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_dmyapll_dpll_gpll_xin24_p, 0, 34562306a36Sopenharmony_ci RK2928_CLKSEL_CON(16), 0, 2, MFLAGS, 2, 5, DFLAGS, 34662306a36Sopenharmony_ci RK2928_CLKGATE_CON(10), 5, GFLAGS), 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci COMPOSITE_NOGATE(SCLK_MACPLL, "mac_pll_src", mux_pll_src_3plls_p, CLK_SET_RATE_NO_REPARENT, 34962306a36Sopenharmony_ci RK2928_CLKSEL_CON(21), 0, 2, MFLAGS, 9, 5, DFLAGS), 35062306a36Sopenharmony_ci MUX(SCLK_MACREF, "mac_clk_ref", mux_mac_p, CLK_SET_RATE_PARENT, 35162306a36Sopenharmony_ci RK2928_CLKSEL_CON(21), 3, 1, MFLAGS), 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_MAC, "mac_clk", "mac_clk_ref", 0, 35462306a36Sopenharmony_ci RK2928_CLKSEL_CON(21), 4, 5, DFLAGS, 35562306a36Sopenharmony_ci RK2928_CLKGATE_CON(2), 6, GFLAGS), 35662306a36Sopenharmony_ci FACTOR(0, "sclk_macref_out", "hclk_peri_src", 0, 1, 2), 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci MUX(SCLK_HDMI, "dclk_hdmi", mux_dclk_p, 0, 35962306a36Sopenharmony_ci RK2928_CLKSEL_CON(31), 0, 1, MFLAGS), 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci /* 36262306a36Sopenharmony_ci * Clock-Architecture Diagram 3 36362306a36Sopenharmony_ci */ 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci /* aclk_cpu gates */ 36662306a36Sopenharmony_ci GATE(0, "sclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS), 36762306a36Sopenharmony_ci GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS), 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci /* hclk_cpu gates */ 37062306a36Sopenharmony_ci GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 6, GFLAGS), 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci /* pclk_cpu gates */ 37362306a36Sopenharmony_ci GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS), 37462306a36Sopenharmony_ci GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 7, GFLAGS), 37562306a36Sopenharmony_ci GATE(PCLK_ACODEC, "pclk_acodec", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 14, GFLAGS), 37662306a36Sopenharmony_ci GATE(PCLK_HDMI, "pclk_hdmi", "pclk_cpu", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS), 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci /* aclk_vio gates */ 37962306a36Sopenharmony_ci GATE(ACLK_VIO, "aclk_vio", "aclk_disp1_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 13, GFLAGS), 38062306a36Sopenharmony_ci GATE(ACLK_LCDC, "aclk_lcdc", "aclk_disp1_pre", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS), 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci GATE(HCLK_VIO_BUS, "hclk_vio_bus", "hclk_disp_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 12, GFLAGS), 38362306a36Sopenharmony_ci GATE(HCLK_LCDC, "hclk_lcdc", "hclk_disp_pre", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS), 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci /* xin24m gates */ 38762306a36Sopenharmony_ci GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK2928_CLKGATE_CON(10), 0, GFLAGS), 38862306a36Sopenharmony_ci GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK2928_CLKGATE_CON(10), 1, GFLAGS), 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci /* aclk_peri gates */ 39162306a36Sopenharmony_ci GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS), 39262306a36Sopenharmony_ci GATE(0, "aclk_cpu_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS), 39362306a36Sopenharmony_ci GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS), 39462306a36Sopenharmony_ci GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 15, GFLAGS), 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci /* hclk_peri gates */ 39762306a36Sopenharmony_ci GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS), 39862306a36Sopenharmony_ci GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS), 39962306a36Sopenharmony_ci GATE(0, "hclk_peri_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS), 40062306a36Sopenharmony_ci GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS), 40162306a36Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS), 40262306a36Sopenharmony_ci GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS), 40362306a36Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS), 40462306a36Sopenharmony_ci GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 13, GFLAGS), 40562306a36Sopenharmony_ci GATE(HCLK_OTG1, "hclk_otg1", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(7), 3, GFLAGS), 40662306a36Sopenharmony_ci GATE(HCLK_I2S, "hclk_i2s", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS), 40762306a36Sopenharmony_ci GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 14, GFLAGS), 40862306a36Sopenharmony_ci GATE(HCLK_MAC, "hclk_mac", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS), 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci /* pclk_peri gates */ 41162306a36Sopenharmony_ci GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS), 41262306a36Sopenharmony_ci GATE(0, "pclk_efuse", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 2, GFLAGS), 41362306a36Sopenharmony_ci GATE(PCLK_TIMER, "pclk_timer", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 7, GFLAGS), 41462306a36Sopenharmony_ci GATE(PCLK_PWM, "pclk_pwm", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS), 41562306a36Sopenharmony_ci GATE(PCLK_SPI, "pclk_spi", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS), 41662306a36Sopenharmony_ci GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS), 41762306a36Sopenharmony_ci GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS), 41862306a36Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS), 41962306a36Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS), 42062306a36Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS), 42162306a36Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS), 42262306a36Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS), 42362306a36Sopenharmony_ci GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS), 42462306a36Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS), 42562306a36Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS), 42662306a36Sopenharmony_ci}; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_cistatic const char *const rk3036_critical_clocks[] __initconst = { 42962306a36Sopenharmony_ci "aclk_cpu", 43062306a36Sopenharmony_ci "aclk_peri", 43162306a36Sopenharmony_ci "hclk_peri", 43262306a36Sopenharmony_ci "pclk_peri", 43362306a36Sopenharmony_ci "pclk_ddrupctl", 43462306a36Sopenharmony_ci}; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_cistatic void __init rk3036_clk_init(struct device_node *np) 43762306a36Sopenharmony_ci{ 43862306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 43962306a36Sopenharmony_ci void __iomem *reg_base; 44062306a36Sopenharmony_ci struct clk *clk; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 44362306a36Sopenharmony_ci if (!reg_base) { 44462306a36Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 44562306a36Sopenharmony_ci return; 44662306a36Sopenharmony_ci } 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci /* 44962306a36Sopenharmony_ci * Make uart_pll_clk a child of the gpll, as all other sources are 45062306a36Sopenharmony_ci * not that usable / stable. 45162306a36Sopenharmony_ci */ 45262306a36Sopenharmony_ci writel_relaxed(HIWORD_UPDATE(0x2, 0x3, 10), 45362306a36Sopenharmony_ci reg_base + RK2928_CLKSEL_CON(13)); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 45662306a36Sopenharmony_ci if (IS_ERR(ctx)) { 45762306a36Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 45862306a36Sopenharmony_ci iounmap(reg_base); 45962306a36Sopenharmony_ci return; 46062306a36Sopenharmony_ci } 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "usb480m", "xin24m", 0, 20, 1); 46362306a36Sopenharmony_ci if (IS_ERR(clk)) 46462306a36Sopenharmony_ci pr_warn("%s: could not register clock usb480m: %ld\n", 46562306a36Sopenharmony_ci __func__, PTR_ERR(clk)); 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, rk3036_pll_clks, 46862306a36Sopenharmony_ci ARRAY_SIZE(rk3036_pll_clks), 46962306a36Sopenharmony_ci RK3036_GRF_SOC_STATUS0); 47062306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3036_clk_branches, 47162306a36Sopenharmony_ci ARRAY_SIZE(rk3036_clk_branches)); 47262306a36Sopenharmony_ci rockchip_clk_protect_critical(rk3036_critical_clocks, 47362306a36Sopenharmony_ci ARRAY_SIZE(rk3036_critical_clocks)); 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 47662306a36Sopenharmony_ci mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 47762306a36Sopenharmony_ci &rk3036_cpuclk_data, rk3036_cpuclk_rates, 47862306a36Sopenharmony_ci ARRAY_SIZE(rk3036_cpuclk_rates)); 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0), 48162306a36Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 48662306a36Sopenharmony_ci} 48762306a36Sopenharmony_ciCLK_OF_DECLARE(rk3036_cru, "rockchip,rk3036-cru", rk3036_clk_init); 488