162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2018 Rockchip Electronics Co. Ltd. 462306a36Sopenharmony_ci * Author: Elaine Zhang<zhangqing@rock-chips.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/io.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/of_address.h> 1162306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1262306a36Sopenharmony_ci#include <dt-bindings/clock/px30-cru.h> 1362306a36Sopenharmony_ci#include "clk.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define PX30_GRF_SOC_STATUS0 0x480 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_cienum px30_plls { 1862306a36Sopenharmony_ci apll, dpll, cpll, npll, apll_b_h, apll_b_l, 1962306a36Sopenharmony_ci}; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cienum px30_pmu_plls { 2262306a36Sopenharmony_ci gpll, 2362306a36Sopenharmony_ci}; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cistatic struct rockchip_pll_rate_table px30_pll_rates[] = { 2662306a36Sopenharmony_ci /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 2762306a36Sopenharmony_ci RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0), 2862306a36Sopenharmony_ci RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0), 2962306a36Sopenharmony_ci RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0), 3062306a36Sopenharmony_ci RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0), 3162306a36Sopenharmony_ci RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0), 3262306a36Sopenharmony_ci RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0), 3362306a36Sopenharmony_ci RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0), 3462306a36Sopenharmony_ci RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0), 3562306a36Sopenharmony_ci RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0), 3662306a36Sopenharmony_ci RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0), 3762306a36Sopenharmony_ci RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0), 3862306a36Sopenharmony_ci RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0), 3962306a36Sopenharmony_ci RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0), 4062306a36Sopenharmony_ci RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0), 4162306a36Sopenharmony_ci RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0), 4262306a36Sopenharmony_ci RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0), 4362306a36Sopenharmony_ci RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0), 4462306a36Sopenharmony_ci RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0), 4562306a36Sopenharmony_ci RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0), 4662306a36Sopenharmony_ci RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0), 4762306a36Sopenharmony_ci RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0), 4862306a36Sopenharmony_ci RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0), 4962306a36Sopenharmony_ci RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0), 5062306a36Sopenharmony_ci RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0), 5162306a36Sopenharmony_ci RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0), 5262306a36Sopenharmony_ci RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0), 5362306a36Sopenharmony_ci RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0), 5462306a36Sopenharmony_ci RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0), 5562306a36Sopenharmony_ci RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0), 5662306a36Sopenharmony_ci RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0), 5762306a36Sopenharmony_ci RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0), 5862306a36Sopenharmony_ci RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0), 5962306a36Sopenharmony_ci RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0), 6062306a36Sopenharmony_ci RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0), 6162306a36Sopenharmony_ci RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0), 6262306a36Sopenharmony_ci RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0), 6362306a36Sopenharmony_ci RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0), 6462306a36Sopenharmony_ci RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0), 6562306a36Sopenharmony_ci RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0), 6662306a36Sopenharmony_ci RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0), 6762306a36Sopenharmony_ci RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0), 6862306a36Sopenharmony_ci RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0), 6962306a36Sopenharmony_ci RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0), 7062306a36Sopenharmony_ci { /* sentinel */ }, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define PX30_DIV_ACLKM_MASK 0x7 7462306a36Sopenharmony_ci#define PX30_DIV_ACLKM_SHIFT 12 7562306a36Sopenharmony_ci#define PX30_DIV_PCLK_DBG_MASK 0xf 7662306a36Sopenharmony_ci#define PX30_DIV_PCLK_DBG_SHIFT 8 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci#define PX30_CLKSEL0(_aclk_core, _pclk_dbg) \ 7962306a36Sopenharmony_ci{ \ 8062306a36Sopenharmony_ci .reg = PX30_CLKSEL_CON(0), \ 8162306a36Sopenharmony_ci .val = HIWORD_UPDATE(_aclk_core, PX30_DIV_ACLKM_MASK, \ 8262306a36Sopenharmony_ci PX30_DIV_ACLKM_SHIFT) | \ 8362306a36Sopenharmony_ci HIWORD_UPDATE(_pclk_dbg, PX30_DIV_PCLK_DBG_MASK, \ 8462306a36Sopenharmony_ci PX30_DIV_PCLK_DBG_SHIFT), \ 8562306a36Sopenharmony_ci} 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci#define PX30_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \ 8862306a36Sopenharmony_ci{ \ 8962306a36Sopenharmony_ci .prate = _prate, \ 9062306a36Sopenharmony_ci .divs = { \ 9162306a36Sopenharmony_ci PX30_CLKSEL0(_aclk_core, _pclk_dbg), \ 9262306a36Sopenharmony_ci }, \ 9362306a36Sopenharmony_ci} 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic struct rockchip_cpuclk_rate_table px30_cpuclk_rates[] __initdata = { 9662306a36Sopenharmony_ci PX30_CPUCLK_RATE(1608000000, 1, 7), 9762306a36Sopenharmony_ci PX30_CPUCLK_RATE(1584000000, 1, 7), 9862306a36Sopenharmony_ci PX30_CPUCLK_RATE(1560000000, 1, 7), 9962306a36Sopenharmony_ci PX30_CPUCLK_RATE(1536000000, 1, 7), 10062306a36Sopenharmony_ci PX30_CPUCLK_RATE(1512000000, 1, 7), 10162306a36Sopenharmony_ci PX30_CPUCLK_RATE(1488000000, 1, 5), 10262306a36Sopenharmony_ci PX30_CPUCLK_RATE(1464000000, 1, 5), 10362306a36Sopenharmony_ci PX30_CPUCLK_RATE(1440000000, 1, 5), 10462306a36Sopenharmony_ci PX30_CPUCLK_RATE(1416000000, 1, 5), 10562306a36Sopenharmony_ci PX30_CPUCLK_RATE(1392000000, 1, 5), 10662306a36Sopenharmony_ci PX30_CPUCLK_RATE(1368000000, 1, 5), 10762306a36Sopenharmony_ci PX30_CPUCLK_RATE(1344000000, 1, 5), 10862306a36Sopenharmony_ci PX30_CPUCLK_RATE(1320000000, 1, 5), 10962306a36Sopenharmony_ci PX30_CPUCLK_RATE(1296000000, 1, 5), 11062306a36Sopenharmony_ci PX30_CPUCLK_RATE(1272000000, 1, 5), 11162306a36Sopenharmony_ci PX30_CPUCLK_RATE(1248000000, 1, 5), 11262306a36Sopenharmony_ci PX30_CPUCLK_RATE(1224000000, 1, 5), 11362306a36Sopenharmony_ci PX30_CPUCLK_RATE(1200000000, 1, 5), 11462306a36Sopenharmony_ci PX30_CPUCLK_RATE(1104000000, 1, 5), 11562306a36Sopenharmony_ci PX30_CPUCLK_RATE(1008000000, 1, 5), 11662306a36Sopenharmony_ci PX30_CPUCLK_RATE(912000000, 1, 5), 11762306a36Sopenharmony_ci PX30_CPUCLK_RATE(816000000, 1, 3), 11862306a36Sopenharmony_ci PX30_CPUCLK_RATE(696000000, 1, 3), 11962306a36Sopenharmony_ci PX30_CPUCLK_RATE(600000000, 1, 3), 12062306a36Sopenharmony_ci PX30_CPUCLK_RATE(408000000, 1, 1), 12162306a36Sopenharmony_ci PX30_CPUCLK_RATE(312000000, 1, 1), 12262306a36Sopenharmony_ci PX30_CPUCLK_RATE(216000000, 1, 1), 12362306a36Sopenharmony_ci PX30_CPUCLK_RATE(96000000, 1, 1), 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data px30_cpuclk_data = { 12762306a36Sopenharmony_ci .core_reg[0] = PX30_CLKSEL_CON(0), 12862306a36Sopenharmony_ci .div_core_shift[0] = 0, 12962306a36Sopenharmony_ci .div_core_mask[0] = 0xf, 13062306a36Sopenharmony_ci .num_cores = 1, 13162306a36Sopenharmony_ci .mux_core_alt = 1, 13262306a36Sopenharmony_ci .mux_core_main = 0, 13362306a36Sopenharmony_ci .mux_core_shift = 7, 13462306a36Sopenharmony_ci .mux_core_mask = 0x1, 13562306a36Sopenharmony_ci}; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ciPNAME(mux_pll_p) = { "xin24m"}; 13862306a36Sopenharmony_ciPNAME(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc32k_pmu" }; 13962306a36Sopenharmony_ciPNAME(mux_armclk_p) = { "apll_core", "gpll_core" }; 14062306a36Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" }; 14162306a36Sopenharmony_ciPNAME(mux_ddrstdby_p) = { "clk_ddrphy1x", "clk_stdby_2wrap" }; 14262306a36Sopenharmony_ciPNAME(mux_4plls_p) = { "gpll", "dummy_cpll", "usb480m", "npll" }; 14362306a36Sopenharmony_ciPNAME(mux_cpll_npll_p) = { "cpll", "npll" }; 14462306a36Sopenharmony_ciPNAME(mux_npll_cpll_p) = { "npll", "cpll" }; 14562306a36Sopenharmony_ciPNAME(mux_gpll_cpll_p) = { "gpll", "dummy_cpll" }; 14662306a36Sopenharmony_ciPNAME(mux_gpll_npll_p) = { "gpll", "npll" }; 14762306a36Sopenharmony_ciPNAME(mux_gpll_xin24m_p) = { "gpll", "xin24m"}; 14862306a36Sopenharmony_ciPNAME(mux_gpll_cpll_npll_p) = { "gpll", "dummy_cpll", "npll" }; 14962306a36Sopenharmony_ciPNAME(mux_gpll_cpll_npll_xin24m_p) = { "gpll", "dummy_cpll", "npll", "xin24m" }; 15062306a36Sopenharmony_ciPNAME(mux_gpll_xin24m_npll_p) = { "gpll", "xin24m", "npll"}; 15162306a36Sopenharmony_ciPNAME(mux_pdm_p) = { "clk_pdm_src", "clk_pdm_frac" }; 15262306a36Sopenharmony_ciPNAME(mux_i2s0_tx_p) = { "clk_i2s0_tx_src", "clk_i2s0_tx_frac", "mclk_i2s0_tx_in", "xin12m"}; 15362306a36Sopenharmony_ciPNAME(mux_i2s0_rx_p) = { "clk_i2s0_rx_src", "clk_i2s0_rx_frac", "mclk_i2s0_rx_in", "xin12m"}; 15462306a36Sopenharmony_ciPNAME(mux_i2s1_p) = { "clk_i2s1_src", "clk_i2s1_frac", "i2s1_clkin", "xin12m"}; 15562306a36Sopenharmony_ciPNAME(mux_i2s2_p) = { "clk_i2s2_src", "clk_i2s2_frac", "i2s2_clkin", "xin12m"}; 15662306a36Sopenharmony_ciPNAME(mux_i2s0_tx_out_p) = { "clk_i2s0_tx", "xin12m", "clk_i2s0_rx"}; 15762306a36Sopenharmony_ciPNAME(mux_i2s0_rx_out_p) = { "clk_i2s0_rx", "xin12m", "clk_i2s0_tx"}; 15862306a36Sopenharmony_ciPNAME(mux_i2s1_out_p) = { "clk_i2s1", "xin12m"}; 15962306a36Sopenharmony_ciPNAME(mux_i2s2_out_p) = { "clk_i2s2", "xin12m"}; 16062306a36Sopenharmony_ciPNAME(mux_i2s0_tx_rx_p) = { "clk_i2s0_tx_mux", "clk_i2s0_rx_mux"}; 16162306a36Sopenharmony_ciPNAME(mux_i2s0_rx_tx_p) = { "clk_i2s0_rx_mux", "clk_i2s0_tx_mux"}; 16262306a36Sopenharmony_ciPNAME(mux_uart_src_p) = { "gpll", "xin24m", "usb480m", "npll" }; 16362306a36Sopenharmony_ciPNAME(mux_uart1_p) = { "clk_uart1_src", "clk_uart1_np5", "clk_uart1_frac" }; 16462306a36Sopenharmony_ciPNAME(mux_uart2_p) = { "clk_uart2_src", "clk_uart2_np5", "clk_uart2_frac" }; 16562306a36Sopenharmony_ciPNAME(mux_uart3_p) = { "clk_uart3_src", "clk_uart3_np5", "clk_uart3_frac" }; 16662306a36Sopenharmony_ciPNAME(mux_uart4_p) = { "clk_uart4_src", "clk_uart4_np5", "clk_uart4_frac" }; 16762306a36Sopenharmony_ciPNAME(mux_uart5_p) = { "clk_uart5_src", "clk_uart5_np5", "clk_uart5_frac" }; 16862306a36Sopenharmony_ciPNAME(mux_cif_out_p) = { "xin24m", "dummy_cpll", "npll", "usb480m" }; 16962306a36Sopenharmony_ciPNAME(mux_dclk_vopb_p) = { "dclk_vopb_src", "dclk_vopb_frac", "xin24m" }; 17062306a36Sopenharmony_ciPNAME(mux_dclk_vopl_p) = { "dclk_vopl_src", "dclk_vopl_frac", "xin24m" }; 17162306a36Sopenharmony_ciPNAME(mux_nandc_p) = { "clk_nandc_div", "clk_nandc_div50" }; 17262306a36Sopenharmony_ciPNAME(mux_sdio_p) = { "clk_sdio_div", "clk_sdio_div50" }; 17362306a36Sopenharmony_ciPNAME(mux_emmc_p) = { "clk_emmc_div", "clk_emmc_div50" }; 17462306a36Sopenharmony_ciPNAME(mux_sdmmc_p) = { "clk_sdmmc_div", "clk_sdmmc_div50" }; 17562306a36Sopenharmony_ciPNAME(mux_gmac_p) = { "clk_gmac_src", "gmac_clkin" }; 17662306a36Sopenharmony_ciPNAME(mux_gmac_rmii_sel_p) = { "clk_gmac_rx_tx_div20", "clk_gmac_rx_tx_div2" }; 17762306a36Sopenharmony_ciPNAME(mux_rtc32k_pmu_p) = { "xin32k", "pmu_pvtm_32k", "clk_rtc32k_frac", }; 17862306a36Sopenharmony_ciPNAME(mux_wifi_pmu_p) = { "xin24m", "clk_wifi_pmu_src" }; 17962306a36Sopenharmony_ciPNAME(mux_uart0_pmu_p) = { "clk_uart0_pmu_src", "clk_uart0_np5", "clk_uart0_frac" }; 18062306a36Sopenharmony_ciPNAME(mux_usbphy_ref_p) = { "xin24m", "clk_ref24m_pmu" }; 18162306a36Sopenharmony_ciPNAME(mux_mipidsiphy_ref_p) = { "xin24m", "clk_ref24m_pmu" }; 18262306a36Sopenharmony_ciPNAME(mux_gpu_p) = { "clk_gpu_div", "clk_gpu_np5" }; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic struct rockchip_pll_clock px30_pll_clks[] __initdata = { 18562306a36Sopenharmony_ci [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p, 18662306a36Sopenharmony_ci 0, PX30_PLL_CON(0), 18762306a36Sopenharmony_ci PX30_MODE_CON, 0, 0, 0, px30_pll_rates), 18862306a36Sopenharmony_ci [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p, 18962306a36Sopenharmony_ci 0, PX30_PLL_CON(8), 19062306a36Sopenharmony_ci PX30_MODE_CON, 4, 1, 0, NULL), 19162306a36Sopenharmony_ci [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p, 19262306a36Sopenharmony_ci 0, PX30_PLL_CON(16), 19362306a36Sopenharmony_ci PX30_MODE_CON, 2, 2, 0, px30_pll_rates), 19462306a36Sopenharmony_ci [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p, 19562306a36Sopenharmony_ci 0, PX30_PLL_CON(24), 19662306a36Sopenharmony_ci PX30_MODE_CON, 6, 4, 0, px30_pll_rates), 19762306a36Sopenharmony_ci}; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_cistatic struct rockchip_pll_clock px30_pmu_pll_clks[] __initdata = { 20062306a36Sopenharmony_ci [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p, 0, PX30_PMU_PLL_CON(0), 20162306a36Sopenharmony_ci PX30_PMU_MODE, 0, 3, 0, px30_pll_rates), 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 20562306a36Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 20662306a36Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_pdm_fracmux __initdata = 20962306a36Sopenharmony_ci MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT, 21062306a36Sopenharmony_ci PX30_CLKSEL_CON(26), 15, 1, MFLAGS); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s0_tx_fracmux __initdata = 21362306a36Sopenharmony_ci MUX(0, "clk_i2s0_tx_mux", mux_i2s0_tx_p, CLK_SET_RATE_PARENT, 21462306a36Sopenharmony_ci PX30_CLKSEL_CON(28), 10, 2, MFLAGS); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s0_rx_fracmux __initdata = 21762306a36Sopenharmony_ci MUX(0, "clk_i2s0_rx_mux", mux_i2s0_rx_p, CLK_SET_RATE_PARENT, 21862306a36Sopenharmony_ci PX30_CLKSEL_CON(58), 10, 2, MFLAGS); 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s1_fracmux __initdata = 22162306a36Sopenharmony_ci MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT, 22262306a36Sopenharmony_ci PX30_CLKSEL_CON(30), 10, 2, MFLAGS); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s2_fracmux __initdata = 22562306a36Sopenharmony_ci MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT, 22662306a36Sopenharmony_ci PX30_CLKSEL_CON(32), 10, 2, MFLAGS); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_uart1_fracmux __initdata = 22962306a36Sopenharmony_ci MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT, 23062306a36Sopenharmony_ci PX30_CLKSEL_CON(35), 14, 2, MFLAGS); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_uart2_fracmux __initdata = 23362306a36Sopenharmony_ci MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT, 23462306a36Sopenharmony_ci PX30_CLKSEL_CON(38), 14, 2, MFLAGS); 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_uart3_fracmux __initdata = 23762306a36Sopenharmony_ci MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT, 23862306a36Sopenharmony_ci PX30_CLKSEL_CON(41), 14, 2, MFLAGS); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_uart4_fracmux __initdata = 24162306a36Sopenharmony_ci MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT, 24262306a36Sopenharmony_ci PX30_CLKSEL_CON(44), 14, 2, MFLAGS); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_uart5_fracmux __initdata = 24562306a36Sopenharmony_ci MUX(0, "clk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT, 24662306a36Sopenharmony_ci PX30_CLKSEL_CON(47), 14, 2, MFLAGS); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_dclk_vopb_fracmux __initdata = 24962306a36Sopenharmony_ci MUX(0, "dclk_vopb_mux", mux_dclk_vopb_p, CLK_SET_RATE_PARENT, 25062306a36Sopenharmony_ci PX30_CLKSEL_CON(5), 14, 2, MFLAGS); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_dclk_vopl_fracmux __initdata = 25362306a36Sopenharmony_ci MUX(0, "dclk_vopl_mux", mux_dclk_vopl_p, CLK_SET_RATE_PARENT, 25462306a36Sopenharmony_ci PX30_CLKSEL_CON(8), 14, 2, MFLAGS); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_rtc32k_pmu_fracmux __initdata = 25762306a36Sopenharmony_ci MUX(SCLK_RTC32K_PMU, "clk_rtc32k_pmu", mux_rtc32k_pmu_p, CLK_SET_RATE_PARENT, 25862306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(0), 14, 2, MFLAGS); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_uart0_pmu_fracmux __initdata = 26162306a36Sopenharmony_ci MUX(0, "clk_uart0_pmu_mux", mux_uart0_pmu_p, CLK_SET_RATE_PARENT, 26262306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(4), 14, 2, MFLAGS); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_clk_branches[] __initdata = { 26562306a36Sopenharmony_ci /* 26662306a36Sopenharmony_ci * Clock-Architecture Diagram 1 26762306a36Sopenharmony_ci */ 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 27062306a36Sopenharmony_ci PX30_MODE_CON, 8, 2, MFLAGS), 27162306a36Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci /* 27462306a36Sopenharmony_ci * Clock-Architecture Diagram 3 27562306a36Sopenharmony_ci */ 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci /* PD_CORE */ 27862306a36Sopenharmony_ci GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED, 27962306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 0, GFLAGS), 28062306a36Sopenharmony_ci GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED, 28162306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 0, GFLAGS), 28262306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED, 28362306a36Sopenharmony_ci PX30_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 28462306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 2, GFLAGS), 28562306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED, 28662306a36Sopenharmony_ci PX30_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 28762306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 1, GFLAGS), 28862306a36Sopenharmony_ci GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED, 28962306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 4, GFLAGS), 29062306a36Sopenharmony_ci GATE(0, "aclk_core_prf", "aclk_core", CLK_IGNORE_UNUSED, 29162306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 5, GFLAGS), 29262306a36Sopenharmony_ci GATE(0, "pclk_dbg_niu", "pclk_dbg", CLK_IGNORE_UNUSED, 29362306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 5, GFLAGS), 29462306a36Sopenharmony_ci GATE(0, "pclk_core_dbg", "pclk_dbg", CLK_IGNORE_UNUSED, 29562306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 6, GFLAGS), 29662306a36Sopenharmony_ci GATE(0, "pclk_core_grf", "pclk_dbg", CLK_IGNORE_UNUSED, 29762306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 6, GFLAGS), 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED, 30062306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 3, GFLAGS), 30162306a36Sopenharmony_ci GATE(SCLK_PVTM, "clk_pvtm", "xin24m", 0, 30262306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 4, GFLAGS), 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* PD_GPU */ 30562306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_gpu_src", mux_4plls_p, 0, 30662306a36Sopenharmony_ci PX30_CLKSEL_CON(1), 6, 2, MFLAGS, 30762306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 8, GFLAGS), 30862306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "clk_gpu_div", "clk_gpu_src", 0, 30962306a36Sopenharmony_ci PX30_CLKSEL_CON(1), 0, 4, DFLAGS, 31062306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 12, GFLAGS), 31162306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_gpu_np5", "clk_gpu_src", 0, 31262306a36Sopenharmony_ci PX30_CLKSEL_CON(1), 8, 4, DFLAGS, 31362306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 9, GFLAGS), 31462306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_GPU, "clk_gpu", mux_gpu_p, CLK_SET_RATE_PARENT, 31562306a36Sopenharmony_ci PX30_CLKSEL_CON(1), 15, 1, MFLAGS, 31662306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 10, GFLAGS), 31762306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_gpu", "clk_gpu", CLK_IGNORE_UNUSED, 31862306a36Sopenharmony_ci PX30_CLKSEL_CON(1), 13, 2, DFLAGS, 31962306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 10, GFLAGS), 32062306a36Sopenharmony_ci GATE(0, "aclk_gpu_niu", "aclk_gpu", CLK_IGNORE_UNUSED, 32162306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 11, GFLAGS), 32262306a36Sopenharmony_ci GATE(0, "aclk_gpu_prf", "aclk_gpu", CLK_IGNORE_UNUSED, 32362306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 8, GFLAGS), 32462306a36Sopenharmony_ci GATE(0, "pclk_gpu_grf", "aclk_gpu", CLK_IGNORE_UNUSED, 32562306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 9, GFLAGS), 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci /* 32862306a36Sopenharmony_ci * Clock-Architecture Diagram 4 32962306a36Sopenharmony_ci */ 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci /* PD_DDR */ 33262306a36Sopenharmony_ci GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED, 33362306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 7, GFLAGS), 33462306a36Sopenharmony_ci GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED, 33562306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 13, GFLAGS), 33662306a36Sopenharmony_ci COMPOSITE_NOGATE(SCLK_DDRCLK, "sclk_ddrc", mux_ddrphy_p, CLK_IGNORE_UNUSED, 33762306a36Sopenharmony_ci PX30_CLKSEL_CON(2), 7, 1, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO), 33862306a36Sopenharmony_ci COMPOSITE_NOGATE(0, "clk_ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED, 33962306a36Sopenharmony_ci PX30_CLKSEL_CON(2), 7, 1, MFLAGS, 0, 3, DFLAGS), 34062306a36Sopenharmony_ci FACTOR_GATE(0, "clk_ddrphy1x", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4, 34162306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 14, GFLAGS), 34262306a36Sopenharmony_ci FACTOR_GATE(0, "clk_stdby_2wrap", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4, 34362306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 0, GFLAGS), 34462306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED, 34562306a36Sopenharmony_ci PX30_CLKSEL_CON(2), 4, 1, MFLAGS, 34662306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 13, GFLAGS), 34762306a36Sopenharmony_ci GATE(0, "aclk_split", "clk_ddrphy1x", CLK_IGNORE_UNUSED, 34862306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 15, GFLAGS), 34962306a36Sopenharmony_ci GATE(0, "clk_msch", "clk_ddrphy1x", CLK_IGNORE_UNUSED, 35062306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 8, GFLAGS), 35162306a36Sopenharmony_ci GATE(0, "aclk_ddrc", "clk_ddrphy1x", CLK_IGNORE_UNUSED, 35262306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 5, GFLAGS), 35362306a36Sopenharmony_ci GATE(0, "clk_core_ddrc", "clk_ddrphy1x", CLK_IGNORE_UNUSED, 35462306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 6, GFLAGS), 35562306a36Sopenharmony_ci GATE(0, "aclk_cmd_buff", "clk_ddrphy1x", CLK_IGNORE_UNUSED, 35662306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 6, GFLAGS), 35762306a36Sopenharmony_ci GATE(0, "clk_ddrmon", "clk_ddrphy1x", CLK_IGNORE_UNUSED, 35862306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 11, GFLAGS), 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci GATE(0, "clk_ddrmon_timer", "xin24m", CLK_IGNORE_UNUSED, 36162306a36Sopenharmony_ci PX30_CLKGATE_CON(0), 15, GFLAGS), 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_DDR, "pclk_ddr", "gpll", CLK_IGNORE_UNUSED, 36462306a36Sopenharmony_ci PX30_CLKSEL_CON(2), 8, 5, DFLAGS, 36562306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 1, GFLAGS), 36662306a36Sopenharmony_ci GATE(0, "pclk_ddrmon", "pclk_ddr", CLK_IGNORE_UNUSED, 36762306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 10, GFLAGS), 36862306a36Sopenharmony_ci GATE(0, "pclk_ddrc", "pclk_ddr", CLK_IGNORE_UNUSED, 36962306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 7, GFLAGS), 37062306a36Sopenharmony_ci GATE(0, "pclk_msch", "pclk_ddr", CLK_IGNORE_UNUSED, 37162306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 9, GFLAGS), 37262306a36Sopenharmony_ci GATE(0, "pclk_stdby", "pclk_ddr", CLK_IGNORE_UNUSED, 37362306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 12, GFLAGS), 37462306a36Sopenharmony_ci GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IGNORE_UNUSED, 37562306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 14, GFLAGS), 37662306a36Sopenharmony_ci GATE(0, "pclk_cmdbuff", "pclk_ddr", CLK_IGNORE_UNUSED, 37762306a36Sopenharmony_ci PX30_CLKGATE_CON(1), 3, GFLAGS), 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci /* 38062306a36Sopenharmony_ci * Clock-Architecture Diagram 5 38162306a36Sopenharmony_ci */ 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci /* PD_VI */ 38462306a36Sopenharmony_ci COMPOSITE(ACLK_VI_PRE, "aclk_vi_pre", mux_gpll_cpll_npll_p, 0, 38562306a36Sopenharmony_ci PX30_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS, 38662306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 8, GFLAGS), 38762306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_VI_PRE, "hclk_vi_pre", "aclk_vi_pre", 0, 38862306a36Sopenharmony_ci PX30_CLKSEL_CON(11), 8, 4, DFLAGS, 38962306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 12, GFLAGS), 39062306a36Sopenharmony_ci COMPOSITE(SCLK_ISP, "clk_isp", mux_gpll_cpll_npll_p, 0, 39162306a36Sopenharmony_ci PX30_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS, 39262306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 9, GFLAGS), 39362306a36Sopenharmony_ci COMPOSITE(SCLK_CIF_OUT, "clk_cif_out", mux_cif_out_p, 0, 39462306a36Sopenharmony_ci PX30_CLKSEL_CON(13), 6, 2, MFLAGS, 0, 6, DFLAGS, 39562306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 11, GFLAGS), 39662306a36Sopenharmony_ci GATE(PCLK_ISP, "pclkin_isp", "ext_pclkin", 0, 39762306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 13, GFLAGS), 39862306a36Sopenharmony_ci GATE(PCLK_CIF, "pclkin_cif", "ext_pclkin", 0, 39962306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 14, GFLAGS), 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci /* 40262306a36Sopenharmony_ci * Clock-Architecture Diagram 6 40362306a36Sopenharmony_ci */ 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci /* PD_VO */ 40662306a36Sopenharmony_ci COMPOSITE(ACLK_VO_PRE, "aclk_vo_pre", mux_gpll_cpll_npll_p, 0, 40762306a36Sopenharmony_ci PX30_CLKSEL_CON(3), 6, 2, MFLAGS, 0, 5, DFLAGS, 40862306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 0, GFLAGS), 40962306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_VO_PRE, "hclk_vo_pre", "aclk_vo_pre", 0, 41062306a36Sopenharmony_ci PX30_CLKSEL_CON(3), 8, 4, DFLAGS, 41162306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 12, GFLAGS), 41262306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_VO_PRE, "pclk_vo_pre", "aclk_vo_pre", 0, 41362306a36Sopenharmony_ci PX30_CLKSEL_CON(3), 12, 4, DFLAGS, 41462306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 13, GFLAGS), 41562306a36Sopenharmony_ci COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_gpll_cpll_npll_p, 0, 41662306a36Sopenharmony_ci PX30_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS, 41762306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 1, GFLAGS), 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci COMPOSITE(SCLK_VOPB_PWM, "clk_vopb_pwm", mux_gpll_xin24m_p, 0, 42062306a36Sopenharmony_ci PX30_CLKSEL_CON(7), 7, 1, MFLAGS, 0, 7, DFLAGS, 42162306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 5, GFLAGS), 42262306a36Sopenharmony_ci COMPOSITE(0, "dclk_vopb_src", mux_cpll_npll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 42362306a36Sopenharmony_ci PX30_CLKSEL_CON(5), 11, 1, MFLAGS, 0, 8, DFLAGS, 42462306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 2, GFLAGS), 42562306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "dclk_vopb_frac", "dclk_vopb_src", CLK_SET_RATE_PARENT, 42662306a36Sopenharmony_ci PX30_CLKSEL_CON(6), 0, 42762306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 3, GFLAGS, 42862306a36Sopenharmony_ci &px30_dclk_vopb_fracmux), 42962306a36Sopenharmony_ci GATE(DCLK_VOPB, "dclk_vopb", "dclk_vopb_mux", CLK_SET_RATE_PARENT, 43062306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 4, GFLAGS), 43162306a36Sopenharmony_ci COMPOSITE(0, "dclk_vopl_src", mux_npll_cpll_p, 0, 43262306a36Sopenharmony_ci PX30_CLKSEL_CON(8), 11, 1, MFLAGS, 0, 8, DFLAGS, 43362306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 6, GFLAGS), 43462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "dclk_vopl_frac", "dclk_vopl_src", CLK_SET_RATE_PARENT, 43562306a36Sopenharmony_ci PX30_CLKSEL_CON(9), 0, 43662306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 7, GFLAGS, 43762306a36Sopenharmony_ci &px30_dclk_vopl_fracmux), 43862306a36Sopenharmony_ci GATE(DCLK_VOPL, "dclk_vopl", "dclk_vopl_mux", CLK_SET_RATE_PARENT, 43962306a36Sopenharmony_ci PX30_CLKGATE_CON(2), 8, GFLAGS), 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci /* PD_VPU */ 44262306a36Sopenharmony_ci COMPOSITE(0, "aclk_vpu_pre", mux_gpll_cpll_npll_p, 0, 44362306a36Sopenharmony_ci PX30_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS, 44462306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 0, GFLAGS), 44562306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "hclk_vpu_pre", "aclk_vpu_pre", 0, 44662306a36Sopenharmony_ci PX30_CLKSEL_CON(10), 8, 4, DFLAGS, 44762306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 2, GFLAGS), 44862306a36Sopenharmony_ci COMPOSITE(SCLK_CORE_VPU, "sclk_core_vpu", mux_gpll_cpll_npll_p, 0, 44962306a36Sopenharmony_ci PX30_CLKSEL_CON(13), 14, 2, MFLAGS, 8, 5, DFLAGS, 45062306a36Sopenharmony_ci PX30_CLKGATE_CON(4), 1, GFLAGS), 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci /* 45362306a36Sopenharmony_ci * Clock-Architecture Diagram 7 45462306a36Sopenharmony_ci */ 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci COMPOSITE_NODIV(ACLK_PERI_SRC, "aclk_peri_src", mux_gpll_cpll_p, 0, 45762306a36Sopenharmony_ci PX30_CLKSEL_CON(14), 15, 1, MFLAGS, 45862306a36Sopenharmony_ci PX30_CLKGATE_CON(5), 7, GFLAGS), 45962306a36Sopenharmony_ci COMPOSITE_NOMUX(ACLK_PERI_PRE, "aclk_peri_pre", "aclk_peri_src", CLK_IGNORE_UNUSED, 46062306a36Sopenharmony_ci PX30_CLKSEL_CON(14), 0, 5, DFLAGS, 46162306a36Sopenharmony_ci PX30_CLKGATE_CON(5), 8, GFLAGS), 46262306a36Sopenharmony_ci DIV(HCLK_PERI_PRE, "hclk_peri_pre", "aclk_peri_src", CLK_IGNORE_UNUSED, 46362306a36Sopenharmony_ci PX30_CLKSEL_CON(14), 8, 5, DFLAGS), 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci /* PD_MMC_NAND */ 46662306a36Sopenharmony_ci GATE(HCLK_MMC_NAND, "hclk_mmc_nand", "hclk_peri_pre", 0, 46762306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 0, GFLAGS), 46862306a36Sopenharmony_ci COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_gpll_cpll_npll_p, 0, 46962306a36Sopenharmony_ci PX30_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS, 47062306a36Sopenharmony_ci PX30_CLKGATE_CON(5), 11, GFLAGS), 47162306a36Sopenharmony_ci COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_gpll_cpll_npll_p, 0, 47262306a36Sopenharmony_ci PX30_CLKSEL_CON(15), 6, 2, MFLAGS, 8, 5, DFLAGS, 47362306a36Sopenharmony_ci PX30_CLKGATE_CON(5), 12, GFLAGS), 47462306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p, 47562306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 47662306a36Sopenharmony_ci PX30_CLKSEL_CON(15), 15, 1, MFLAGS, 47762306a36Sopenharmony_ci PX30_CLKGATE_CON(5), 13, GFLAGS), 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_gpll_cpll_npll_xin24m_p, 0, 48062306a36Sopenharmony_ci PX30_CLKSEL_CON(18), 14, 2, MFLAGS, 0, 8, DFLAGS, 48162306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 1, GFLAGS), 48262306a36Sopenharmony_ci COMPOSITE_DIV_OFFSET(SCLK_SDIO_DIV50, "clk_sdio_div50", 48362306a36Sopenharmony_ci mux_gpll_cpll_npll_xin24m_p, 0, 48462306a36Sopenharmony_ci PX30_CLKSEL_CON(18), 14, 2, MFLAGS, 48562306a36Sopenharmony_ci PX30_CLKSEL_CON(19), 0, 8, DFLAGS, 48662306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 2, GFLAGS), 48762306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, 48862306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 48962306a36Sopenharmony_ci PX30_CLKSEL_CON(19), 15, 1, MFLAGS, 49062306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 3, GFLAGS), 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_gpll_cpll_npll_xin24m_p, 0, 49362306a36Sopenharmony_ci PX30_CLKSEL_CON(20), 14, 2, MFLAGS, 0, 8, DFLAGS, 49462306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 4, GFLAGS), 49562306a36Sopenharmony_ci COMPOSITE_DIV_OFFSET(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_gpll_cpll_npll_xin24m_p, 0, 49662306a36Sopenharmony_ci PX30_CLKSEL_CON(20), 14, 2, MFLAGS, 49762306a36Sopenharmony_ci PX30_CLKSEL_CON(21), 0, 8, DFLAGS, 49862306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 5, GFLAGS), 49962306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, 50062306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 50162306a36Sopenharmony_ci PX30_CLKSEL_CON(21), 15, 1, MFLAGS, 50262306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 6, GFLAGS), 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci COMPOSITE(SCLK_SFC, "clk_sfc", mux_gpll_cpll_p, 0, 50562306a36Sopenharmony_ci PX30_CLKSEL_CON(22), 7, 1, MFLAGS, 0, 7, DFLAGS, 50662306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 7, GFLAGS), 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", 50962306a36Sopenharmony_ci PX30_SDMMC_CON0, 1), 51062306a36Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", 51162306a36Sopenharmony_ci PX30_SDMMC_CON1, 1), 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_ci MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", 51462306a36Sopenharmony_ci PX30_SDIO_CON0, 1), 51562306a36Sopenharmony_ci MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", 51662306a36Sopenharmony_ci PX30_SDIO_CON1, 1), 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", 51962306a36Sopenharmony_ci PX30_EMMC_CON0, 1), 52062306a36Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", 52162306a36Sopenharmony_ci PX30_EMMC_CON1, 1), 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci /* PD_SDCARD */ 52462306a36Sopenharmony_ci GATE(0, "hclk_sdmmc_pre", "hclk_peri_pre", 0, 52562306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 12, GFLAGS), 52662306a36Sopenharmony_ci COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_gpll_cpll_npll_xin24m_p, 0, 52762306a36Sopenharmony_ci PX30_CLKSEL_CON(16), 14, 2, MFLAGS, 0, 8, DFLAGS, 52862306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 13, GFLAGS), 52962306a36Sopenharmony_ci COMPOSITE_DIV_OFFSET(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_gpll_cpll_npll_xin24m_p, 0, 53062306a36Sopenharmony_ci PX30_CLKSEL_CON(16), 14, 2, MFLAGS, 53162306a36Sopenharmony_ci PX30_CLKSEL_CON(17), 0, 8, DFLAGS, 53262306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 14, GFLAGS), 53362306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, 53462306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 53562306a36Sopenharmony_ci PX30_CLKSEL_CON(17), 15, 1, MFLAGS, 53662306a36Sopenharmony_ci PX30_CLKGATE_CON(6), 15, GFLAGS), 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci /* PD_USB */ 53962306a36Sopenharmony_ci GATE(HCLK_USB, "hclk_usb", "hclk_peri_pre", 0, 54062306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 2, GFLAGS), 54162306a36Sopenharmony_ci GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k_pmu", 0, 54262306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 3, GFLAGS), 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci /* PD_GMAC */ 54562306a36Sopenharmony_ci COMPOSITE(SCLK_GMAC_SRC, "clk_gmac_src", mux_gpll_cpll_npll_p, 0, 54662306a36Sopenharmony_ci PX30_CLKSEL_CON(22), 14, 2, MFLAGS, 8, 5, DFLAGS, 54762306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 11, GFLAGS), 54862306a36Sopenharmony_ci MUX(SCLK_GMAC, "clk_gmac", mux_gmac_p, CLK_SET_RATE_PARENT, 54962306a36Sopenharmony_ci PX30_CLKSEL_CON(23), 6, 1, MFLAGS), 55062306a36Sopenharmony_ci GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_gmac", 0, 55162306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 15, GFLAGS), 55262306a36Sopenharmony_ci GATE(SCLK_GMAC_RX_TX, "clk_gmac_rx_tx", "clk_gmac", 0, 55362306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 13, GFLAGS), 55462306a36Sopenharmony_ci FACTOR(0, "clk_gmac_rx_tx_div2", "clk_gmac_rx_tx", 0, 1, 2), 55562306a36Sopenharmony_ci FACTOR(0, "clk_gmac_rx_tx_div20", "clk_gmac_rx_tx", 0, 1, 20), 55662306a36Sopenharmony_ci MUX(SCLK_GMAC_RMII, "clk_gmac_rmii_sel", mux_gmac_rmii_sel_p, CLK_SET_RATE_PARENT, 55762306a36Sopenharmony_ci PX30_CLKSEL_CON(23), 7, 1, MFLAGS), 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci GATE(0, "aclk_gmac_pre", "aclk_peri_pre", 0, 56062306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 10, GFLAGS), 56162306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0, 56262306a36Sopenharmony_ci PX30_CLKSEL_CON(23), 0, 4, DFLAGS, 56362306a36Sopenharmony_ci PX30_CLKGATE_CON(7), 12, GFLAGS), 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci COMPOSITE(SCLK_MAC_OUT, "clk_mac_out", mux_gpll_cpll_npll_p, 0, 56662306a36Sopenharmony_ci PX30_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS, 56762306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 5, GFLAGS), 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci /* 57062306a36Sopenharmony_ci * Clock-Architecture Diagram 8 57162306a36Sopenharmony_ci */ 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci /* PD_BUS */ 57462306a36Sopenharmony_ci COMPOSITE_NODIV(ACLK_BUS_SRC, "aclk_bus_src", mux_gpll_cpll_p, CLK_IGNORE_UNUSED, 57562306a36Sopenharmony_ci PX30_CLKSEL_CON(23), 15, 1, MFLAGS, 57662306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 6, GFLAGS), 57762306a36Sopenharmony_ci COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_src", CLK_IGNORE_UNUSED, 57862306a36Sopenharmony_ci PX30_CLKSEL_CON(24), 0, 5, DFLAGS, 57962306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 8, GFLAGS), 58062306a36Sopenharmony_ci COMPOSITE_NOMUX(ACLK_BUS_PRE, "aclk_bus_pre", "aclk_bus_src", CLK_IGNORE_UNUSED, 58162306a36Sopenharmony_ci PX30_CLKSEL_CON(23), 8, 5, DFLAGS, 58262306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 7, GFLAGS), 58362306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", CLK_IGNORE_UNUSED, 58462306a36Sopenharmony_ci PX30_CLKSEL_CON(24), 8, 2, DFLAGS, 58562306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 9, GFLAGS), 58662306a36Sopenharmony_ci GATE(0, "pclk_top_pre", "pclk_bus_pre", CLK_IGNORE_UNUSED, 58762306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 10, GFLAGS), 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci COMPOSITE(0, "clk_pdm_src", mux_gpll_xin24m_npll_p, 0, 59062306a36Sopenharmony_ci PX30_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 7, DFLAGS, 59162306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 9, GFLAGS), 59262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT, 59362306a36Sopenharmony_ci PX30_CLKSEL_CON(27), 0, 59462306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 10, GFLAGS, 59562306a36Sopenharmony_ci &px30_pdm_fracmux), 59662306a36Sopenharmony_ci GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", CLK_SET_RATE_PARENT, 59762306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 11, GFLAGS), 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s0_tx_src", mux_gpll_npll_p, 0, 60062306a36Sopenharmony_ci PX30_CLKSEL_CON(28), 8, 1, MFLAGS, 0, 7, DFLAGS, 60162306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 12, GFLAGS), 60262306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s0_tx_frac", "clk_i2s0_tx_src", CLK_SET_RATE_PARENT, 60362306a36Sopenharmony_ci PX30_CLKSEL_CON(29), 0, 60462306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 13, GFLAGS, 60562306a36Sopenharmony_ci &px30_i2s0_tx_fracmux), 60662306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S0_TX, "clk_i2s0_tx", mux_i2s0_tx_rx_p, CLK_SET_RATE_PARENT, 60762306a36Sopenharmony_ci PX30_CLKSEL_CON(28), 12, 1, MFLAGS, 60862306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 14, GFLAGS), 60962306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_i2s0_tx_out_pre", mux_i2s0_tx_out_p, 0, 61062306a36Sopenharmony_ci PX30_CLKSEL_CON(28), 14, 2, MFLAGS, 61162306a36Sopenharmony_ci PX30_CLKGATE_CON(9), 15, GFLAGS), 61262306a36Sopenharmony_ci GATE(SCLK_I2S0_TX_OUT, "clk_i2s0_tx_out", "clk_i2s0_tx_out_pre", CLK_SET_RATE_PARENT, 61362306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 8, CLK_GATE_HIWORD_MASK), 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s0_rx_src", mux_gpll_npll_p, 0, 61662306a36Sopenharmony_ci PX30_CLKSEL_CON(58), 8, 1, MFLAGS, 0, 7, DFLAGS, 61762306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 0, GFLAGS), 61862306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s0_rx_frac", "clk_i2s0_rx_src", CLK_SET_RATE_PARENT, 61962306a36Sopenharmony_ci PX30_CLKSEL_CON(59), 0, 62062306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 1, GFLAGS, 62162306a36Sopenharmony_ci &px30_i2s0_rx_fracmux), 62262306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S0_RX, "clk_i2s0_rx", mux_i2s0_rx_tx_p, CLK_SET_RATE_PARENT, 62362306a36Sopenharmony_ci PX30_CLKSEL_CON(58), 12, 1, MFLAGS, 62462306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 2, GFLAGS), 62562306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_i2s0_rx_out_pre", mux_i2s0_rx_out_p, 0, 62662306a36Sopenharmony_ci PX30_CLKSEL_CON(58), 14, 2, MFLAGS, 62762306a36Sopenharmony_ci PX30_CLKGATE_CON(17), 3, GFLAGS), 62862306a36Sopenharmony_ci GATE(SCLK_I2S0_RX_OUT, "clk_i2s0_rx_out", "clk_i2s0_rx_out_pre", CLK_SET_RATE_PARENT, 62962306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 11, CLK_GATE_HIWORD_MASK), 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s1_src", mux_gpll_npll_p, 0, 63262306a36Sopenharmony_ci PX30_CLKSEL_CON(30), 8, 1, MFLAGS, 0, 7, DFLAGS, 63362306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 0, GFLAGS), 63462306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_src", CLK_SET_RATE_PARENT, 63562306a36Sopenharmony_ci PX30_CLKSEL_CON(31), 0, 63662306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 1, GFLAGS, 63762306a36Sopenharmony_ci &px30_i2s1_fracmux), 63862306a36Sopenharmony_ci GATE(SCLK_I2S1, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT, 63962306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 2, GFLAGS), 64062306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_i2s1_out_pre", mux_i2s1_out_p, 0, 64162306a36Sopenharmony_ci PX30_CLKSEL_CON(30), 15, 1, MFLAGS, 64262306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 3, GFLAGS), 64362306a36Sopenharmony_ci GATE(SCLK_I2S1_OUT, "clk_i2s1_out", "clk_i2s1_out_pre", CLK_SET_RATE_PARENT, 64462306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 9, CLK_GATE_HIWORD_MASK), 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci COMPOSITE(0, "clk_i2s2_src", mux_gpll_npll_p, 0, 64762306a36Sopenharmony_ci PX30_CLKSEL_CON(32), 8, 1, MFLAGS, 0, 7, DFLAGS, 64862306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 4, GFLAGS), 64962306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_src", CLK_SET_RATE_PARENT, 65062306a36Sopenharmony_ci PX30_CLKSEL_CON(33), 0, 65162306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 5, GFLAGS, 65262306a36Sopenharmony_ci &px30_i2s2_fracmux), 65362306a36Sopenharmony_ci GATE(SCLK_I2S2, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT, 65462306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 6, GFLAGS), 65562306a36Sopenharmony_ci COMPOSITE_NODIV(0, "clk_i2s2_out_pre", mux_i2s2_out_p, 0, 65662306a36Sopenharmony_ci PX30_CLKSEL_CON(32), 15, 1, MFLAGS, 65762306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 7, GFLAGS), 65862306a36Sopenharmony_ci GATE(SCLK_I2S2_OUT, "clk_i2s2_out", "clk_i2s2_out_pre", CLK_SET_RATE_PARENT, 65962306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 10, CLK_GATE_HIWORD_MASK), 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci COMPOSITE(SCLK_UART1_SRC, "clk_uart1_src", mux_uart_src_p, CLK_SET_RATE_NO_REPARENT, 66262306a36Sopenharmony_ci PX30_CLKSEL_CON(34), 14, 2, MFLAGS, 0, 5, DFLAGS, 66362306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 12, GFLAGS), 66462306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_uart1_np5", "clk_uart1_src", 0, 66562306a36Sopenharmony_ci PX30_CLKSEL_CON(35), 0, 5, DFLAGS, 66662306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 13, GFLAGS), 66762306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT, 66862306a36Sopenharmony_ci PX30_CLKSEL_CON(36), 0, 66962306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 14, GFLAGS, 67062306a36Sopenharmony_ci &px30_uart1_fracmux), 67162306a36Sopenharmony_ci GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", CLK_SET_RATE_PARENT, 67262306a36Sopenharmony_ci PX30_CLKGATE_CON(10), 15, GFLAGS), 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci COMPOSITE(SCLK_UART2_SRC, "clk_uart2_src", mux_uart_src_p, 0, 67562306a36Sopenharmony_ci PX30_CLKSEL_CON(37), 14, 2, MFLAGS, 0, 5, DFLAGS, 67662306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 0, GFLAGS), 67762306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_uart2_np5", "clk_uart2_src", 0, 67862306a36Sopenharmony_ci PX30_CLKSEL_CON(38), 0, 5, DFLAGS, 67962306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 1, GFLAGS), 68062306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT, 68162306a36Sopenharmony_ci PX30_CLKSEL_CON(39), 0, 68262306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 2, GFLAGS, 68362306a36Sopenharmony_ci &px30_uart2_fracmux), 68462306a36Sopenharmony_ci GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT, 68562306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 3, GFLAGS), 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci COMPOSITE(0, "clk_uart3_src", mux_uart_src_p, 0, 68862306a36Sopenharmony_ci PX30_CLKSEL_CON(40), 14, 2, MFLAGS, 0, 5, DFLAGS, 68962306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 4, GFLAGS), 69062306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_uart3_np5", "clk_uart3_src", 0, 69162306a36Sopenharmony_ci PX30_CLKSEL_CON(41), 0, 5, DFLAGS, 69262306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 5, GFLAGS), 69362306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT, 69462306a36Sopenharmony_ci PX30_CLKSEL_CON(42), 0, 69562306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 6, GFLAGS, 69662306a36Sopenharmony_ci &px30_uart3_fracmux), 69762306a36Sopenharmony_ci GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", CLK_SET_RATE_PARENT, 69862306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 7, GFLAGS), 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_ci COMPOSITE(0, "clk_uart4_src", mux_uart_src_p, 0, 70162306a36Sopenharmony_ci PX30_CLKSEL_CON(43), 14, 2, MFLAGS, 0, 5, DFLAGS, 70262306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 8, GFLAGS), 70362306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_uart4_np5", "clk_uart4_src", 0, 70462306a36Sopenharmony_ci PX30_CLKSEL_CON(44), 0, 5, DFLAGS, 70562306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 9, GFLAGS), 70662306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT, 70762306a36Sopenharmony_ci PX30_CLKSEL_CON(45), 0, 70862306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 10, GFLAGS, 70962306a36Sopenharmony_ci &px30_uart4_fracmux), 71062306a36Sopenharmony_ci GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", CLK_SET_RATE_PARENT, 71162306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 11, GFLAGS), 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci COMPOSITE(0, "clk_uart5_src", mux_uart_src_p, 0, 71462306a36Sopenharmony_ci PX30_CLKSEL_CON(46), 14, 2, MFLAGS, 0, 5, DFLAGS, 71562306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 12, GFLAGS), 71662306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_uart5_np5", "clk_uart5_src", 0, 71762306a36Sopenharmony_ci PX30_CLKSEL_CON(47), 0, 5, DFLAGS, 71862306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 13, GFLAGS), 71962306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT, 72062306a36Sopenharmony_ci PX30_CLKSEL_CON(48), 0, 72162306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 14, GFLAGS, 72262306a36Sopenharmony_ci &px30_uart5_fracmux), 72362306a36Sopenharmony_ci GATE(SCLK_UART5, "clk_uart5", "clk_uart5_mux", CLK_SET_RATE_PARENT, 72462306a36Sopenharmony_ci PX30_CLKGATE_CON(11), 15, GFLAGS), 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_gpll_xin24m_p, 0, 72762306a36Sopenharmony_ci PX30_CLKSEL_CON(49), 7, 1, MFLAGS, 0, 7, DFLAGS, 72862306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 0, GFLAGS), 72962306a36Sopenharmony_ci COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_gpll_xin24m_p, 0, 73062306a36Sopenharmony_ci PX30_CLKSEL_CON(49), 15, 1, MFLAGS, 8, 7, DFLAGS, 73162306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 1, GFLAGS), 73262306a36Sopenharmony_ci COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_gpll_xin24m_p, 0, 73362306a36Sopenharmony_ci PX30_CLKSEL_CON(50), 7, 1, MFLAGS, 0, 7, DFLAGS, 73462306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 2, GFLAGS), 73562306a36Sopenharmony_ci COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_gpll_xin24m_p, 0, 73662306a36Sopenharmony_ci PX30_CLKSEL_CON(50), 15, 1, MFLAGS, 8, 7, DFLAGS, 73762306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 3, GFLAGS), 73862306a36Sopenharmony_ci COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_gpll_xin24m_p, 0, 73962306a36Sopenharmony_ci PX30_CLKSEL_CON(52), 7, 1, MFLAGS, 0, 7, DFLAGS, 74062306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 5, GFLAGS), 74162306a36Sopenharmony_ci COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_gpll_xin24m_p, 0, 74262306a36Sopenharmony_ci PX30_CLKSEL_CON(52), 15, 1, MFLAGS, 8, 7, DFLAGS, 74362306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 6, GFLAGS), 74462306a36Sopenharmony_ci COMPOSITE(SCLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0, 74562306a36Sopenharmony_ci PX30_CLKSEL_CON(53), 7, 1, MFLAGS, 0, 7, DFLAGS, 74662306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 7, GFLAGS), 74762306a36Sopenharmony_ci COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0, 74862306a36Sopenharmony_ci PX30_CLKSEL_CON(53), 15, 1, MFLAGS, 8, 7, DFLAGS, 74962306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 8, GFLAGS), 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_ci GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, 75262306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 0, GFLAGS), 75362306a36Sopenharmony_ci GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, 75462306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 1, GFLAGS), 75562306a36Sopenharmony_ci GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, 75662306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 2, GFLAGS), 75762306a36Sopenharmony_ci GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, 75862306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 3, GFLAGS), 75962306a36Sopenharmony_ci GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, 76062306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 4, GFLAGS), 76162306a36Sopenharmony_ci GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, 76262306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 5, GFLAGS), 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0, 76562306a36Sopenharmony_ci PX30_CLKSEL_CON(54), 0, 11, DFLAGS, 76662306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 9, GFLAGS), 76762306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0, 76862306a36Sopenharmony_ci PX30_CLKSEL_CON(55), 0, 11, DFLAGS, 76962306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 10, GFLAGS), 77062306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0, 77162306a36Sopenharmony_ci PX30_CLKSEL_CON(56), 0, 3, DFLAGS, 77262306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 11, GFLAGS), 77362306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0, 77462306a36Sopenharmony_ci PX30_CLKSEL_CON(56), 4, 2, DFLAGS, 77562306a36Sopenharmony_ci PX30_CLKGATE_CON(13), 6, GFLAGS), 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci GATE(0, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED, 77862306a36Sopenharmony_ci PX30_CLKGATE_CON(12), 12, GFLAGS), 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci /* PD_CRYPTO */ 78162306a36Sopenharmony_ci GATE(0, "aclk_crypto_pre", "aclk_bus_pre", 0, 78262306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 12, GFLAGS), 78362306a36Sopenharmony_ci GATE(0, "hclk_crypto_pre", "hclk_bus_pre", 0, 78462306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 13, GFLAGS), 78562306a36Sopenharmony_ci COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_gpll_cpll_npll_p, 0, 78662306a36Sopenharmony_ci PX30_CLKSEL_CON(25), 6, 2, MFLAGS, 0, 5, DFLAGS, 78762306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 14, GFLAGS), 78862306a36Sopenharmony_ci COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_gpll_cpll_npll_p, 0, 78962306a36Sopenharmony_ci PX30_CLKSEL_CON(25), 14, 2, MFLAGS, 8, 5, DFLAGS, 79062306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 15, GFLAGS), 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_ci /* 79362306a36Sopenharmony_ci * Clock-Architecture Diagram 9 79462306a36Sopenharmony_ci */ 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_ci /* PD_BUS_TOP */ 79762306a36Sopenharmony_ci GATE(0, "pclk_top_niu", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 0, GFLAGS), 79862306a36Sopenharmony_ci GATE(0, "pclk_top_cru", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 1, GFLAGS), 79962306a36Sopenharmony_ci GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 2, GFLAGS), 80062306a36Sopenharmony_ci GATE(0, "pclk_ddrphy", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 3, GFLAGS), 80162306a36Sopenharmony_ci GATE(PCLK_MIPIDSIPHY, "pclk_mipidsiphy", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 4, GFLAGS), 80262306a36Sopenharmony_ci GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 5, GFLAGS), 80362306a36Sopenharmony_ci GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 6, GFLAGS), 80462306a36Sopenharmony_ci GATE(0, "pclk_cpu_hoost", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 7, GFLAGS), 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci /* PD_VI */ 80762306a36Sopenharmony_ci GATE(0, "aclk_vi_niu", "aclk_vi_pre", 0, PX30_CLKGATE_CON(4), 15, GFLAGS), 80862306a36Sopenharmony_ci GATE(ACLK_CIF, "aclk_cif", "aclk_vi_pre", 0, PX30_CLKGATE_CON(5), 1, GFLAGS), 80962306a36Sopenharmony_ci GATE(ACLK_ISP, "aclk_isp", "aclk_vi_pre", 0, PX30_CLKGATE_CON(5), 3, GFLAGS), 81062306a36Sopenharmony_ci GATE(0, "hclk_vi_niu", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 0, GFLAGS), 81162306a36Sopenharmony_ci GATE(HCLK_CIF, "hclk_cif", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 2, GFLAGS), 81262306a36Sopenharmony_ci GATE(HCLK_ISP, "hclk_isp", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 4, GFLAGS), 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci /* PD_VO */ 81562306a36Sopenharmony_ci GATE(0, "aclk_vo_niu", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 0, GFLAGS), 81662306a36Sopenharmony_ci GATE(ACLK_VOPB, "aclk_vopb", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 3, GFLAGS), 81762306a36Sopenharmony_ci GATE(ACLK_RGA, "aclk_rga", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 7, GFLAGS), 81862306a36Sopenharmony_ci GATE(ACLK_VOPL, "aclk_vopl", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 5, GFLAGS), 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci GATE(0, "hclk_vo_niu", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 1, GFLAGS), 82162306a36Sopenharmony_ci GATE(HCLK_VOPB, "hclk_vopb", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 4, GFLAGS), 82262306a36Sopenharmony_ci GATE(HCLK_RGA, "hclk_rga", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 8, GFLAGS), 82362306a36Sopenharmony_ci GATE(HCLK_VOPL, "hclk_vopl", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 6, GFLAGS), 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci GATE(0, "pclk_vo_niu", "pclk_vo_pre", 0, PX30_CLKGATE_CON(3), 2, GFLAGS), 82662306a36Sopenharmony_ci GATE(PCLK_MIPI_DSI, "pclk_mipi_dsi", "pclk_vo_pre", 0, PX30_CLKGATE_CON(3), 9, GFLAGS), 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci /* PD_BUS */ 82962306a36Sopenharmony_ci GATE(0, "aclk_bus_niu", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 8, GFLAGS), 83062306a36Sopenharmony_ci GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 11, GFLAGS), 83162306a36Sopenharmony_ci GATE(ACLK_GIC, "aclk_gic", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 12, GFLAGS), 83262306a36Sopenharmony_ci GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, PX30_CLKGATE_CON(13), 15, GFLAGS), 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci /* aclk_dmac is controlled by sgrf_soc_con1[11]. */ 83562306a36Sopenharmony_ci SGRF_GATE(ACLK_DMAC, "aclk_dmac", "aclk_bus_pre"), 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci GATE(0, "hclk_bus_niu", "hclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 9, GFLAGS), 83862306a36Sopenharmony_ci GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 14, GFLAGS), 83962306a36Sopenharmony_ci GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 1, GFLAGS), 84062306a36Sopenharmony_ci GATE(HCLK_I2S0, "hclk_i2s0", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 2, GFLAGS), 84162306a36Sopenharmony_ci GATE(HCLK_I2S1, "hclk_i2s1", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 3, GFLAGS), 84262306a36Sopenharmony_ci GATE(HCLK_I2S2, "hclk_i2s2", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 4, GFLAGS), 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci GATE(0, "pclk_bus_niu", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 10, GFLAGS), 84562306a36Sopenharmony_ci GATE(PCLK_DCF, "pclk_dcf", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 0, GFLAGS), 84662306a36Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 5, GFLAGS), 84762306a36Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 6, GFLAGS), 84862306a36Sopenharmony_ci GATE(PCLK_UART3, "pclk_uart3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 7, GFLAGS), 84962306a36Sopenharmony_ci GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 8, GFLAGS), 85062306a36Sopenharmony_ci GATE(PCLK_UART5, "pclk_uart5", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 9, GFLAGS), 85162306a36Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 10, GFLAGS), 85262306a36Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 11, GFLAGS), 85362306a36Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 12, GFLAGS), 85462306a36Sopenharmony_ci GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 13, GFLAGS), 85562306a36Sopenharmony_ci GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 14, GFLAGS), 85662306a36Sopenharmony_ci GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 15, GFLAGS), 85762306a36Sopenharmony_ci GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 0, GFLAGS), 85862306a36Sopenharmony_ci GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 1, GFLAGS), 85962306a36Sopenharmony_ci GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 2, GFLAGS), 86062306a36Sopenharmony_ci GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 3, GFLAGS), 86162306a36Sopenharmony_ci GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 4, GFLAGS), 86262306a36Sopenharmony_ci GATE(PCLK_TIMER, "pclk_timer", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 5, GFLAGS), 86362306a36Sopenharmony_ci GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 6, GFLAGS), 86462306a36Sopenharmony_ci GATE(PCLK_WDT_NS, "pclk_wdt_ns", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 7, GFLAGS), 86562306a36Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 8, GFLAGS), 86662306a36Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 9, GFLAGS), 86762306a36Sopenharmony_ci GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 10, GFLAGS), 86862306a36Sopenharmony_ci GATE(0, "pclk_grf", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 11, GFLAGS), 86962306a36Sopenharmony_ci GATE(0, "pclk_sgrf", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 12, GFLAGS), 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_ci /* PD_VPU */ 87262306a36Sopenharmony_ci GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(4), 7, GFLAGS), 87362306a36Sopenharmony_ci GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 6, GFLAGS), 87462306a36Sopenharmony_ci GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(4), 5, GFLAGS), 87562306a36Sopenharmony_ci GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 4, GFLAGS), 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci /* PD_CRYPTO */ 87862306a36Sopenharmony_ci GATE(0, "hclk_crypto_niu", "hclk_crypto_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(9), 3, GFLAGS), 87962306a36Sopenharmony_ci GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_crypto_pre", 0, PX30_CLKGATE_CON(9), 5, GFLAGS), 88062306a36Sopenharmony_ci GATE(0, "aclk_crypto_niu", "aclk_crypto_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(9), 2, GFLAGS), 88162306a36Sopenharmony_ci GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_crypto_pre", 0, PX30_CLKGATE_CON(9), 4, GFLAGS), 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci /* PD_SDCARD */ 88462306a36Sopenharmony_ci GATE(0, "hclk_sdmmc_niu", "hclk_sdmmc_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 0, GFLAGS), 88562306a36Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sdmmc_pre", 0, PX30_CLKGATE_CON(7), 1, GFLAGS), 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_ci /* PD_PERI */ 88862306a36Sopenharmony_ci GATE(0, "aclk_peri_niu", "aclk_peri_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(5), 9, GFLAGS), 88962306a36Sopenharmony_ci 89062306a36Sopenharmony_ci /* PD_MMC_NAND */ 89162306a36Sopenharmony_ci GATE(HCLK_NANDC, "hclk_nandc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(5), 15, GFLAGS), 89262306a36Sopenharmony_ci GATE(0, "hclk_mmc_nand_niu", "hclk_mmc_nand", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(6), 8, GFLAGS), 89362306a36Sopenharmony_ci GATE(HCLK_SDIO, "hclk_sdio", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 9, GFLAGS), 89462306a36Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 10, GFLAGS), 89562306a36Sopenharmony_ci GATE(HCLK_SFC, "hclk_sfc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 11, GFLAGS), 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci /* PD_USB */ 89862306a36Sopenharmony_ci GATE(0, "hclk_usb_niu", "hclk_usb", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 4, GFLAGS), 89962306a36Sopenharmony_ci GATE(HCLK_OTG, "hclk_otg", "hclk_usb", 0, PX30_CLKGATE_CON(7), 5, GFLAGS), 90062306a36Sopenharmony_ci GATE(HCLK_HOST, "hclk_host", "hclk_usb", 0, PX30_CLKGATE_CON(7), 6, GFLAGS), 90162306a36Sopenharmony_ci GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_usb", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 8, GFLAGS), 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci /* PD_GMAC */ 90462306a36Sopenharmony_ci GATE(0, "aclk_gmac_niu", "aclk_gmac_pre", CLK_IGNORE_UNUSED, 90562306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 0, GFLAGS), 90662306a36Sopenharmony_ci GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0, 90762306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 2, GFLAGS), 90862306a36Sopenharmony_ci GATE(0, "pclk_gmac_niu", "pclk_gmac_pre", CLK_IGNORE_UNUSED, 90962306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 1, GFLAGS), 91062306a36Sopenharmony_ci GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0, 91162306a36Sopenharmony_ci PX30_CLKGATE_CON(8), 3, GFLAGS), 91262306a36Sopenharmony_ci}; 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_cistatic struct rockchip_clk_branch px30_clk_pmu_branches[] __initdata = { 91562306a36Sopenharmony_ci /* 91662306a36Sopenharmony_ci * Clock-Architecture Diagram 2 91762306a36Sopenharmony_ci */ 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED, 92062306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(1), 0, 92162306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(0), 13, GFLAGS, 92262306a36Sopenharmony_ci &px30_rtc32k_pmu_fracmux), 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci COMPOSITE_NOMUX(XIN24M_DIV, "xin24m_div", "xin24m", CLK_IGNORE_UNUSED, 92562306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(0), 8, 5, DFLAGS, 92662306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(0), 12, GFLAGS), 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci COMPOSITE_NOMUX(0, "clk_wifi_pmu_src", "gpll", 0, 92962306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(2), 8, 6, DFLAGS, 93062306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(0), 14, GFLAGS), 93162306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT, 93262306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(2), 15, 1, MFLAGS, 93362306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(0), 15, GFLAGS), 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci COMPOSITE(0, "clk_uart0_pmu_src", mux_uart_src_p, 0, 93662306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 5, DFLAGS, 93762306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 0, GFLAGS), 93862306a36Sopenharmony_ci COMPOSITE_NOMUX_HALFDIV(0, "clk_uart0_np5", "clk_uart0_pmu_src", 0, 93962306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(4), 0, 5, DFLAGS, 94062306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 1, GFLAGS), 94162306a36Sopenharmony_ci COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_pmu_src", CLK_SET_RATE_PARENT, 94262306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(5), 0, 94362306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 2, GFLAGS, 94462306a36Sopenharmony_ci &px30_uart0_pmu_fracmux), 94562306a36Sopenharmony_ci GATE(SCLK_UART0_PMU, "clk_uart0_pmu", "clk_uart0_pmu_mux", CLK_SET_RATE_PARENT, 94662306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 3, GFLAGS), 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_ci GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0, 94962306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 4, GFLAGS), 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PMU_PRE, "pclk_pmu_pre", "gpll", 0, 95262306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(0), 0, 5, DFLAGS, 95362306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(0), 0, GFLAGS), 95462306a36Sopenharmony_ci 95562306a36Sopenharmony_ci COMPOSITE_NOMUX(SCLK_REF24M_PMU, "clk_ref24m_pmu", "gpll", 0, 95662306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(2), 0, 6, DFLAGS, 95762306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 8, GFLAGS), 95862306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT, 95962306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(2), 6, 1, MFLAGS, 96062306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 9, GFLAGS), 96162306a36Sopenharmony_ci COMPOSITE_NODIV(SCLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT, 96262306a36Sopenharmony_ci PX30_PMU_CLKSEL_CON(2), 7, 1, MFLAGS, 96362306a36Sopenharmony_ci PX30_PMU_CLKGATE_CON(1), 10, GFLAGS), 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci /* 96662306a36Sopenharmony_ci * Clock-Architecture Diagram 9 96762306a36Sopenharmony_ci */ 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci /* PD_PMU */ 97062306a36Sopenharmony_ci GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 1, GFLAGS), 97162306a36Sopenharmony_ci GATE(0, "pclk_pmu_sgrf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 2, GFLAGS), 97262306a36Sopenharmony_ci GATE(0, "pclk_pmu_grf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 3, GFLAGS), 97362306a36Sopenharmony_ci GATE(0, "pclk_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 4, GFLAGS), 97462306a36Sopenharmony_ci GATE(0, "pclk_pmu_mem", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 5, GFLAGS), 97562306a36Sopenharmony_ci GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_pre", 0, PX30_PMU_CLKGATE_CON(0), 6, GFLAGS), 97662306a36Sopenharmony_ci GATE(PCLK_UART0_PMU, "pclk_uart0_pmu", "pclk_pmu_pre", 0, PX30_PMU_CLKGATE_CON(0), 7, GFLAGS), 97762306a36Sopenharmony_ci GATE(0, "pclk_cru_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 8, GFLAGS), 97862306a36Sopenharmony_ci}; 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_cistatic const char *const px30_cru_critical_clocks[] __initconst = { 98162306a36Sopenharmony_ci "aclk_bus_pre", 98262306a36Sopenharmony_ci "pclk_bus_pre", 98362306a36Sopenharmony_ci "hclk_bus_pre", 98462306a36Sopenharmony_ci "aclk_peri_pre", 98562306a36Sopenharmony_ci "hclk_peri_pre", 98662306a36Sopenharmony_ci "aclk_gpu_niu", 98762306a36Sopenharmony_ci "pclk_top_pre", 98862306a36Sopenharmony_ci "pclk_pmu_pre", 98962306a36Sopenharmony_ci "hclk_usb_niu", 99062306a36Sopenharmony_ci "pclk_vo_niu", 99162306a36Sopenharmony_ci "aclk_vo_niu", 99262306a36Sopenharmony_ci "hclk_vo_niu", 99362306a36Sopenharmony_ci "aclk_vi_niu", 99462306a36Sopenharmony_ci "hclk_vi_niu", 99562306a36Sopenharmony_ci "pll_npll", 99662306a36Sopenharmony_ci "usb480m", 99762306a36Sopenharmony_ci "clk_uart2", 99862306a36Sopenharmony_ci "pclk_uart2", 99962306a36Sopenharmony_ci "pclk_usb_grf", 100062306a36Sopenharmony_ci}; 100162306a36Sopenharmony_ci 100262306a36Sopenharmony_cistatic void __init px30_clk_init(struct device_node *np) 100362306a36Sopenharmony_ci{ 100462306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 100562306a36Sopenharmony_ci void __iomem *reg_base; 100662306a36Sopenharmony_ci 100762306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 100862306a36Sopenharmony_ci if (!reg_base) { 100962306a36Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 101062306a36Sopenharmony_ci return; 101162306a36Sopenharmony_ci } 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 101462306a36Sopenharmony_ci if (IS_ERR(ctx)) { 101562306a36Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 101662306a36Sopenharmony_ci iounmap(reg_base); 101762306a36Sopenharmony_ci return; 101862306a36Sopenharmony_ci } 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, px30_pll_clks, 102162306a36Sopenharmony_ci ARRAY_SIZE(px30_pll_clks), 102262306a36Sopenharmony_ci PX30_GRF_SOC_STATUS0); 102362306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, px30_clk_branches, 102462306a36Sopenharmony_ci ARRAY_SIZE(px30_clk_branches)); 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 102762306a36Sopenharmony_ci mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 102862306a36Sopenharmony_ci &px30_cpuclk_data, px30_cpuclk_rates, 102962306a36Sopenharmony_ci ARRAY_SIZE(px30_cpuclk_rates)); 103062306a36Sopenharmony_ci 103162306a36Sopenharmony_ci rockchip_clk_protect_critical(px30_cru_critical_clocks, 103262306a36Sopenharmony_ci ARRAY_SIZE(px30_cru_critical_clocks)); 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci rockchip_register_softrst(np, 12, reg_base + PX30_SOFTRST_CON(0), 103562306a36Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_ci rockchip_register_restart_notifier(ctx, PX30_GLB_SRST_FST, NULL); 103862306a36Sopenharmony_ci 103962306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 104062306a36Sopenharmony_ci} 104162306a36Sopenharmony_ciCLK_OF_DECLARE(px30_cru, "rockchip,px30-cru", px30_clk_init); 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_cistatic void __init px30_pmu_clk_init(struct device_node *np) 104462306a36Sopenharmony_ci{ 104562306a36Sopenharmony_ci struct rockchip_clk_provider *ctx; 104662306a36Sopenharmony_ci void __iomem *reg_base; 104762306a36Sopenharmony_ci 104862306a36Sopenharmony_ci reg_base = of_iomap(np, 0); 104962306a36Sopenharmony_ci if (!reg_base) { 105062306a36Sopenharmony_ci pr_err("%s: could not map cru pmu region\n", __func__); 105162306a36Sopenharmony_ci return; 105262306a36Sopenharmony_ci } 105362306a36Sopenharmony_ci 105462306a36Sopenharmony_ci ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS); 105562306a36Sopenharmony_ci if (IS_ERR(ctx)) { 105662306a36Sopenharmony_ci pr_err("%s: rockchip pmu clk init failed\n", __func__); 105762306a36Sopenharmony_ci return; 105862306a36Sopenharmony_ci } 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci rockchip_clk_register_plls(ctx, px30_pmu_pll_clks, 106162306a36Sopenharmony_ci ARRAY_SIZE(px30_pmu_pll_clks), PX30_GRF_SOC_STATUS0); 106262306a36Sopenharmony_ci 106362306a36Sopenharmony_ci rockchip_clk_register_branches(ctx, px30_clk_pmu_branches, 106462306a36Sopenharmony_ci ARRAY_SIZE(px30_clk_pmu_branches)); 106562306a36Sopenharmony_ci 106662306a36Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 106762306a36Sopenharmony_ci} 106862306a36Sopenharmony_ciCLK_OF_DECLARE(px30_cru_pmu, "rockchip,px30-pmucru", px30_pmu_clk_init); 1069