162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * RZ/G2L CPG driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2021 Renesas Electronics Corp.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/device.h>
1062306a36Sopenharmony_ci#include <linux/init.h>
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <dt-bindings/clock/r9a07g044-cpg.h>
1462306a36Sopenharmony_ci#include <dt-bindings/clock/r9a07g054-cpg.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "rzg2l-cpg.h"
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cienum clk_ids {
1962306a36Sopenharmony_ci	/* Core Clock Outputs exported to DT */
2062306a36Sopenharmony_ci	LAST_DT_CORE_CLK = R9A07G054_CLK_DRP_A,
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci	/* External Input Clocks */
2362306a36Sopenharmony_ci	CLK_EXTAL,
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci	/* Internal Core Clocks */
2662306a36Sopenharmony_ci	CLK_OSC_DIV1000,
2762306a36Sopenharmony_ci	CLK_PLL1,
2862306a36Sopenharmony_ci	CLK_PLL2,
2962306a36Sopenharmony_ci	CLK_PLL2_DIV2,
3062306a36Sopenharmony_ci	CLK_PLL2_DIV2_8,
3162306a36Sopenharmony_ci	CLK_PLL2_DIV2_10,
3262306a36Sopenharmony_ci	CLK_PLL3,
3362306a36Sopenharmony_ci	CLK_PLL3_400,
3462306a36Sopenharmony_ci	CLK_PLL3_533,
3562306a36Sopenharmony_ci	CLK_M2_DIV2,
3662306a36Sopenharmony_ci	CLK_PLL3_DIV2,
3762306a36Sopenharmony_ci	CLK_PLL3_DIV2_2,
3862306a36Sopenharmony_ci	CLK_PLL3_DIV2_4,
3962306a36Sopenharmony_ci	CLK_PLL3_DIV2_4_2,
4062306a36Sopenharmony_ci	CLK_SEL_PLL3_3,
4162306a36Sopenharmony_ci	CLK_DIV_PLL3_C,
4262306a36Sopenharmony_ci	CLK_PLL4,
4362306a36Sopenharmony_ci	CLK_PLL5,
4462306a36Sopenharmony_ci	CLK_PLL5_FOUTPOSTDIV,
4562306a36Sopenharmony_ci	CLK_PLL5_FOUT1PH0,
4662306a36Sopenharmony_ci	CLK_PLL5_FOUT3,
4762306a36Sopenharmony_ci	CLK_PLL5_250,
4862306a36Sopenharmony_ci	CLK_PLL6,
4962306a36Sopenharmony_ci	CLK_PLL6_250,
5062306a36Sopenharmony_ci	CLK_P1_DIV2,
5162306a36Sopenharmony_ci	CLK_PLL2_800,
5262306a36Sopenharmony_ci	CLK_PLL2_SDHI_533,
5362306a36Sopenharmony_ci	CLK_PLL2_SDHI_400,
5462306a36Sopenharmony_ci	CLK_PLL2_SDHI_266,
5562306a36Sopenharmony_ci	CLK_SD0_DIV4,
5662306a36Sopenharmony_ci	CLK_SD1_DIV4,
5762306a36Sopenharmony_ci	CLK_SEL_GPU2,
5862306a36Sopenharmony_ci	CLK_SEL_PLL5_4,
5962306a36Sopenharmony_ci	CLK_DSI_DIV,
6062306a36Sopenharmony_ci	CLK_PLL2_533,
6162306a36Sopenharmony_ci	CLK_PLL2_533_DIV2,
6262306a36Sopenharmony_ci	CLK_DIV_DSI_LPCLK,
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	/* Module Clocks */
6562306a36Sopenharmony_ci	MOD_CLK_BASE,
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/* Divider tables */
6962306a36Sopenharmony_cistatic const struct clk_div_table dtable_1_8[] = {
7062306a36Sopenharmony_ci	{0, 1},
7162306a36Sopenharmony_ci	{1, 2},
7262306a36Sopenharmony_ci	{2, 4},
7362306a36Sopenharmony_ci	{3, 8},
7462306a36Sopenharmony_ci	{0, 0},
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic const struct clk_div_table dtable_1_32[] = {
7862306a36Sopenharmony_ci	{0, 1},
7962306a36Sopenharmony_ci	{1, 2},
8062306a36Sopenharmony_ci	{2, 4},
8162306a36Sopenharmony_ci	{3, 8},
8262306a36Sopenharmony_ci	{4, 32},
8362306a36Sopenharmony_ci	{0, 0},
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic const struct clk_div_table dtable_16_128[] = {
8762306a36Sopenharmony_ci	{0, 16},
8862306a36Sopenharmony_ci	{1, 32},
8962306a36Sopenharmony_ci	{2, 64},
9062306a36Sopenharmony_ci	{3, 128},
9162306a36Sopenharmony_ci	{0, 0},
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci/* Mux clock tables */
9562306a36Sopenharmony_cistatic const char * const sel_pll3_3[] = { ".pll3_533", ".pll3_400" };
9662306a36Sopenharmony_cistatic const char * const sel_pll5_4[] = { ".pll5_foutpostdiv", ".pll5_fout1ph0" };
9762306a36Sopenharmony_cistatic const char * const sel_pll6_2[]	= { ".pll6_250", ".pll5_250" };
9862306a36Sopenharmony_cistatic const char * const sel_shdi[] = { ".clk_533", ".clk_400", ".clk_266" };
9962306a36Sopenharmony_cistatic const char * const sel_gpu2[] = { ".pll6", ".pll3_div2_2" };
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic const struct {
10262306a36Sopenharmony_ci	struct cpg_core_clk common[56];
10362306a36Sopenharmony_ci#ifdef CONFIG_CLK_R9A07G054
10462306a36Sopenharmony_ci	struct cpg_core_clk drp[0];
10562306a36Sopenharmony_ci#endif
10662306a36Sopenharmony_ci} core_clks __initconst = {
10762306a36Sopenharmony_ci	.common = {
10862306a36Sopenharmony_ci		/* External Clock Inputs */
10962306a36Sopenharmony_ci		DEF_INPUT("extal", CLK_EXTAL),
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci		/* Internal Core Clocks */
11262306a36Sopenharmony_ci		DEF_FIXED(".osc", R9A07G044_OSCCLK, CLK_EXTAL, 1, 1),
11362306a36Sopenharmony_ci		DEF_FIXED(".osc_div1000", CLK_OSC_DIV1000, CLK_EXTAL, 1, 1000),
11462306a36Sopenharmony_ci		DEF_SAMPLL(".pll1", CLK_PLL1, CLK_EXTAL, PLL146_CONF(0)),
11562306a36Sopenharmony_ci		DEF_FIXED(".pll2", CLK_PLL2, CLK_EXTAL, 200, 3),
11662306a36Sopenharmony_ci		DEF_FIXED(".pll2_533", CLK_PLL2_533, CLK_PLL2, 1, 3),
11762306a36Sopenharmony_ci		DEF_FIXED(".pll3", CLK_PLL3, CLK_EXTAL, 200, 3),
11862306a36Sopenharmony_ci		DEF_FIXED(".pll3_400", CLK_PLL3_400, CLK_PLL3, 1, 4),
11962306a36Sopenharmony_ci		DEF_FIXED(".pll3_533", CLK_PLL3_533, CLK_PLL3, 1, 3),
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci		DEF_FIXED(".pll5", CLK_PLL5, CLK_EXTAL, 125, 1),
12262306a36Sopenharmony_ci		DEF_FIXED(".pll5_fout3", CLK_PLL5_FOUT3, CLK_PLL5, 1, 6),
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci		DEF_FIXED(".pll6", CLK_PLL6, CLK_EXTAL, 125, 6),
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci		DEF_FIXED(".pll2_div2", CLK_PLL2_DIV2, CLK_PLL2, 1, 2),
12762306a36Sopenharmony_ci		DEF_FIXED(".clk_800", CLK_PLL2_800, CLK_PLL2, 1, 2),
12862306a36Sopenharmony_ci		DEF_FIXED(".clk_533", CLK_PLL2_SDHI_533, CLK_PLL2, 1, 3),
12962306a36Sopenharmony_ci		DEF_FIXED(".clk_400", CLK_PLL2_SDHI_400, CLK_PLL2_800, 1, 2),
13062306a36Sopenharmony_ci		DEF_FIXED(".clk_266", CLK_PLL2_SDHI_266, CLK_PLL2_SDHI_533, 1, 2),
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci		DEF_FIXED(".pll2_div2_8", CLK_PLL2_DIV2_8, CLK_PLL2_DIV2, 1, 8),
13362306a36Sopenharmony_ci		DEF_FIXED(".pll2_div2_10", CLK_PLL2_DIV2_10, CLK_PLL2_DIV2, 1, 10),
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci		DEF_FIXED(".pll2_533_div2", CLK_PLL2_533_DIV2, CLK_PLL2_533, 1, 2),
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci		DEF_FIXED(".pll3_div2", CLK_PLL3_DIV2, CLK_PLL3, 1, 2),
13862306a36Sopenharmony_ci		DEF_FIXED(".pll3_div2_2", CLK_PLL3_DIV2_2, CLK_PLL3_DIV2, 1, 2),
13962306a36Sopenharmony_ci		DEF_FIXED(".pll3_div2_4", CLK_PLL3_DIV2_4, CLK_PLL3_DIV2, 1, 4),
14062306a36Sopenharmony_ci		DEF_FIXED(".pll3_div2_4_2", CLK_PLL3_DIV2_4_2, CLK_PLL3_DIV2_4, 1, 2),
14162306a36Sopenharmony_ci		DEF_MUX_RO(".sel_pll3_3", CLK_SEL_PLL3_3, SEL_PLL3_3, sel_pll3_3),
14262306a36Sopenharmony_ci		DEF_DIV("divpl3c", CLK_DIV_PLL3_C, CLK_SEL_PLL3_3, DIVPL3C, dtable_1_32),
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci		DEF_FIXED(".pll5_250", CLK_PLL5_250, CLK_PLL5_FOUT3, 1, 2),
14562306a36Sopenharmony_ci		DEF_FIXED(".pll6_250", CLK_PLL6_250, CLK_PLL6, 1, 2),
14662306a36Sopenharmony_ci		DEF_MUX_RO(".sel_gpu2", CLK_SEL_GPU2, SEL_GPU2, sel_gpu2),
14762306a36Sopenharmony_ci		DEF_PLL5_FOUTPOSTDIV(".pll5_foutpostdiv", CLK_PLL5_FOUTPOSTDIV, CLK_EXTAL),
14862306a36Sopenharmony_ci		DEF_FIXED(".pll5_fout1ph0", CLK_PLL5_FOUT1PH0, CLK_PLL5_FOUTPOSTDIV, 1, 2),
14962306a36Sopenharmony_ci		DEF_PLL5_4_MUX(".sel_pll5_4", CLK_SEL_PLL5_4, SEL_PLL5_4, sel_pll5_4),
15062306a36Sopenharmony_ci		DEF_DIV(".div_dsi_lpclk", CLK_DIV_DSI_LPCLK, CLK_PLL2_533_DIV2,
15162306a36Sopenharmony_ci			DIVDSILPCLK, dtable_16_128),
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci		/* Core output clk */
15462306a36Sopenharmony_ci		DEF_DIV("I", R9A07G044_CLK_I, CLK_PLL1, DIVPL1A, dtable_1_8),
15562306a36Sopenharmony_ci		DEF_DIV("P0", R9A07G044_CLK_P0, CLK_PLL2_DIV2_8, DIVPL2A, dtable_1_32),
15662306a36Sopenharmony_ci		DEF_FIXED("P0_DIV2", R9A07G044_CLK_P0_DIV2, R9A07G044_CLK_P0, 1, 2),
15762306a36Sopenharmony_ci		DEF_FIXED("TSU", R9A07G044_CLK_TSU, CLK_PLL2_DIV2_10, 1, 1),
15862306a36Sopenharmony_ci		DEF_DIV("P1", R9A07G044_CLK_P1, CLK_PLL3_DIV2_4, DIVPL3B, dtable_1_32),
15962306a36Sopenharmony_ci		DEF_FIXED("P1_DIV2", CLK_P1_DIV2, R9A07G044_CLK_P1, 1, 2),
16062306a36Sopenharmony_ci		DEF_DIV("P2", R9A07G044_CLK_P2, CLK_PLL3_DIV2_4_2, DIVPL3A, dtable_1_32),
16162306a36Sopenharmony_ci		DEF_FIXED("M0", R9A07G044_CLK_M0, CLK_PLL3_DIV2_4, 1, 1),
16262306a36Sopenharmony_ci		DEF_FIXED("ZT", R9A07G044_CLK_ZT, CLK_PLL3_DIV2_4_2, 1, 1),
16362306a36Sopenharmony_ci		DEF_MUX("HP", R9A07G044_CLK_HP, SEL_PLL6_2, sel_pll6_2),
16462306a36Sopenharmony_ci		DEF_FIXED("SPI0", R9A07G044_CLK_SPI0, CLK_DIV_PLL3_C, 1, 2),
16562306a36Sopenharmony_ci		DEF_FIXED("SPI1", R9A07G044_CLK_SPI1, CLK_DIV_PLL3_C, 1, 4),
16662306a36Sopenharmony_ci		DEF_SD_MUX("SD0", R9A07G044_CLK_SD0, SEL_SDHI0, sel_shdi),
16762306a36Sopenharmony_ci		DEF_SD_MUX("SD1", R9A07G044_CLK_SD1, SEL_SDHI1, sel_shdi),
16862306a36Sopenharmony_ci		DEF_FIXED("SD0_DIV4", CLK_SD0_DIV4, R9A07G044_CLK_SD0, 1, 4),
16962306a36Sopenharmony_ci		DEF_FIXED("SD1_DIV4", CLK_SD1_DIV4, R9A07G044_CLK_SD1, 1, 4),
17062306a36Sopenharmony_ci		DEF_DIV("G", R9A07G044_CLK_G, CLK_SEL_GPU2, DIVGPU, dtable_1_8),
17162306a36Sopenharmony_ci		DEF_FIXED("M1", R9A07G044_CLK_M1, CLK_PLL5_FOUTPOSTDIV, 1, 1),
17262306a36Sopenharmony_ci		DEF_FIXED("M2", R9A07G044_CLK_M2, CLK_PLL3_533, 1, 2),
17362306a36Sopenharmony_ci		DEF_FIXED("M2_DIV2", CLK_M2_DIV2, R9A07G044_CLK_M2, 1, 2),
17462306a36Sopenharmony_ci		DEF_DSI_DIV("DSI_DIV", CLK_DSI_DIV, CLK_SEL_PLL5_4, CLK_SET_RATE_PARENT),
17562306a36Sopenharmony_ci		DEF_FIXED("M3", R9A07G044_CLK_M3, CLK_DSI_DIV, 1, 1),
17662306a36Sopenharmony_ci		DEF_FIXED("M4", R9A07G044_CLK_M4, CLK_DIV_DSI_LPCLK, 1, 1),
17762306a36Sopenharmony_ci	},
17862306a36Sopenharmony_ci#ifdef CONFIG_CLK_R9A07G054
17962306a36Sopenharmony_ci	.drp = {
18062306a36Sopenharmony_ci	},
18162306a36Sopenharmony_ci#endif
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic const struct {
18562306a36Sopenharmony_ci	struct rzg2l_mod_clk common[79];
18662306a36Sopenharmony_ci#ifdef CONFIG_CLK_R9A07G054
18762306a36Sopenharmony_ci	struct rzg2l_mod_clk drp[0];
18862306a36Sopenharmony_ci#endif
18962306a36Sopenharmony_ci} mod_clks = {
19062306a36Sopenharmony_ci	.common = {
19162306a36Sopenharmony_ci		DEF_MOD("gic",		R9A07G044_GIC600_GICCLK, R9A07G044_CLK_P1,
19262306a36Sopenharmony_ci					0x514, 0),
19362306a36Sopenharmony_ci		DEF_MOD("ia55_pclk",	R9A07G044_IA55_PCLK, R9A07G044_CLK_P2,
19462306a36Sopenharmony_ci					0x518, 0),
19562306a36Sopenharmony_ci		DEF_MOD("ia55_clk",	R9A07G044_IA55_CLK, R9A07G044_CLK_P1,
19662306a36Sopenharmony_ci					0x518, 1),
19762306a36Sopenharmony_ci		DEF_MOD("dmac_aclk",	R9A07G044_DMAC_ACLK, R9A07G044_CLK_P1,
19862306a36Sopenharmony_ci					0x52c, 0),
19962306a36Sopenharmony_ci		DEF_MOD("dmac_pclk",	R9A07G044_DMAC_PCLK, CLK_P1_DIV2,
20062306a36Sopenharmony_ci					0x52c, 1),
20162306a36Sopenharmony_ci		DEF_MOD("ostm0_pclk",	R9A07G044_OSTM0_PCLK, R9A07G044_CLK_P0,
20262306a36Sopenharmony_ci					0x534, 0),
20362306a36Sopenharmony_ci		DEF_MOD("ostm1_pclk",	R9A07G044_OSTM1_PCLK, R9A07G044_CLK_P0,
20462306a36Sopenharmony_ci					0x534, 1),
20562306a36Sopenharmony_ci		DEF_MOD("ostm2_pclk",	R9A07G044_OSTM2_PCLK, R9A07G044_CLK_P0,
20662306a36Sopenharmony_ci					0x534, 2),
20762306a36Sopenharmony_ci		DEF_MOD("mtu_x_mck",	R9A07G044_MTU_X_MCK_MTU3, R9A07G044_CLK_P0,
20862306a36Sopenharmony_ci					0x538, 0),
20962306a36Sopenharmony_ci		DEF_MOD("gpt_pclk",	R9A07G044_GPT_PCLK, R9A07G044_CLK_P0,
21062306a36Sopenharmony_ci					0x540, 0),
21162306a36Sopenharmony_ci		DEF_MOD("poeg_a_clkp",	R9A07G044_POEG_A_CLKP, R9A07G044_CLK_P0,
21262306a36Sopenharmony_ci					0x544, 0),
21362306a36Sopenharmony_ci		DEF_MOD("poeg_b_clkp",	R9A07G044_POEG_B_CLKP, R9A07G044_CLK_P0,
21462306a36Sopenharmony_ci					0x544, 1),
21562306a36Sopenharmony_ci		DEF_MOD("poeg_c_clkp",	R9A07G044_POEG_C_CLKP, R9A07G044_CLK_P0,
21662306a36Sopenharmony_ci					0x544, 2),
21762306a36Sopenharmony_ci		DEF_MOD("poeg_d_clkp",	R9A07G044_POEG_D_CLKP, R9A07G044_CLK_P0,
21862306a36Sopenharmony_ci					0x544, 3),
21962306a36Sopenharmony_ci		DEF_MOD("wdt0_pclk",	R9A07G044_WDT0_PCLK, R9A07G044_CLK_P0,
22062306a36Sopenharmony_ci					0x548, 0),
22162306a36Sopenharmony_ci		DEF_MOD("wdt0_clk",	R9A07G044_WDT0_CLK, R9A07G044_OSCCLK,
22262306a36Sopenharmony_ci					0x548, 1),
22362306a36Sopenharmony_ci		DEF_MOD("wdt1_pclk",	R9A07G044_WDT1_PCLK, R9A07G044_CLK_P0,
22462306a36Sopenharmony_ci					0x548, 2),
22562306a36Sopenharmony_ci		DEF_MOD("wdt1_clk",	R9A07G044_WDT1_CLK, R9A07G044_OSCCLK,
22662306a36Sopenharmony_ci					0x548, 3),
22762306a36Sopenharmony_ci		DEF_MOD("spi_clk2",	R9A07G044_SPI_CLK2, R9A07G044_CLK_SPI1,
22862306a36Sopenharmony_ci					0x550, 0),
22962306a36Sopenharmony_ci		DEF_MOD("spi_clk",	R9A07G044_SPI_CLK, R9A07G044_CLK_SPI0,
23062306a36Sopenharmony_ci					0x550, 1),
23162306a36Sopenharmony_ci		DEF_MOD("sdhi0_imclk",	R9A07G044_SDHI0_IMCLK, CLK_SD0_DIV4,
23262306a36Sopenharmony_ci					0x554, 0),
23362306a36Sopenharmony_ci		DEF_MOD("sdhi0_imclk2",	R9A07G044_SDHI0_IMCLK2, CLK_SD0_DIV4,
23462306a36Sopenharmony_ci					0x554, 1),
23562306a36Sopenharmony_ci		DEF_MOD("sdhi0_clk_hs",	R9A07G044_SDHI0_CLK_HS, R9A07G044_CLK_SD0,
23662306a36Sopenharmony_ci					0x554, 2),
23762306a36Sopenharmony_ci		DEF_MOD("sdhi0_aclk",	R9A07G044_SDHI0_ACLK, R9A07G044_CLK_P1,
23862306a36Sopenharmony_ci					0x554, 3),
23962306a36Sopenharmony_ci		DEF_MOD("sdhi1_imclk",	R9A07G044_SDHI1_IMCLK, CLK_SD1_DIV4,
24062306a36Sopenharmony_ci					0x554, 4),
24162306a36Sopenharmony_ci		DEF_MOD("sdhi1_imclk2",	R9A07G044_SDHI1_IMCLK2, CLK_SD1_DIV4,
24262306a36Sopenharmony_ci					0x554, 5),
24362306a36Sopenharmony_ci		DEF_MOD("sdhi1_clk_hs",	R9A07G044_SDHI1_CLK_HS, R9A07G044_CLK_SD1,
24462306a36Sopenharmony_ci					0x554, 6),
24562306a36Sopenharmony_ci		DEF_MOD("sdhi1_aclk",	R9A07G044_SDHI1_ACLK, R9A07G044_CLK_P1,
24662306a36Sopenharmony_ci					0x554, 7),
24762306a36Sopenharmony_ci		DEF_MOD("gpu_clk",	R9A07G044_GPU_CLK, R9A07G044_CLK_G,
24862306a36Sopenharmony_ci					0x558, 0),
24962306a36Sopenharmony_ci		DEF_MOD("gpu_axi_clk",	R9A07G044_GPU_AXI_CLK, R9A07G044_CLK_P1,
25062306a36Sopenharmony_ci					0x558, 1),
25162306a36Sopenharmony_ci		DEF_MOD("gpu_ace_clk",	R9A07G044_GPU_ACE_CLK, R9A07G044_CLK_P1,
25262306a36Sopenharmony_ci					0x558, 2),
25362306a36Sopenharmony_ci		DEF_MOD("cru_sysclk",   R9A07G044_CRU_SYSCLK, CLK_M2_DIV2,
25462306a36Sopenharmony_ci					0x564, 0),
25562306a36Sopenharmony_ci		DEF_MOD("cru_vclk",     R9A07G044_CRU_VCLK, R9A07G044_CLK_M2,
25662306a36Sopenharmony_ci					0x564, 1),
25762306a36Sopenharmony_ci		DEF_MOD("cru_pclk",     R9A07G044_CRU_PCLK, R9A07G044_CLK_ZT,
25862306a36Sopenharmony_ci					0x564, 2),
25962306a36Sopenharmony_ci		DEF_MOD("cru_aclk",     R9A07G044_CRU_ACLK, R9A07G044_CLK_M0,
26062306a36Sopenharmony_ci					0x564, 3),
26162306a36Sopenharmony_ci		DEF_MOD("dsi_pll_clk",	R9A07G044_MIPI_DSI_PLLCLK, R9A07G044_CLK_M1,
26262306a36Sopenharmony_ci					0x568, 0),
26362306a36Sopenharmony_ci		DEF_MOD("dsi_sys_clk",	R9A07G044_MIPI_DSI_SYSCLK, CLK_M2_DIV2,
26462306a36Sopenharmony_ci					0x568, 1),
26562306a36Sopenharmony_ci		DEF_MOD("dsi_aclk",	R9A07G044_MIPI_DSI_ACLK, R9A07G044_CLK_P1,
26662306a36Sopenharmony_ci					0x568, 2),
26762306a36Sopenharmony_ci		DEF_MOD("dsi_pclk",	R9A07G044_MIPI_DSI_PCLK, R9A07G044_CLK_P2,
26862306a36Sopenharmony_ci					0x568, 3),
26962306a36Sopenharmony_ci		DEF_MOD("dsi_vclk",	R9A07G044_MIPI_DSI_VCLK, R9A07G044_CLK_M3,
27062306a36Sopenharmony_ci					0x568, 4),
27162306a36Sopenharmony_ci		DEF_MOD("dsi_lpclk",	R9A07G044_MIPI_DSI_LPCLK, R9A07G044_CLK_M4,
27262306a36Sopenharmony_ci					0x568, 5),
27362306a36Sopenharmony_ci		DEF_COUPLED("lcdc_a",	R9A07G044_LCDC_CLK_A, R9A07G044_CLK_M0,
27462306a36Sopenharmony_ci					0x56c, 0),
27562306a36Sopenharmony_ci		DEF_COUPLED("lcdc_p",	R9A07G044_LCDC_CLK_P, R9A07G044_CLK_ZT,
27662306a36Sopenharmony_ci					0x56c, 0),
27762306a36Sopenharmony_ci		DEF_MOD("lcdc_clk_d",	R9A07G044_LCDC_CLK_D, R9A07G044_CLK_M3,
27862306a36Sopenharmony_ci					0x56c, 1),
27962306a36Sopenharmony_ci		DEF_MOD("ssi0_pclk",	R9A07G044_SSI0_PCLK2, R9A07G044_CLK_P0,
28062306a36Sopenharmony_ci					0x570, 0),
28162306a36Sopenharmony_ci		DEF_MOD("ssi0_sfr",	R9A07G044_SSI0_PCLK_SFR, R9A07G044_CLK_P0,
28262306a36Sopenharmony_ci					0x570, 1),
28362306a36Sopenharmony_ci		DEF_MOD("ssi1_pclk",	R9A07G044_SSI1_PCLK2, R9A07G044_CLK_P0,
28462306a36Sopenharmony_ci					0x570, 2),
28562306a36Sopenharmony_ci		DEF_MOD("ssi1_sfr",	R9A07G044_SSI1_PCLK_SFR, R9A07G044_CLK_P0,
28662306a36Sopenharmony_ci					0x570, 3),
28762306a36Sopenharmony_ci		DEF_MOD("ssi2_pclk",	R9A07G044_SSI2_PCLK2, R9A07G044_CLK_P0,
28862306a36Sopenharmony_ci					0x570, 4),
28962306a36Sopenharmony_ci		DEF_MOD("ssi2_sfr",	R9A07G044_SSI2_PCLK_SFR, R9A07G044_CLK_P0,
29062306a36Sopenharmony_ci					0x570, 5),
29162306a36Sopenharmony_ci		DEF_MOD("ssi3_pclk",	R9A07G044_SSI3_PCLK2, R9A07G044_CLK_P0,
29262306a36Sopenharmony_ci					0x570, 6),
29362306a36Sopenharmony_ci		DEF_MOD("ssi3_sfr",	R9A07G044_SSI3_PCLK_SFR, R9A07G044_CLK_P0,
29462306a36Sopenharmony_ci					0x570, 7),
29562306a36Sopenharmony_ci		DEF_MOD("usb0_host",	R9A07G044_USB_U2H0_HCLK, R9A07G044_CLK_P1,
29662306a36Sopenharmony_ci					0x578, 0),
29762306a36Sopenharmony_ci		DEF_MOD("usb1_host",	R9A07G044_USB_U2H1_HCLK, R9A07G044_CLK_P1,
29862306a36Sopenharmony_ci					0x578, 1),
29962306a36Sopenharmony_ci		DEF_MOD("usb0_func",	R9A07G044_USB_U2P_EXR_CPUCLK, R9A07G044_CLK_P1,
30062306a36Sopenharmony_ci					0x578, 2),
30162306a36Sopenharmony_ci		DEF_MOD("usb_pclk",	R9A07G044_USB_PCLK, R9A07G044_CLK_P1,
30262306a36Sopenharmony_ci					0x578, 3),
30362306a36Sopenharmony_ci		DEF_COUPLED("eth0_axi",	R9A07G044_ETH0_CLK_AXI, R9A07G044_CLK_M0,
30462306a36Sopenharmony_ci					0x57c, 0),
30562306a36Sopenharmony_ci		DEF_COUPLED("eth0_chi",	R9A07G044_ETH0_CLK_CHI, R9A07G044_CLK_ZT,
30662306a36Sopenharmony_ci					0x57c, 0),
30762306a36Sopenharmony_ci		DEF_COUPLED("eth1_axi",	R9A07G044_ETH1_CLK_AXI, R9A07G044_CLK_M0,
30862306a36Sopenharmony_ci					0x57c, 1),
30962306a36Sopenharmony_ci		DEF_COUPLED("eth1_chi",	R9A07G044_ETH1_CLK_CHI, R9A07G044_CLK_ZT,
31062306a36Sopenharmony_ci					0x57c, 1),
31162306a36Sopenharmony_ci		DEF_MOD("i2c0",		R9A07G044_I2C0_PCLK, R9A07G044_CLK_P0,
31262306a36Sopenharmony_ci					0x580, 0),
31362306a36Sopenharmony_ci		DEF_MOD("i2c1",		R9A07G044_I2C1_PCLK, R9A07G044_CLK_P0,
31462306a36Sopenharmony_ci					0x580, 1),
31562306a36Sopenharmony_ci		DEF_MOD("i2c2",		R9A07G044_I2C2_PCLK, R9A07G044_CLK_P0,
31662306a36Sopenharmony_ci					0x580, 2),
31762306a36Sopenharmony_ci		DEF_MOD("i2c3",		R9A07G044_I2C3_PCLK, R9A07G044_CLK_P0,
31862306a36Sopenharmony_ci					0x580, 3),
31962306a36Sopenharmony_ci		DEF_MOD("scif0",	R9A07G044_SCIF0_CLK_PCK, R9A07G044_CLK_P0,
32062306a36Sopenharmony_ci					0x584, 0),
32162306a36Sopenharmony_ci		DEF_MOD("scif1",	R9A07G044_SCIF1_CLK_PCK, R9A07G044_CLK_P0,
32262306a36Sopenharmony_ci					0x584, 1),
32362306a36Sopenharmony_ci		DEF_MOD("scif2",	R9A07G044_SCIF2_CLK_PCK, R9A07G044_CLK_P0,
32462306a36Sopenharmony_ci					0x584, 2),
32562306a36Sopenharmony_ci		DEF_MOD("scif3",	R9A07G044_SCIF3_CLK_PCK, R9A07G044_CLK_P0,
32662306a36Sopenharmony_ci					0x584, 3),
32762306a36Sopenharmony_ci		DEF_MOD("scif4",	R9A07G044_SCIF4_CLK_PCK, R9A07G044_CLK_P0,
32862306a36Sopenharmony_ci					0x584, 4),
32962306a36Sopenharmony_ci		DEF_MOD("sci0",		R9A07G044_SCI0_CLKP, R9A07G044_CLK_P0,
33062306a36Sopenharmony_ci					0x588, 0),
33162306a36Sopenharmony_ci		DEF_MOD("sci1",		R9A07G044_SCI1_CLKP, R9A07G044_CLK_P0,
33262306a36Sopenharmony_ci					0x588, 1),
33362306a36Sopenharmony_ci		DEF_MOD("rspi0",	R9A07G044_RSPI0_CLKB, R9A07G044_CLK_P0,
33462306a36Sopenharmony_ci					0x590, 0),
33562306a36Sopenharmony_ci		DEF_MOD("rspi1",	R9A07G044_RSPI1_CLKB, R9A07G044_CLK_P0,
33662306a36Sopenharmony_ci					0x590, 1),
33762306a36Sopenharmony_ci		DEF_MOD("rspi2",	R9A07G044_RSPI2_CLKB, R9A07G044_CLK_P0,
33862306a36Sopenharmony_ci					0x590, 2),
33962306a36Sopenharmony_ci		DEF_MOD("canfd",	R9A07G044_CANFD_PCLK, R9A07G044_CLK_P0,
34062306a36Sopenharmony_ci					0x594, 0),
34162306a36Sopenharmony_ci		DEF_MOD("gpio",		R9A07G044_GPIO_HCLK, R9A07G044_OSCCLK,
34262306a36Sopenharmony_ci					0x598, 0),
34362306a36Sopenharmony_ci		DEF_MOD("adc_adclk",	R9A07G044_ADC_ADCLK, R9A07G044_CLK_TSU,
34462306a36Sopenharmony_ci					0x5a8, 0),
34562306a36Sopenharmony_ci		DEF_MOD("adc_pclk",	R9A07G044_ADC_PCLK, R9A07G044_CLK_P0,
34662306a36Sopenharmony_ci					0x5a8, 1),
34762306a36Sopenharmony_ci		DEF_MOD("tsu_pclk",	R9A07G044_TSU_PCLK, R9A07G044_CLK_TSU,
34862306a36Sopenharmony_ci					0x5ac, 0),
34962306a36Sopenharmony_ci	},
35062306a36Sopenharmony_ci#ifdef CONFIG_CLK_R9A07G054
35162306a36Sopenharmony_ci	.drp = {
35262306a36Sopenharmony_ci	},
35362306a36Sopenharmony_ci#endif
35462306a36Sopenharmony_ci};
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic struct rzg2l_reset r9a07g044_resets[] = {
35762306a36Sopenharmony_ci	DEF_RST(R9A07G044_GIC600_GICRESET_N, 0x814, 0),
35862306a36Sopenharmony_ci	DEF_RST(R9A07G044_GIC600_DBG_GICRESET_N, 0x814, 1),
35962306a36Sopenharmony_ci	DEF_RST(R9A07G044_IA55_RESETN, 0x818, 0),
36062306a36Sopenharmony_ci	DEF_RST(R9A07G044_DMAC_ARESETN, 0x82c, 0),
36162306a36Sopenharmony_ci	DEF_RST(R9A07G044_DMAC_RST_ASYNC, 0x82c, 1),
36262306a36Sopenharmony_ci	DEF_RST(R9A07G044_OSTM0_PRESETZ, 0x834, 0),
36362306a36Sopenharmony_ci	DEF_RST(R9A07G044_OSTM1_PRESETZ, 0x834, 1),
36462306a36Sopenharmony_ci	DEF_RST(R9A07G044_OSTM2_PRESETZ, 0x834, 2),
36562306a36Sopenharmony_ci	DEF_RST(R9A07G044_MTU_X_PRESET_MTU3, 0x838, 0),
36662306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPT_RST_C, 0x840, 0),
36762306a36Sopenharmony_ci	DEF_RST(R9A07G044_POEG_A_RST, 0x844, 0),
36862306a36Sopenharmony_ci	DEF_RST(R9A07G044_POEG_B_RST, 0x844, 1),
36962306a36Sopenharmony_ci	DEF_RST(R9A07G044_POEG_C_RST, 0x844, 2),
37062306a36Sopenharmony_ci	DEF_RST(R9A07G044_POEG_D_RST, 0x844, 3),
37162306a36Sopenharmony_ci	DEF_RST(R9A07G044_WDT0_PRESETN, 0x848, 0),
37262306a36Sopenharmony_ci	DEF_RST(R9A07G044_WDT1_PRESETN, 0x848, 1),
37362306a36Sopenharmony_ci	DEF_RST(R9A07G044_SPI_RST, 0x850, 0),
37462306a36Sopenharmony_ci	DEF_RST(R9A07G044_SDHI0_IXRST, 0x854, 0),
37562306a36Sopenharmony_ci	DEF_RST(R9A07G044_SDHI1_IXRST, 0x854, 1),
37662306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPU_RESETN, 0x858, 0),
37762306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPU_AXI_RESETN, 0x858, 1),
37862306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPU_ACE_RESETN, 0x858, 2),
37962306a36Sopenharmony_ci	DEF_RST(R9A07G044_CRU_CMN_RSTB, 0x864, 0),
38062306a36Sopenharmony_ci	DEF_RST(R9A07G044_CRU_PRESETN, 0x864, 1),
38162306a36Sopenharmony_ci	DEF_RST(R9A07G044_CRU_ARESETN, 0x864, 2),
38262306a36Sopenharmony_ci	DEF_RST(R9A07G044_MIPI_DSI_CMN_RSTB, 0x868, 0),
38362306a36Sopenharmony_ci	DEF_RST(R9A07G044_MIPI_DSI_ARESET_N, 0x868, 1),
38462306a36Sopenharmony_ci	DEF_RST(R9A07G044_MIPI_DSI_PRESET_N, 0x868, 2),
38562306a36Sopenharmony_ci	DEF_RST(R9A07G044_LCDC_RESET_N, 0x86c, 0),
38662306a36Sopenharmony_ci	DEF_RST(R9A07G044_SSI0_RST_M2_REG, 0x870, 0),
38762306a36Sopenharmony_ci	DEF_RST(R9A07G044_SSI1_RST_M2_REG, 0x870, 1),
38862306a36Sopenharmony_ci	DEF_RST(R9A07G044_SSI2_RST_M2_REG, 0x870, 2),
38962306a36Sopenharmony_ci	DEF_RST(R9A07G044_SSI3_RST_M2_REG, 0x870, 3),
39062306a36Sopenharmony_ci	DEF_RST(R9A07G044_USB_U2H0_HRESETN, 0x878, 0),
39162306a36Sopenharmony_ci	DEF_RST(R9A07G044_USB_U2H1_HRESETN, 0x878, 1),
39262306a36Sopenharmony_ci	DEF_RST(R9A07G044_USB_U2P_EXL_SYSRST, 0x878, 2),
39362306a36Sopenharmony_ci	DEF_RST(R9A07G044_USB_PRESETN, 0x878, 3),
39462306a36Sopenharmony_ci	DEF_RST(R9A07G044_ETH0_RST_HW_N, 0x87c, 0),
39562306a36Sopenharmony_ci	DEF_RST(R9A07G044_ETH1_RST_HW_N, 0x87c, 1),
39662306a36Sopenharmony_ci	DEF_RST(R9A07G044_I2C0_MRST, 0x880, 0),
39762306a36Sopenharmony_ci	DEF_RST(R9A07G044_I2C1_MRST, 0x880, 1),
39862306a36Sopenharmony_ci	DEF_RST(R9A07G044_I2C2_MRST, 0x880, 2),
39962306a36Sopenharmony_ci	DEF_RST(R9A07G044_I2C3_MRST, 0x880, 3),
40062306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCIF0_RST_SYSTEM_N, 0x884, 0),
40162306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCIF1_RST_SYSTEM_N, 0x884, 1),
40262306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCIF2_RST_SYSTEM_N, 0x884, 2),
40362306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCIF3_RST_SYSTEM_N, 0x884, 3),
40462306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCIF4_RST_SYSTEM_N, 0x884, 4),
40562306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCI0_RST, 0x888, 0),
40662306a36Sopenharmony_ci	DEF_RST(R9A07G044_SCI1_RST, 0x888, 1),
40762306a36Sopenharmony_ci	DEF_RST(R9A07G044_RSPI0_RST, 0x890, 0),
40862306a36Sopenharmony_ci	DEF_RST(R9A07G044_RSPI1_RST, 0x890, 1),
40962306a36Sopenharmony_ci	DEF_RST(R9A07G044_RSPI2_RST, 0x890, 2),
41062306a36Sopenharmony_ci	DEF_RST(R9A07G044_CANFD_RSTP_N, 0x894, 0),
41162306a36Sopenharmony_ci	DEF_RST(R9A07G044_CANFD_RSTC_N, 0x894, 1),
41262306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPIO_RSTN, 0x898, 0),
41362306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPIO_PORT_RESETN, 0x898, 1),
41462306a36Sopenharmony_ci	DEF_RST(R9A07G044_GPIO_SPARE_RESETN, 0x898, 2),
41562306a36Sopenharmony_ci	DEF_RST(R9A07G044_ADC_PRESETN, 0x8a8, 0),
41662306a36Sopenharmony_ci	DEF_RST(R9A07G044_ADC_ADRST_N, 0x8a8, 1),
41762306a36Sopenharmony_ci	DEF_RST(R9A07G044_TSU_PRESETN, 0x8ac, 0),
41862306a36Sopenharmony_ci};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic const unsigned int r9a07g044_crit_mod_clks[] __initconst = {
42162306a36Sopenharmony_ci	MOD_CLK_BASE + R9A07G044_GIC600_GICCLK,
42262306a36Sopenharmony_ci	MOD_CLK_BASE + R9A07G044_IA55_CLK,
42362306a36Sopenharmony_ci	MOD_CLK_BASE + R9A07G044_DMAC_ACLK,
42462306a36Sopenharmony_ci};
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_cistatic const unsigned int r9a07g044_no_pm_mod_clks[] = {
42762306a36Sopenharmony_ci	MOD_CLK_BASE + R9A07G044_CRU_SYSCLK,
42862306a36Sopenharmony_ci	MOD_CLK_BASE + R9A07G044_CRU_VCLK,
42962306a36Sopenharmony_ci};
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci#ifdef CONFIG_CLK_R9A07G044
43262306a36Sopenharmony_ciconst struct rzg2l_cpg_info r9a07g044_cpg_info = {
43362306a36Sopenharmony_ci	/* Core Clocks */
43462306a36Sopenharmony_ci	.core_clks = core_clks.common,
43562306a36Sopenharmony_ci	.num_core_clks = ARRAY_SIZE(core_clks.common),
43662306a36Sopenharmony_ci	.last_dt_core_clk = LAST_DT_CORE_CLK,
43762306a36Sopenharmony_ci	.num_total_core_clks = MOD_CLK_BASE,
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	/* Critical Module Clocks */
44062306a36Sopenharmony_ci	.crit_mod_clks = r9a07g044_crit_mod_clks,
44162306a36Sopenharmony_ci	.num_crit_mod_clks = ARRAY_SIZE(r9a07g044_crit_mod_clks),
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	/* Module Clocks */
44462306a36Sopenharmony_ci	.mod_clks = mod_clks.common,
44562306a36Sopenharmony_ci	.num_mod_clks = ARRAY_SIZE(mod_clks.common),
44662306a36Sopenharmony_ci	.num_hw_mod_clks = R9A07G044_TSU_PCLK + 1,
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	/* No PM Module Clocks */
44962306a36Sopenharmony_ci	.no_pm_mod_clks = r9a07g044_no_pm_mod_clks,
45062306a36Sopenharmony_ci	.num_no_pm_mod_clks = ARRAY_SIZE(r9a07g044_no_pm_mod_clks),
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	/* Resets */
45362306a36Sopenharmony_ci	.resets = r9a07g044_resets,
45462306a36Sopenharmony_ci	.num_resets = R9A07G044_TSU_PRESETN + 1, /* Last reset ID + 1 */
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	.has_clk_mon_regs = true,
45762306a36Sopenharmony_ci};
45862306a36Sopenharmony_ci#endif
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci#ifdef CONFIG_CLK_R9A07G054
46162306a36Sopenharmony_ciconst struct rzg2l_cpg_info r9a07g054_cpg_info = {
46262306a36Sopenharmony_ci	/* Core Clocks */
46362306a36Sopenharmony_ci	.core_clks = core_clks.common,
46462306a36Sopenharmony_ci	.num_core_clks = ARRAY_SIZE(core_clks.common) + ARRAY_SIZE(core_clks.drp),
46562306a36Sopenharmony_ci	.last_dt_core_clk = LAST_DT_CORE_CLK,
46662306a36Sopenharmony_ci	.num_total_core_clks = MOD_CLK_BASE,
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci	/* Critical Module Clocks */
46962306a36Sopenharmony_ci	.crit_mod_clks = r9a07g044_crit_mod_clks,
47062306a36Sopenharmony_ci	.num_crit_mod_clks = ARRAY_SIZE(r9a07g044_crit_mod_clks),
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	/* Module Clocks */
47362306a36Sopenharmony_ci	.mod_clks = mod_clks.common,
47462306a36Sopenharmony_ci	.num_mod_clks = ARRAY_SIZE(mod_clks.common) + ARRAY_SIZE(mod_clks.drp),
47562306a36Sopenharmony_ci	.num_hw_mod_clks = R9A07G054_STPAI_ACLK_DRP + 1,
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	/* No PM Module Clocks */
47862306a36Sopenharmony_ci	.no_pm_mod_clks = r9a07g044_no_pm_mod_clks,
47962306a36Sopenharmony_ci	.num_no_pm_mod_clks = ARRAY_SIZE(r9a07g044_no_pm_mod_clks),
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	/* Resets */
48262306a36Sopenharmony_ci	.resets = r9a07g044_resets,
48362306a36Sopenharmony_ci	.num_resets = R9A07G054_STPAI_ARESETN + 1, /* Last reset ID + 1 */
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	.has_clk_mon_regs = true,
48662306a36Sopenharmony_ci};
48762306a36Sopenharmony_ci#endif
488