162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm8450-videocc.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1662306a36Sopenharmony_ci#include "clk-branch.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2062306a36Sopenharmony_ci#include "common.h"
2162306a36Sopenharmony_ci#include "gdsc.h"
2262306a36Sopenharmony_ci#include "reset.h"
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cienum {
2562306a36Sopenharmony_ci	DT_BI_TCXO,
2662306a36Sopenharmony_ci};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cienum {
2962306a36Sopenharmony_ci	P_BI_TCXO,
3062306a36Sopenharmony_ci	P_VIDEO_CC_PLL0_OUT_MAIN,
3162306a36Sopenharmony_ci	P_VIDEO_CC_PLL1_OUT_MAIN,
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic const struct pll_vco lucid_ole_vco[] = {
3562306a36Sopenharmony_ci	{ 249600000, 2300000000, 0 },
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic const struct alpha_pll_config video_cc_pll0_config = {
3962306a36Sopenharmony_ci	/* .l includes RINGOSC_CAL_L_VAL, CAL_L_VAL, L_VAL fields */
4062306a36Sopenharmony_ci	.l = 0x44440025,
4162306a36Sopenharmony_ci	.alpha = 0x8000,
4262306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
4462306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x82aa299c,
4562306a36Sopenharmony_ci	.test_ctl_val = 0x00000000,
4662306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000003,
4762306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x00009000,
4862306a36Sopenharmony_ci	.test_ctl_hi2_val = 0x00000034,
4962306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
5062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000005,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct clk_alpha_pll video_cc_pll0 = {
5462306a36Sopenharmony_ci	.offset = 0x0,
5562306a36Sopenharmony_ci	.vco_table = lucid_ole_vco,
5662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_ole_vco),
5762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
5862306a36Sopenharmony_ci	.clkr = {
5962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data) {
6062306a36Sopenharmony_ci			.name = "video_cc_pll0",
6162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
6262306a36Sopenharmony_ci				.index = DT_BI_TCXO,
6362306a36Sopenharmony_ci			},
6462306a36Sopenharmony_ci			.num_parents = 1,
6562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_evo_ops,
6662306a36Sopenharmony_ci		},
6762306a36Sopenharmony_ci	},
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const struct alpha_pll_config video_cc_pll1_config = {
7162306a36Sopenharmony_ci	/* .l includes RINGOSC_CAL_L_VAL, CAL_L_VAL, L_VAL fields */
7262306a36Sopenharmony_ci	.l = 0x44440036,
7362306a36Sopenharmony_ci	.alpha = 0xb000,
7462306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
7562306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
7662306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x82aa299c,
7762306a36Sopenharmony_ci	.test_ctl_val = 0x00000000,
7862306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000003,
7962306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x00009000,
8062306a36Sopenharmony_ci	.test_ctl_hi2_val = 0x00000034,
8162306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
8262306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000005,
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic struct clk_alpha_pll video_cc_pll1 = {
8662306a36Sopenharmony_ci	.offset = 0x1000,
8762306a36Sopenharmony_ci	.vco_table = lucid_ole_vco,
8862306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_ole_vco),
8962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
9062306a36Sopenharmony_ci	.clkr = {
9162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data) {
9262306a36Sopenharmony_ci			.name = "video_cc_pll1",
9362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
9462306a36Sopenharmony_ci				.index = DT_BI_TCXO,
9562306a36Sopenharmony_ci			},
9662306a36Sopenharmony_ci			.num_parents = 1,
9762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_evo_ops,
9862306a36Sopenharmony_ci		},
9962306a36Sopenharmony_ci	},
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct parent_map video_cc_parent_map_0[] = {
10362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10462306a36Sopenharmony_ci	{ P_VIDEO_CC_PLL0_OUT_MAIN, 1 },
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic const struct clk_parent_data video_cc_parent_data_0[] = {
10862306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
10962306a36Sopenharmony_ci	{ .hw = &video_cc_pll0.clkr.hw },
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic const struct parent_map video_cc_parent_map_1[] = {
11362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11462306a36Sopenharmony_ci	{ P_VIDEO_CC_PLL1_OUT_MAIN, 1 },
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct clk_parent_data video_cc_parent_data_1[] = {
11862306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
11962306a36Sopenharmony_ci	{ .hw = &video_cc_pll1.clkr.hw },
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_video_cc_mvs0_clk_src[] = {
12362306a36Sopenharmony_ci	F(720000000, P_VIDEO_CC_PLL0_OUT_MAIN, 1, 0, 0),
12462306a36Sopenharmony_ci	F(1014000000, P_VIDEO_CC_PLL0_OUT_MAIN, 1, 0, 0),
12562306a36Sopenharmony_ci	F(1098000000, P_VIDEO_CC_PLL0_OUT_MAIN, 1, 0, 0),
12662306a36Sopenharmony_ci	F(1332000000, P_VIDEO_CC_PLL0_OUT_MAIN, 1, 0, 0),
12762306a36Sopenharmony_ci	F(1600000000, P_VIDEO_CC_PLL0_OUT_MAIN, 1, 0, 0),
12862306a36Sopenharmony_ci	{ }
12962306a36Sopenharmony_ci};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic struct clk_rcg2 video_cc_mvs0_clk_src = {
13262306a36Sopenharmony_ci	.cmd_rcgr = 0x8000,
13362306a36Sopenharmony_ci	.mnd_width = 0,
13462306a36Sopenharmony_ci	.hid_width = 5,
13562306a36Sopenharmony_ci	.parent_map = video_cc_parent_map_0,
13662306a36Sopenharmony_ci	.freq_tbl = ftbl_video_cc_mvs0_clk_src,
13762306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
13862306a36Sopenharmony_ci		.name = "video_cc_mvs0_clk_src",
13962306a36Sopenharmony_ci		.parent_data = video_cc_parent_data_0,
14062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(video_cc_parent_data_0),
14162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
14262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
14362306a36Sopenharmony_ci	},
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_video_cc_mvs1_clk_src[] = {
14762306a36Sopenharmony_ci	F(1050000000, P_VIDEO_CC_PLL1_OUT_MAIN, 1, 0, 0),
14862306a36Sopenharmony_ci	F(1350000000, P_VIDEO_CC_PLL1_OUT_MAIN, 1, 0, 0),
14962306a36Sopenharmony_ci	F(1500000000, P_VIDEO_CC_PLL1_OUT_MAIN, 1, 0, 0),
15062306a36Sopenharmony_ci	F(1650000000, P_VIDEO_CC_PLL1_OUT_MAIN, 1, 0, 0),
15162306a36Sopenharmony_ci	{ }
15262306a36Sopenharmony_ci};
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic struct clk_rcg2 video_cc_mvs1_clk_src = {
15562306a36Sopenharmony_ci	.cmd_rcgr = 0x8018,
15662306a36Sopenharmony_ci	.mnd_width = 0,
15762306a36Sopenharmony_ci	.hid_width = 5,
15862306a36Sopenharmony_ci	.parent_map = video_cc_parent_map_1,
15962306a36Sopenharmony_ci	.freq_tbl = ftbl_video_cc_mvs1_clk_src,
16062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
16162306a36Sopenharmony_ci		.name = "video_cc_mvs1_clk_src",
16262306a36Sopenharmony_ci		.parent_data = video_cc_parent_data_1,
16362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(video_cc_parent_data_1),
16462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
16562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
16662306a36Sopenharmony_ci	},
16762306a36Sopenharmony_ci};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic struct clk_regmap_div video_cc_mvs0_div_clk_src = {
17062306a36Sopenharmony_ci	.reg = 0x80c4,
17162306a36Sopenharmony_ci	.shift = 0,
17262306a36Sopenharmony_ci	.width = 4,
17362306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
17462306a36Sopenharmony_ci		.name = "video_cc_mvs0_div_clk_src",
17562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
17662306a36Sopenharmony_ci			&video_cc_mvs0_clk_src.clkr.hw,
17762306a36Sopenharmony_ci		},
17862306a36Sopenharmony_ci		.num_parents = 1,
17962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
18062306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
18162306a36Sopenharmony_ci	},
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic struct clk_regmap_div video_cc_mvs0c_div2_div_clk_src = {
18562306a36Sopenharmony_ci	.reg = 0x8070,
18662306a36Sopenharmony_ci	.shift = 0,
18762306a36Sopenharmony_ci	.width = 4,
18862306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
18962306a36Sopenharmony_ci		.name = "video_cc_mvs0c_div2_div_clk_src",
19062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
19162306a36Sopenharmony_ci			&video_cc_mvs0_clk_src.clkr.hw,
19262306a36Sopenharmony_ci		},
19362306a36Sopenharmony_ci		.num_parents = 1,
19462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
19562306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
19662306a36Sopenharmony_ci	},
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic struct clk_regmap_div video_cc_mvs1_div_clk_src = {
20062306a36Sopenharmony_ci	.reg = 0x80ec,
20162306a36Sopenharmony_ci	.shift = 0,
20262306a36Sopenharmony_ci	.width = 4,
20362306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
20462306a36Sopenharmony_ci		.name = "video_cc_mvs1_div_clk_src",
20562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
20662306a36Sopenharmony_ci			&video_cc_mvs1_clk_src.clkr.hw,
20762306a36Sopenharmony_ci		},
20862306a36Sopenharmony_ci		.num_parents = 1,
20962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
21062306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
21162306a36Sopenharmony_ci	},
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic struct clk_regmap_div video_cc_mvs1c_div2_div_clk_src = {
21562306a36Sopenharmony_ci	.reg = 0x809c,
21662306a36Sopenharmony_ci	.shift = 0,
21762306a36Sopenharmony_ci	.width = 4,
21862306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
21962306a36Sopenharmony_ci		.name = "video_cc_mvs1c_div2_div_clk_src",
22062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
22162306a36Sopenharmony_ci			&video_cc_mvs1_clk_src.clkr.hw,
22262306a36Sopenharmony_ci		},
22362306a36Sopenharmony_ci		.num_parents = 1,
22462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
22562306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
22662306a36Sopenharmony_ci	},
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic struct clk_branch video_cc_mvs0_clk = {
23062306a36Sopenharmony_ci	.halt_reg = 0x80b8,
23162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
23262306a36Sopenharmony_ci	.hwcg_reg = 0x80b8,
23362306a36Sopenharmony_ci	.hwcg_bit = 1,
23462306a36Sopenharmony_ci	.clkr = {
23562306a36Sopenharmony_ci		.enable_reg = 0x80b8,
23662306a36Sopenharmony_ci		.enable_mask = BIT(0),
23762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data) {
23862306a36Sopenharmony_ci			.name = "video_cc_mvs0_clk",
23962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
24062306a36Sopenharmony_ci				&video_cc_mvs0_div_clk_src.clkr.hw,
24162306a36Sopenharmony_ci			},
24262306a36Sopenharmony_ci			.num_parents = 1,
24362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
24562306a36Sopenharmony_ci		},
24662306a36Sopenharmony_ci	},
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic struct clk_branch video_cc_mvs0c_clk = {
25062306a36Sopenharmony_ci	.halt_reg = 0x8064,
25162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
25262306a36Sopenharmony_ci	.clkr = {
25362306a36Sopenharmony_ci		.enable_reg = 0x8064,
25462306a36Sopenharmony_ci		.enable_mask = BIT(0),
25562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data) {
25662306a36Sopenharmony_ci			.name = "video_cc_mvs0c_clk",
25762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
25862306a36Sopenharmony_ci				&video_cc_mvs0c_div2_div_clk_src.clkr.hw,
25962306a36Sopenharmony_ci			},
26062306a36Sopenharmony_ci			.num_parents = 1,
26162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
26262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
26362306a36Sopenharmony_ci		},
26462306a36Sopenharmony_ci	},
26562306a36Sopenharmony_ci};
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic struct clk_branch video_cc_mvs1_clk = {
26862306a36Sopenharmony_ci	.halt_reg = 0x80e0,
26962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
27062306a36Sopenharmony_ci	.hwcg_reg = 0x80e0,
27162306a36Sopenharmony_ci	.hwcg_bit = 1,
27262306a36Sopenharmony_ci	.clkr = {
27362306a36Sopenharmony_ci		.enable_reg = 0x80e0,
27462306a36Sopenharmony_ci		.enable_mask = BIT(0),
27562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data) {
27662306a36Sopenharmony_ci			.name = "video_cc_mvs1_clk",
27762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
27862306a36Sopenharmony_ci				&video_cc_mvs1_div_clk_src.clkr.hw,
27962306a36Sopenharmony_ci			},
28062306a36Sopenharmony_ci			.num_parents = 1,
28162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
28362306a36Sopenharmony_ci		},
28462306a36Sopenharmony_ci	},
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic struct clk_branch video_cc_mvs1c_clk = {
28862306a36Sopenharmony_ci	.halt_reg = 0x8090,
28962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
29062306a36Sopenharmony_ci	.clkr = {
29162306a36Sopenharmony_ci		.enable_reg = 0x8090,
29262306a36Sopenharmony_ci		.enable_mask = BIT(0),
29362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data) {
29462306a36Sopenharmony_ci			.name = "video_cc_mvs1c_clk",
29562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
29662306a36Sopenharmony_ci				&video_cc_mvs1c_div2_div_clk_src.clkr.hw,
29762306a36Sopenharmony_ci			},
29862306a36Sopenharmony_ci			.num_parents = 1,
29962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
30162306a36Sopenharmony_ci		},
30262306a36Sopenharmony_ci	},
30362306a36Sopenharmony_ci};
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_cistatic struct gdsc video_cc_mvs0c_gdsc = {
30662306a36Sopenharmony_ci	.gdscr = 0x804c,
30762306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
30862306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
30962306a36Sopenharmony_ci	.clk_dis_wait_val = 0x6,
31062306a36Sopenharmony_ci	.pd = {
31162306a36Sopenharmony_ci		.name = "video_cc_mvs0c_gdsc",
31262306a36Sopenharmony_ci	},
31362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
31462306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic struct gdsc video_cc_mvs0_gdsc = {
31862306a36Sopenharmony_ci	.gdscr = 0x80a4,
31962306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
32062306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
32162306a36Sopenharmony_ci	.clk_dis_wait_val = 0x6,
32262306a36Sopenharmony_ci	.pd = {
32362306a36Sopenharmony_ci		.name = "video_cc_mvs0_gdsc",
32462306a36Sopenharmony_ci	},
32562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
32662306a36Sopenharmony_ci	.parent = &video_cc_mvs0c_gdsc.pd,
32762306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | HW_CTRL,
32862306a36Sopenharmony_ci};
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic struct gdsc video_cc_mvs1c_gdsc = {
33162306a36Sopenharmony_ci	.gdscr = 0x8078,
33262306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
33362306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
33462306a36Sopenharmony_ci	.clk_dis_wait_val = 0x6,
33562306a36Sopenharmony_ci	.pd = {
33662306a36Sopenharmony_ci		.name = "video_cc_mvs1c_gdsc",
33762306a36Sopenharmony_ci	},
33862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
33962306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
34062306a36Sopenharmony_ci};
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_cistatic struct gdsc video_cc_mvs1_gdsc = {
34362306a36Sopenharmony_ci	.gdscr = 0x80cc,
34462306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
34562306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
34662306a36Sopenharmony_ci	.clk_dis_wait_val = 0x6,
34762306a36Sopenharmony_ci	.pd = {
34862306a36Sopenharmony_ci		.name = "video_cc_mvs1_gdsc",
34962306a36Sopenharmony_ci	},
35062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
35162306a36Sopenharmony_ci	.parent = &video_cc_mvs1c_gdsc.pd,
35262306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | HW_CTRL,
35362306a36Sopenharmony_ci};
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic struct clk_regmap *video_cc_sm8550_clocks[] = {
35662306a36Sopenharmony_ci	[VIDEO_CC_MVS0_CLK] = &video_cc_mvs0_clk.clkr,
35762306a36Sopenharmony_ci	[VIDEO_CC_MVS0_CLK_SRC] = &video_cc_mvs0_clk_src.clkr,
35862306a36Sopenharmony_ci	[VIDEO_CC_MVS0_DIV_CLK_SRC] = &video_cc_mvs0_div_clk_src.clkr,
35962306a36Sopenharmony_ci	[VIDEO_CC_MVS0C_CLK] = &video_cc_mvs0c_clk.clkr,
36062306a36Sopenharmony_ci	[VIDEO_CC_MVS0C_DIV2_DIV_CLK_SRC] = &video_cc_mvs0c_div2_div_clk_src.clkr,
36162306a36Sopenharmony_ci	[VIDEO_CC_MVS1_CLK] = &video_cc_mvs1_clk.clkr,
36262306a36Sopenharmony_ci	[VIDEO_CC_MVS1_CLK_SRC] = &video_cc_mvs1_clk_src.clkr,
36362306a36Sopenharmony_ci	[VIDEO_CC_MVS1_DIV_CLK_SRC] = &video_cc_mvs1_div_clk_src.clkr,
36462306a36Sopenharmony_ci	[VIDEO_CC_MVS1C_CLK] = &video_cc_mvs1c_clk.clkr,
36562306a36Sopenharmony_ci	[VIDEO_CC_MVS1C_DIV2_DIV_CLK_SRC] = &video_cc_mvs1c_div2_div_clk_src.clkr,
36662306a36Sopenharmony_ci	[VIDEO_CC_PLL0] = &video_cc_pll0.clkr,
36762306a36Sopenharmony_ci	[VIDEO_CC_PLL1] = &video_cc_pll1.clkr,
36862306a36Sopenharmony_ci};
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic struct gdsc *video_cc_sm8550_gdscs[] = {
37162306a36Sopenharmony_ci	[VIDEO_CC_MVS0C_GDSC] = &video_cc_mvs0c_gdsc,
37262306a36Sopenharmony_ci	[VIDEO_CC_MVS0_GDSC] = &video_cc_mvs0_gdsc,
37362306a36Sopenharmony_ci	[VIDEO_CC_MVS1C_GDSC] = &video_cc_mvs1c_gdsc,
37462306a36Sopenharmony_ci	[VIDEO_CC_MVS1_GDSC] = &video_cc_mvs1_gdsc,
37562306a36Sopenharmony_ci};
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic const struct qcom_reset_map video_cc_sm8550_resets[] = {
37862306a36Sopenharmony_ci	[CVP_VIDEO_CC_INTERFACE_BCR] = { 0x80f0 },
37962306a36Sopenharmony_ci	[CVP_VIDEO_CC_MVS0_BCR] = { 0x80a0 },
38062306a36Sopenharmony_ci	[CVP_VIDEO_CC_MVS0C_BCR] = { 0x8048 },
38162306a36Sopenharmony_ci	[CVP_VIDEO_CC_MVS1_BCR] = { 0x80c8 },
38262306a36Sopenharmony_ci	[CVP_VIDEO_CC_MVS1C_BCR] = { 0x8074 },
38362306a36Sopenharmony_ci	[VIDEO_CC_MVS0C_CLK_ARES] = { 0x8064, 2 },
38462306a36Sopenharmony_ci	[VIDEO_CC_MVS1C_CLK_ARES] = { 0x8090, 2 },
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic const struct regmap_config video_cc_sm8550_regmap_config = {
38862306a36Sopenharmony_ci	.reg_bits = 32,
38962306a36Sopenharmony_ci	.reg_stride = 4,
39062306a36Sopenharmony_ci	.val_bits = 32,
39162306a36Sopenharmony_ci	.max_register = 0x9f4c,
39262306a36Sopenharmony_ci	.fast_io = true,
39362306a36Sopenharmony_ci};
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_cistatic struct qcom_cc_desc video_cc_sm8550_desc = {
39662306a36Sopenharmony_ci	.config = &video_cc_sm8550_regmap_config,
39762306a36Sopenharmony_ci	.clks = video_cc_sm8550_clocks,
39862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(video_cc_sm8550_clocks),
39962306a36Sopenharmony_ci	.resets = video_cc_sm8550_resets,
40062306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(video_cc_sm8550_resets),
40162306a36Sopenharmony_ci	.gdscs = video_cc_sm8550_gdscs,
40262306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(video_cc_sm8550_gdscs),
40362306a36Sopenharmony_ci};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_cistatic const struct of_device_id video_cc_sm8550_match_table[] = {
40662306a36Sopenharmony_ci	{ .compatible = "qcom,sm8550-videocc" },
40762306a36Sopenharmony_ci	{ }
40862306a36Sopenharmony_ci};
40962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, video_cc_sm8550_match_table);
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic int video_cc_sm8550_probe(struct platform_device *pdev)
41262306a36Sopenharmony_ci{
41362306a36Sopenharmony_ci	struct regmap *regmap;
41462306a36Sopenharmony_ci	int ret;
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	ret = devm_pm_runtime_enable(&pdev->dev);
41762306a36Sopenharmony_ci	if (ret)
41862306a36Sopenharmony_ci		return ret;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(&pdev->dev);
42162306a36Sopenharmony_ci	if (ret)
42262306a36Sopenharmony_ci		return ret;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &video_cc_sm8550_desc);
42562306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
42662306a36Sopenharmony_ci		pm_runtime_put(&pdev->dev);
42762306a36Sopenharmony_ci		return PTR_ERR(regmap);
42862306a36Sopenharmony_ci	}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&video_cc_pll0, regmap, &video_cc_pll0_config);
43162306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&video_cc_pll1, regmap, &video_cc_pll1_config);
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	/*
43462306a36Sopenharmony_ci	 * Keep clocks always enabled:
43562306a36Sopenharmony_ci	 *	video_cc_ahb_clk
43662306a36Sopenharmony_ci	 *	video_cc_sleep_clk
43762306a36Sopenharmony_ci	 *	video_cc_xo_clk
43862306a36Sopenharmony_ci	 */
43962306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x80f4, BIT(0), BIT(0));
44062306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x8140, BIT(0), BIT(0));
44162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x8124, BIT(0), BIT(0));
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	ret = qcom_cc_really_probe(pdev, &video_cc_sm8550_desc, regmap);
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	pm_runtime_put(&pdev->dev);
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	return ret;
44862306a36Sopenharmony_ci}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic struct platform_driver video_cc_sm8550_driver = {
45162306a36Sopenharmony_ci	.probe = video_cc_sm8550_probe,
45262306a36Sopenharmony_ci	.driver = {
45362306a36Sopenharmony_ci		.name = "video_cc-sm8550",
45462306a36Sopenharmony_ci		.of_match_table = video_cc_sm8550_match_table,
45562306a36Sopenharmony_ci	},
45662306a36Sopenharmony_ci};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic int __init video_cc_sm8550_init(void)
45962306a36Sopenharmony_ci{
46062306a36Sopenharmony_ci	return platform_driver_register(&video_cc_sm8550_driver);
46162306a36Sopenharmony_ci}
46262306a36Sopenharmony_cisubsys_initcall(video_cc_sm8550_init);
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_cistatic void __exit video_cc_sm8550_exit(void)
46562306a36Sopenharmony_ci{
46662306a36Sopenharmony_ci	platform_driver_unregister(&video_cc_sm8550_driver);
46762306a36Sopenharmony_ci}
46862306a36Sopenharmony_cimodule_exit(video_cc_sm8550_exit);
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI VIDEOCC SM8550 Driver");
47162306a36Sopenharmony_ciMODULE_LICENSE("GPL");
472