162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019, Linaro Ltd. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/bitops.h> 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/of_address.h> 1262306a36Sopenharmony_ci#include <linux/pm_clock.h> 1362306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,turingcc-qcs404.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "clk-regmap.h" 1962306a36Sopenharmony_ci#include "clk-branch.h" 2062306a36Sopenharmony_ci#include "common.h" 2162306a36Sopenharmony_ci#include "reset.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic struct clk_branch turing_wrapper_aon_cbcr = { 2462306a36Sopenharmony_ci .halt_reg = 0x5098, 2562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 2662306a36Sopenharmony_ci .clkr = { 2762306a36Sopenharmony_ci .enable_reg = 0x5098, 2862306a36Sopenharmony_ci .enable_mask = BIT(0), 2962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 3062306a36Sopenharmony_ci .name = "turing_wrapper_aon_clk", 3162306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 3262306a36Sopenharmony_ci }, 3362306a36Sopenharmony_ci }, 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct clk_branch turing_q6ss_ahbm_aon_cbcr = { 3762306a36Sopenharmony_ci .halt_reg = 0x9000, 3862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 3962306a36Sopenharmony_ci .clkr = { 4062306a36Sopenharmony_ci .enable_reg = 0x9000, 4162306a36Sopenharmony_ci .enable_mask = BIT(0), 4262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 4362306a36Sopenharmony_ci .name = "turing_q6ss_ahbm_aon_cbcr", 4462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 4562306a36Sopenharmony_ci }, 4662306a36Sopenharmony_ci }, 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic struct clk_branch turing_q6ss_q6_axim_clk = { 5062306a36Sopenharmony_ci .halt_reg = 0xb000, 5162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 5262306a36Sopenharmony_ci .clkr = { 5362306a36Sopenharmony_ci .enable_reg = 0xb000, 5462306a36Sopenharmony_ci .enable_mask = BIT(0), 5562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 5662306a36Sopenharmony_ci .name = "turing_q6ss_q6_axim_clk", 5762306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 5862306a36Sopenharmony_ci }, 5962306a36Sopenharmony_ci }, 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic struct clk_branch turing_q6ss_ahbs_aon_cbcr = { 6362306a36Sopenharmony_ci .halt_reg = 0x10000, 6462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 6562306a36Sopenharmony_ci .clkr = { 6662306a36Sopenharmony_ci .enable_reg = 0x10000, 6762306a36Sopenharmony_ci .enable_mask = BIT(0), 6862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 6962306a36Sopenharmony_ci .name = "turing_q6ss_ahbs_aon_clk", 7062306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 7162306a36Sopenharmony_ci }, 7262306a36Sopenharmony_ci }, 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic struct clk_branch turing_wrapper_qos_ahbs_aon_cbcr = { 7662306a36Sopenharmony_ci .halt_reg = 0x11014, 7762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 7862306a36Sopenharmony_ci .clkr = { 7962306a36Sopenharmony_ci .enable_reg = 0x11014, 8062306a36Sopenharmony_ci .enable_mask = BIT(0), 8162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 8262306a36Sopenharmony_ci .name = "turing_wrapper_qos_ahbs_aon_clk", 8362306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 8462306a36Sopenharmony_ci }, 8562306a36Sopenharmony_ci }, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct clk_regmap *turingcc_clocks[] = { 8962306a36Sopenharmony_ci [TURING_WRAPPER_AON_CLK] = &turing_wrapper_aon_cbcr.clkr, 9062306a36Sopenharmony_ci [TURING_Q6SS_AHBM_AON_CLK] = &turing_q6ss_ahbm_aon_cbcr.clkr, 9162306a36Sopenharmony_ci [TURING_Q6SS_Q6_AXIM_CLK] = &turing_q6ss_q6_axim_clk.clkr, 9262306a36Sopenharmony_ci [TURING_Q6SS_AHBS_AON_CLK] = &turing_q6ss_ahbs_aon_cbcr.clkr, 9362306a36Sopenharmony_ci [TURING_WRAPPER_QOS_AHBS_AON_CLK] = &turing_wrapper_qos_ahbs_aon_cbcr.clkr, 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic const struct regmap_config turingcc_regmap_config = { 9762306a36Sopenharmony_ci .reg_bits = 32, 9862306a36Sopenharmony_ci .reg_stride = 4, 9962306a36Sopenharmony_ci .val_bits = 32, 10062306a36Sopenharmony_ci .max_register = 0x23004, 10162306a36Sopenharmony_ci .fast_io = true, 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic const struct qcom_cc_desc turingcc_desc = { 10562306a36Sopenharmony_ci .config = &turingcc_regmap_config, 10662306a36Sopenharmony_ci .clks = turingcc_clocks, 10762306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(turingcc_clocks), 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic int turingcc_probe(struct platform_device *pdev) 11162306a36Sopenharmony_ci{ 11262306a36Sopenharmony_ci int ret; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci ret = devm_pm_runtime_enable(&pdev->dev); 11562306a36Sopenharmony_ci if (ret) 11662306a36Sopenharmony_ci return ret; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci ret = devm_pm_clk_create(&pdev->dev); 11962306a36Sopenharmony_ci if (ret) 12062306a36Sopenharmony_ci return ret; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci ret = pm_clk_add(&pdev->dev, NULL); 12362306a36Sopenharmony_ci if (ret < 0) { 12462306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to acquire iface clock\n"); 12562306a36Sopenharmony_ci return ret; 12662306a36Sopenharmony_ci } 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(&pdev->dev); 12962306a36Sopenharmony_ci if (ret) 13062306a36Sopenharmony_ci return ret; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci ret = qcom_cc_probe(pdev, &turingcc_desc); 13362306a36Sopenharmony_ci if (ret < 0) 13462306a36Sopenharmony_ci goto err_put_rpm; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci pm_runtime_put(&pdev->dev); 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci return 0; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cierr_put_rpm: 14162306a36Sopenharmony_ci pm_runtime_put_sync(&pdev->dev); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci return ret; 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const struct dev_pm_ops turingcc_pm_ops = { 14762306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL) 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct of_device_id turingcc_match_table[] = { 15162306a36Sopenharmony_ci { .compatible = "qcom,qcs404-turingcc" }, 15262306a36Sopenharmony_ci { } 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, turingcc_match_table); 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic struct platform_driver turingcc_driver = { 15762306a36Sopenharmony_ci .probe = turingcc_probe, 15862306a36Sopenharmony_ci .driver = { 15962306a36Sopenharmony_ci .name = "qcs404-turingcc", 16062306a36Sopenharmony_ci .of_match_table = turingcc_match_table, 16162306a36Sopenharmony_ci .pm = &turingcc_pm_ops, 16262306a36Sopenharmony_ci }, 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cimodule_platform_driver(turingcc_driver); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm QCS404 Turing Clock Controller"); 16862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 169