162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/reset-controller.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,mmcc-msm8974.h>
1762306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,mmcc-msm8974.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "clk-pll.h"
2262306a36Sopenharmony_ci#include "clk-rcg.h"
2362306a36Sopenharmony_ci#include "clk-branch.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci#include "gdsc.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_XO,
2962306a36Sopenharmony_ci	P_MMPLL0,
3062306a36Sopenharmony_ci	P_EDPLINK,
3162306a36Sopenharmony_ci	P_MMPLL1,
3262306a36Sopenharmony_ci	P_HDMIPLL,
3362306a36Sopenharmony_ci	P_GPLL0,
3462306a36Sopenharmony_ci	P_EDPVCO,
3562306a36Sopenharmony_ci	P_GPLL1,
3662306a36Sopenharmony_ci	P_DSI0PLL,
3762306a36Sopenharmony_ci	P_DSI0PLL_BYTE,
3862306a36Sopenharmony_ci	P_MMPLL2,
3962306a36Sopenharmony_ci	P_MMPLL3,
4062306a36Sopenharmony_ci	P_DSI1PLL,
4162306a36Sopenharmony_ci	P_DSI1PLL_BYTE,
4262306a36Sopenharmony_ci};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic struct clk_pll mmpll0 = {
4562306a36Sopenharmony_ci	.l_reg = 0x0004,
4662306a36Sopenharmony_ci	.m_reg = 0x0008,
4762306a36Sopenharmony_ci	.n_reg = 0x000c,
4862306a36Sopenharmony_ci	.config_reg = 0x0014,
4962306a36Sopenharmony_ci	.mode_reg = 0x0000,
5062306a36Sopenharmony_ci	.status_reg = 0x001c,
5162306a36Sopenharmony_ci	.status_bit = 17,
5262306a36Sopenharmony_ci        .clkr.hw.init = &(struct clk_init_data){
5362306a36Sopenharmony_ci                .name = "mmpll0",
5462306a36Sopenharmony_ci                .parent_data = (const struct clk_parent_data[]){
5562306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
5662306a36Sopenharmony_ci		},
5762306a36Sopenharmony_ci                .num_parents = 1,
5862306a36Sopenharmony_ci                .ops = &clk_pll_ops,
5962306a36Sopenharmony_ci        },
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic struct clk_regmap mmpll0_vote = {
6362306a36Sopenharmony_ci	.enable_reg = 0x0100,
6462306a36Sopenharmony_ci	.enable_mask = BIT(0),
6562306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
6662306a36Sopenharmony_ci		.name = "mmpll0_vote",
6762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
6862306a36Sopenharmony_ci			&mmpll0.clkr.hw
6962306a36Sopenharmony_ci		},
7062306a36Sopenharmony_ci		.num_parents = 1,
7162306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
7262306a36Sopenharmony_ci	},
7362306a36Sopenharmony_ci};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic struct clk_pll mmpll1 = {
7662306a36Sopenharmony_ci	.l_reg = 0x0044,
7762306a36Sopenharmony_ci	.m_reg = 0x0048,
7862306a36Sopenharmony_ci	.n_reg = 0x004c,
7962306a36Sopenharmony_ci	.config_reg = 0x0050,
8062306a36Sopenharmony_ci	.mode_reg = 0x0040,
8162306a36Sopenharmony_ci	.status_reg = 0x005c,
8262306a36Sopenharmony_ci	.status_bit = 17,
8362306a36Sopenharmony_ci        .clkr.hw.init = &(struct clk_init_data){
8462306a36Sopenharmony_ci                .name = "mmpll1",
8562306a36Sopenharmony_ci                .parent_data = (const struct clk_parent_data[]){
8662306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
8762306a36Sopenharmony_ci		},
8862306a36Sopenharmony_ci                .num_parents = 1,
8962306a36Sopenharmony_ci                .ops = &clk_pll_ops,
9062306a36Sopenharmony_ci        },
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic struct clk_regmap mmpll1_vote = {
9462306a36Sopenharmony_ci	.enable_reg = 0x0100,
9562306a36Sopenharmony_ci	.enable_mask = BIT(1),
9662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
9762306a36Sopenharmony_ci		.name = "mmpll1_vote",
9862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
9962306a36Sopenharmony_ci			&mmpll1.clkr.hw
10062306a36Sopenharmony_ci		},
10162306a36Sopenharmony_ci		.num_parents = 1,
10262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
10362306a36Sopenharmony_ci	},
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic struct clk_pll mmpll2 = {
10762306a36Sopenharmony_ci	.l_reg = 0x4104,
10862306a36Sopenharmony_ci	.m_reg = 0x4108,
10962306a36Sopenharmony_ci	.n_reg = 0x410c,
11062306a36Sopenharmony_ci	.config_reg = 0x4110,
11162306a36Sopenharmony_ci	.mode_reg = 0x4100,
11262306a36Sopenharmony_ci	.status_reg = 0x411c,
11362306a36Sopenharmony_ci        .clkr.hw.init = &(struct clk_init_data){
11462306a36Sopenharmony_ci                .name = "mmpll2",
11562306a36Sopenharmony_ci                .parent_data = (const struct clk_parent_data[]){
11662306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
11762306a36Sopenharmony_ci		},
11862306a36Sopenharmony_ci                .num_parents = 1,
11962306a36Sopenharmony_ci                .ops = &clk_pll_ops,
12062306a36Sopenharmony_ci        },
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic struct clk_pll mmpll3 = {
12462306a36Sopenharmony_ci	.l_reg = 0x0084,
12562306a36Sopenharmony_ci	.m_reg = 0x0088,
12662306a36Sopenharmony_ci	.n_reg = 0x008c,
12762306a36Sopenharmony_ci	.config_reg = 0x0090,
12862306a36Sopenharmony_ci	.mode_reg = 0x0080,
12962306a36Sopenharmony_ci	.status_reg = 0x009c,
13062306a36Sopenharmony_ci	.status_bit = 17,
13162306a36Sopenharmony_ci        .clkr.hw.init = &(struct clk_init_data){
13262306a36Sopenharmony_ci                .name = "mmpll3",
13362306a36Sopenharmony_ci                .parent_data = (const struct clk_parent_data[]){
13462306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
13562306a36Sopenharmony_ci		},
13662306a36Sopenharmony_ci                .num_parents = 1,
13762306a36Sopenharmony_ci                .ops = &clk_pll_ops,
13862306a36Sopenharmony_ci        },
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
14262306a36Sopenharmony_ci	{ P_XO, 0 },
14362306a36Sopenharmony_ci	{ P_MMPLL0, 1 },
14462306a36Sopenharmony_ci	{ P_MMPLL1, 2 },
14562306a36Sopenharmony_ci	{ P_GPLL0, 5 }
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_mmpll0_mmpll1_gpll0[] = {
14962306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
15062306a36Sopenharmony_ci	{ .hw = &mmpll0_vote.hw },
15162306a36Sopenharmony_ci	{ .hw = &mmpll1_vote.hw },
15262306a36Sopenharmony_ci	{ .fw_name = "mmss_gpll0_vote", .name = "mmss_gpll0_vote" },
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
15662306a36Sopenharmony_ci	{ P_XO, 0 },
15762306a36Sopenharmony_ci	{ P_MMPLL0, 1 },
15862306a36Sopenharmony_ci	{ P_HDMIPLL, 4 },
15962306a36Sopenharmony_ci	{ P_GPLL0, 5 },
16062306a36Sopenharmony_ci	{ P_DSI0PLL, 2 },
16162306a36Sopenharmony_ci	{ P_DSI1PLL, 3 }
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
16562306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
16662306a36Sopenharmony_ci	{ .hw = &mmpll0_vote.hw },
16762306a36Sopenharmony_ci	{ .fw_name = "hdmipll", .name = "hdmipll" },
16862306a36Sopenharmony_ci	{ .fw_name = "mmss_gpll0_vote", .name = "mmss_gpll0_vote" },
16962306a36Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
17062306a36Sopenharmony_ci	{ .fw_name = "dsi1pll", .name = "dsi1pll" },
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
17462306a36Sopenharmony_ci	{ P_XO, 0 },
17562306a36Sopenharmony_ci	{ P_MMPLL0, 1 },
17662306a36Sopenharmony_ci	{ P_MMPLL1, 2 },
17762306a36Sopenharmony_ci	{ P_GPLL0, 5 },
17862306a36Sopenharmony_ci	{ P_MMPLL3, 3 }
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_mmpll0_1_3_gpll0[] = {
18262306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
18362306a36Sopenharmony_ci	{ .hw = &mmpll0_vote.hw },
18462306a36Sopenharmony_ci	{ .hw = &mmpll1_vote.hw },
18562306a36Sopenharmony_ci	{ .fw_name = "mmss_gpll0_vote", .name = "mmss_gpll0_vote" },
18662306a36Sopenharmony_ci	{ .hw = &mmpll3.clkr.hw },
18762306a36Sopenharmony_ci};
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_mmpll0_1_gpll1_0_map[] = {
19062306a36Sopenharmony_ci	{ P_XO, 0 },
19162306a36Sopenharmony_ci	{ P_MMPLL0, 1 },
19262306a36Sopenharmony_ci	{ P_MMPLL1, 2 },
19362306a36Sopenharmony_ci	{ P_GPLL0, 5 },
19462306a36Sopenharmony_ci	{ P_GPLL1, 4 }
19562306a36Sopenharmony_ci};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_mmpll0_1_gpll1_0[] = {
19862306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
19962306a36Sopenharmony_ci	{ .hw = &mmpll0_vote.hw },
20062306a36Sopenharmony_ci	{ .hw = &mmpll1_vote.hw },
20162306a36Sopenharmony_ci	{ .fw_name = "mmss_gpll0_vote", .name = "mmss_gpll0_vote" },
20262306a36Sopenharmony_ci	{ .fw_name = "gpll1_vote", .name = "gpll1_vote" },
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
20662306a36Sopenharmony_ci	{ P_XO, 0 },
20762306a36Sopenharmony_ci	{ P_EDPLINK, 4 },
20862306a36Sopenharmony_ci	{ P_HDMIPLL, 3 },
20962306a36Sopenharmony_ci	{ P_EDPVCO, 5 },
21062306a36Sopenharmony_ci	{ P_DSI0PLL, 1 },
21162306a36Sopenharmony_ci	{ P_DSI1PLL, 2 }
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_dsi_hdmi_edp[] = {
21562306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
21662306a36Sopenharmony_ci	{ .fw_name = "edp_link_clk", .name = "edp_link_clk" },
21762306a36Sopenharmony_ci	{ .fw_name = "hdmipll", .name = "hdmipll" },
21862306a36Sopenharmony_ci	{ .fw_name = "edp_vco_div", .name = "edp_vco_div" },
21962306a36Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
22062306a36Sopenharmony_ci	{ .fw_name = "dsi1pll", .name = "dsi1pll" },
22162306a36Sopenharmony_ci};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
22462306a36Sopenharmony_ci	{ P_XO, 0 },
22562306a36Sopenharmony_ci	{ P_EDPLINK, 4 },
22662306a36Sopenharmony_ci	{ P_HDMIPLL, 3 },
22762306a36Sopenharmony_ci	{ P_GPLL0, 5 },
22862306a36Sopenharmony_ci	{ P_DSI0PLL, 1 },
22962306a36Sopenharmony_ci	{ P_DSI1PLL, 2 }
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_dsi_hdmi_edp_gpll0[] = {
23362306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
23462306a36Sopenharmony_ci	{ .fw_name = "edp_link_clk", .name = "edp_link_clk" },
23562306a36Sopenharmony_ci	{ .fw_name = "hdmipll", .name = "hdmipll" },
23662306a36Sopenharmony_ci	{ .fw_name = "gpll0_vote", .name = "gpll0_vote" },
23762306a36Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
23862306a36Sopenharmony_ci	{ .fw_name = "dsi1pll", .name = "dsi1pll" },
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
24262306a36Sopenharmony_ci	{ P_XO, 0 },
24362306a36Sopenharmony_ci	{ P_EDPLINK, 4 },
24462306a36Sopenharmony_ci	{ P_HDMIPLL, 3 },
24562306a36Sopenharmony_ci	{ P_GPLL0, 5 },
24662306a36Sopenharmony_ci	{ P_DSI0PLL_BYTE, 1 },
24762306a36Sopenharmony_ci	{ P_DSI1PLL_BYTE, 2 }
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
25162306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
25262306a36Sopenharmony_ci	{ .fw_name = "edp_link_clk", .name = "edp_link_clk" },
25362306a36Sopenharmony_ci	{ .fw_name = "hdmipll", .name = "hdmipll" },
25462306a36Sopenharmony_ci	{ .fw_name = "gpll0_vote", .name = "gpll0_vote" },
25562306a36Sopenharmony_ci	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
25662306a36Sopenharmony_ci	{ .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" },
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic struct clk_rcg2 mmss_ahb_clk_src = {
26062306a36Sopenharmony_ci	.cmd_rcgr = 0x5000,
26162306a36Sopenharmony_ci	.hid_width = 5,
26262306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
26362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26462306a36Sopenharmony_ci		.name = "mmss_ahb_clk_src",
26562306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
26662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
26762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26862306a36Sopenharmony_ci	},
26962306a36Sopenharmony_ci};
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic struct freq_tbl ftbl_mmss_axi_clk_msm8226[] = {
27262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
27362306a36Sopenharmony_ci	F(37500000, P_GPLL0, 16, 0, 0),
27462306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
27562306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
27662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
27762306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
27862306a36Sopenharmony_ci	F(200000000, P_MMPLL0, 4, 0, 0),
27962306a36Sopenharmony_ci	F(266666666, P_MMPLL0, 3, 0, 0),
28062306a36Sopenharmony_ci	{ }
28162306a36Sopenharmony_ci};
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic struct freq_tbl ftbl_mmss_axi_clk[] = {
28462306a36Sopenharmony_ci	F( 19200000, P_XO, 1, 0, 0),
28562306a36Sopenharmony_ci	F( 37500000, P_GPLL0, 16, 0, 0),
28662306a36Sopenharmony_ci	F( 50000000, P_GPLL0, 12, 0, 0),
28762306a36Sopenharmony_ci	F( 75000000, P_GPLL0, 8, 0, 0),
28862306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
28962306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
29062306a36Sopenharmony_ci	F(291750000, P_MMPLL1, 4, 0, 0),
29162306a36Sopenharmony_ci	F(400000000, P_MMPLL0, 2, 0, 0),
29262306a36Sopenharmony_ci	F(466800000, P_MMPLL1, 2.5, 0, 0),
29362306a36Sopenharmony_ci	{ }
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic struct clk_rcg2 mmss_axi_clk_src = {
29762306a36Sopenharmony_ci	.cmd_rcgr = 0x5040,
29862306a36Sopenharmony_ci	.hid_width = 5,
29962306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
30062306a36Sopenharmony_ci	.freq_tbl = ftbl_mmss_axi_clk,
30162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30262306a36Sopenharmony_ci		.name = "mmss_axi_clk_src",
30362306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
30462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
30562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
30662306a36Sopenharmony_ci	},
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic struct freq_tbl ftbl_ocmemnoc_clk[] = {
31062306a36Sopenharmony_ci	F( 19200000, P_XO, 1, 0, 0),
31162306a36Sopenharmony_ci	F( 37500000, P_GPLL0, 16, 0, 0),
31262306a36Sopenharmony_ci	F( 50000000, P_GPLL0, 12, 0, 0),
31362306a36Sopenharmony_ci	F( 75000000, P_GPLL0, 8, 0, 0),
31462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
31562306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
31662306a36Sopenharmony_ci	F(291750000, P_MMPLL1, 4, 0, 0),
31762306a36Sopenharmony_ci	F(400000000, P_MMPLL0, 2, 0, 0),
31862306a36Sopenharmony_ci	{ }
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic struct clk_rcg2 ocmemnoc_clk_src = {
32262306a36Sopenharmony_ci	.cmd_rcgr = 0x5090,
32362306a36Sopenharmony_ci	.hid_width = 5,
32462306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
32562306a36Sopenharmony_ci	.freq_tbl = ftbl_ocmemnoc_clk,
32662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32762306a36Sopenharmony_ci		.name = "ocmemnoc_clk_src",
32862306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
32962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
33062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33162306a36Sopenharmony_ci	},
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_csi0_3_clk[] = {
33562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
33662306a36Sopenharmony_ci	F(200000000, P_MMPLL0, 4, 0, 0),
33762306a36Sopenharmony_ci	{ }
33862306a36Sopenharmony_ci};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic struct clk_rcg2 csi0_clk_src = {
34162306a36Sopenharmony_ci	.cmd_rcgr = 0x3090,
34262306a36Sopenharmony_ci	.hid_width = 5,
34362306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
34462306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_csi0_3_clk,
34562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34662306a36Sopenharmony_ci		.name = "csi0_clk_src",
34762306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
34862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
34962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic struct clk_rcg2 csi1_clk_src = {
35462306a36Sopenharmony_ci	.cmd_rcgr = 0x3100,
35562306a36Sopenharmony_ci	.hid_width = 5,
35662306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
35762306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_csi0_3_clk,
35862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35962306a36Sopenharmony_ci		.name = "csi1_clk_src",
36062306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
36162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
36262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36362306a36Sopenharmony_ci	},
36462306a36Sopenharmony_ci};
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_cistatic struct clk_rcg2 csi2_clk_src = {
36762306a36Sopenharmony_ci	.cmd_rcgr = 0x3160,
36862306a36Sopenharmony_ci	.hid_width = 5,
36962306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
37062306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_csi0_3_clk,
37162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37262306a36Sopenharmony_ci		.name = "csi2_clk_src",
37362306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
37462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
37562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
37662306a36Sopenharmony_ci	},
37762306a36Sopenharmony_ci};
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_cistatic struct clk_rcg2 csi3_clk_src = {
38062306a36Sopenharmony_ci	.cmd_rcgr = 0x31c0,
38162306a36Sopenharmony_ci	.hid_width = 5,
38262306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
38362306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_csi0_3_clk,
38462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
38562306a36Sopenharmony_ci		.name = "csi3_clk_src",
38662306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
38762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
38862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38962306a36Sopenharmony_ci	},
39062306a36Sopenharmony_ci};
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_vfe_vfe0_clk_msm8226[] = {
39362306a36Sopenharmony_ci	F(37500000, P_GPLL0, 16, 0, 0),
39462306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
39562306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
39662306a36Sopenharmony_ci	F(80000000, P_GPLL0, 7.5, 0, 0),
39762306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
39862306a36Sopenharmony_ci	F(109090000, P_GPLL0, 5.5, 0, 0),
39962306a36Sopenharmony_ci	F(133330000, P_GPLL0, 4.5, 0, 0),
40062306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
40162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
40262306a36Sopenharmony_ci	F(228570000, P_MMPLL0, 3.5, 0, 0),
40362306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
40462306a36Sopenharmony_ci	F(320000000, P_MMPLL0, 2.5, 0, 0),
40562306a36Sopenharmony_ci	F(400000000, P_MMPLL0, 2, 0, 0),
40662306a36Sopenharmony_ci	{ }
40762306a36Sopenharmony_ci};
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
41062306a36Sopenharmony_ci	F(37500000, P_GPLL0, 16, 0, 0),
41162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
41262306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
41362306a36Sopenharmony_ci	F(80000000, P_GPLL0, 7.5, 0, 0),
41462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
41562306a36Sopenharmony_ci	F(109090000, P_GPLL0, 5.5, 0, 0),
41662306a36Sopenharmony_ci	F(133330000, P_GPLL0, 4.5, 0, 0),
41762306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
41862306a36Sopenharmony_ci	F(228570000, P_MMPLL0, 3.5, 0, 0),
41962306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
42062306a36Sopenharmony_ci	F(320000000, P_MMPLL0, 2.5, 0, 0),
42162306a36Sopenharmony_ci	F(400000000, P_MMPLL0, 2, 0, 0),
42262306a36Sopenharmony_ci	F(465000000, P_MMPLL3, 2, 0, 0),
42362306a36Sopenharmony_ci	{ }
42462306a36Sopenharmony_ci};
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_cistatic struct clk_rcg2 vfe0_clk_src = {
42762306a36Sopenharmony_ci	.cmd_rcgr = 0x3600,
42862306a36Sopenharmony_ci	.hid_width = 5,
42962306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
43062306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
43162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43262306a36Sopenharmony_ci		.name = "vfe0_clk_src",
43362306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
43462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
43562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43662306a36Sopenharmony_ci	},
43762306a36Sopenharmony_ci};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic struct clk_rcg2 vfe1_clk_src = {
44062306a36Sopenharmony_ci	.cmd_rcgr = 0x3620,
44162306a36Sopenharmony_ci	.hid_width = 5,
44262306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
44362306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
44462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
44562306a36Sopenharmony_ci		.name = "vfe1_clk_src",
44662306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
44762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
44862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44962306a36Sopenharmony_ci	},
45062306a36Sopenharmony_ci};
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_mdp_clk_msm8226[] = {
45362306a36Sopenharmony_ci	F(37500000, P_GPLL0, 16, 0, 0),
45462306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
45562306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
45662306a36Sopenharmony_ci	F(92310000, P_GPLL0, 6.5, 0, 0),
45762306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
45862306a36Sopenharmony_ci	F(133330000, P_MMPLL0, 6, 0, 0),
45962306a36Sopenharmony_ci	F(177780000, P_MMPLL0, 4.5, 0, 0),
46062306a36Sopenharmony_ci	F(200000000, P_MMPLL0, 4, 0, 0),
46162306a36Sopenharmony_ci	{ }
46262306a36Sopenharmony_ci};
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_mdp_clk[] = {
46562306a36Sopenharmony_ci	F(37500000, P_GPLL0, 16, 0, 0),
46662306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
46762306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
46862306a36Sopenharmony_ci	F(85710000, P_GPLL0, 7, 0, 0),
46962306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
47062306a36Sopenharmony_ci	F(133330000, P_MMPLL0, 6, 0, 0),
47162306a36Sopenharmony_ci	F(160000000, P_MMPLL0, 5, 0, 0),
47262306a36Sopenharmony_ci	F(200000000, P_MMPLL0, 4, 0, 0),
47362306a36Sopenharmony_ci	F(228570000, P_MMPLL0, 3.5, 0, 0),
47462306a36Sopenharmony_ci	F(240000000, P_GPLL0, 2.5, 0, 0),
47562306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
47662306a36Sopenharmony_ci	F(320000000, P_MMPLL0, 2.5, 0, 0),
47762306a36Sopenharmony_ci	{ }
47862306a36Sopenharmony_ci};
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_cistatic struct clk_rcg2 mdp_clk_src = {
48162306a36Sopenharmony_ci	.cmd_rcgr = 0x2040,
48262306a36Sopenharmony_ci	.hid_width = 5,
48362306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
48462306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_mdp_clk,
48562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48662306a36Sopenharmony_ci		.name = "mdp_clk_src",
48762306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
48862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_dsi_hdmi_gpll0),
48962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
49062306a36Sopenharmony_ci	},
49162306a36Sopenharmony_ci};
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
49462306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
49562306a36Sopenharmony_ci	F(133330000, P_GPLL0, 4.5, 0, 0),
49662306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
49762306a36Sopenharmony_ci	F(228570000, P_MMPLL0, 3.5, 0, 0),
49862306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
49962306a36Sopenharmony_ci	F(320000000, P_MMPLL0, 2.5, 0, 0),
50062306a36Sopenharmony_ci	{ }
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic struct clk_rcg2 jpeg0_clk_src = {
50462306a36Sopenharmony_ci	.cmd_rcgr = 0x3500,
50562306a36Sopenharmony_ci	.hid_width = 5,
50662306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
50762306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
50862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50962306a36Sopenharmony_ci		.name = "jpeg0_clk_src",
51062306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
51162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
51262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51362306a36Sopenharmony_ci	},
51462306a36Sopenharmony_ci};
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic struct clk_rcg2 jpeg1_clk_src = {
51762306a36Sopenharmony_ci	.cmd_rcgr = 0x3520,
51862306a36Sopenharmony_ci	.hid_width = 5,
51962306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
52062306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
52162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52262306a36Sopenharmony_ci		.name = "jpeg1_clk_src",
52362306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
52462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
52562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52662306a36Sopenharmony_ci	},
52762306a36Sopenharmony_ci};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_cistatic struct clk_rcg2 jpeg2_clk_src = {
53062306a36Sopenharmony_ci	.cmd_rcgr = 0x3540,
53162306a36Sopenharmony_ci	.hid_width = 5,
53262306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
53362306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
53462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53562306a36Sopenharmony_ci		.name = "jpeg2_clk_src",
53662306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
53762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
53862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53962306a36Sopenharmony_ci	},
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic struct clk_rcg2 pclk0_clk_src = {
54362306a36Sopenharmony_ci	.cmd_rcgr = 0x2000,
54462306a36Sopenharmony_ci	.mnd_width = 8,
54562306a36Sopenharmony_ci	.hid_width = 5,
54662306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
54762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54862306a36Sopenharmony_ci		.name = "pclk0_clk_src",
54962306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsi_hdmi_edp_gpll0,
55062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsi_hdmi_edp_gpll0),
55162306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
55262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
55362306a36Sopenharmony_ci	},
55462306a36Sopenharmony_ci};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_cistatic struct clk_rcg2 pclk1_clk_src = {
55762306a36Sopenharmony_ci	.cmd_rcgr = 0x2020,
55862306a36Sopenharmony_ci	.mnd_width = 8,
55962306a36Sopenharmony_ci	.hid_width = 5,
56062306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
56162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56262306a36Sopenharmony_ci		.name = "pclk1_clk_src",
56362306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsi_hdmi_edp_gpll0,
56462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsi_hdmi_edp_gpll0),
56562306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
56662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
56762306a36Sopenharmony_ci	},
56862306a36Sopenharmony_ci};
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_cistatic struct freq_tbl ftbl_venus0_vcodec0_clk_msm8226[] = {
57162306a36Sopenharmony_ci	F(66700000, P_GPLL0, 9, 0, 0),
57262306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
57362306a36Sopenharmony_ci	F(133330000, P_MMPLL0, 6, 0, 0),
57462306a36Sopenharmony_ci	F(160000000, P_MMPLL0, 5, 0, 0),
57562306a36Sopenharmony_ci	{ }
57662306a36Sopenharmony_ci};
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
57962306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
58062306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
58162306a36Sopenharmony_ci	F(133330000, P_MMPLL0, 6, 0, 0),
58262306a36Sopenharmony_ci	F(200000000, P_MMPLL0, 4, 0, 0),
58362306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
58462306a36Sopenharmony_ci	F(465000000, P_MMPLL3, 2, 0, 0),
58562306a36Sopenharmony_ci	{ }
58662306a36Sopenharmony_ci};
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_cistatic struct clk_rcg2 vcodec0_clk_src = {
58962306a36Sopenharmony_ci	.cmd_rcgr = 0x1000,
59062306a36Sopenharmony_ci	.mnd_width = 8,
59162306a36Sopenharmony_ci	.hid_width = 5,
59262306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
59362306a36Sopenharmony_ci	.freq_tbl = ftbl_venus0_vcodec0_clk,
59462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
59562306a36Sopenharmony_ci		.name = "vcodec0_clk_src",
59662306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_1_3_gpll0,
59762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_1_3_gpll0),
59862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59962306a36Sopenharmony_ci	},
60062306a36Sopenharmony_ci};
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_cci_cci_clk[] = {
60362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
60462306a36Sopenharmony_ci	{ }
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_cistatic struct clk_rcg2 cci_clk_src = {
60862306a36Sopenharmony_ci	.cmd_rcgr = 0x3300,
60962306a36Sopenharmony_ci	.hid_width = 5,
61062306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
61162306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_cci_cci_clk,
61262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61362306a36Sopenharmony_ci		.name = "cci_clk_src",
61462306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
61562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
61662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
61762306a36Sopenharmony_ci	},
61862306a36Sopenharmony_ci};
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_gp0_1_clk[] = {
62162306a36Sopenharmony_ci	F(10000, P_XO, 16, 1, 120),
62262306a36Sopenharmony_ci	F(24000, P_XO, 16, 1, 50),
62362306a36Sopenharmony_ci	F(6000000, P_GPLL0, 10, 1, 10),
62462306a36Sopenharmony_ci	F(12000000, P_GPLL0, 10, 1, 5),
62562306a36Sopenharmony_ci	F(13000000, P_GPLL0, 4, 13, 150),
62662306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
62762306a36Sopenharmony_ci	{ }
62862306a36Sopenharmony_ci};
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp0_clk_src = {
63162306a36Sopenharmony_ci	.cmd_rcgr = 0x3420,
63262306a36Sopenharmony_ci	.mnd_width = 8,
63362306a36Sopenharmony_ci	.hid_width = 5,
63462306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
63562306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_gp0_1_clk,
63662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63762306a36Sopenharmony_ci		.name = "camss_gp0_clk_src",
63862306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_1_gpll1_0,
63962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_1_gpll1_0),
64062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
64162306a36Sopenharmony_ci	},
64262306a36Sopenharmony_ci};
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp1_clk_src = {
64562306a36Sopenharmony_ci	.cmd_rcgr = 0x3450,
64662306a36Sopenharmony_ci	.mnd_width = 8,
64762306a36Sopenharmony_ci	.hid_width = 5,
64862306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
64962306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_gp0_1_clk,
65062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65162306a36Sopenharmony_ci		.name = "camss_gp1_clk_src",
65262306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_1_gpll1_0,
65362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_1_gpll1_0),
65462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65562306a36Sopenharmony_ci	},
65662306a36Sopenharmony_ci};
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_mclk0_3_clk_msm8226[] = {
65962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
66062306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
66162306a36Sopenharmony_ci	F(66670000, P_GPLL0, 9, 0, 0),
66262306a36Sopenharmony_ci	{ }
66362306a36Sopenharmony_ci};
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
66662306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
66762306a36Sopenharmony_ci	F(6000000, P_GPLL0, 10, 1, 10),
66862306a36Sopenharmony_ci	F(8000000, P_GPLL0, 15, 1, 5),
66962306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
67062306a36Sopenharmony_ci	F(16000000, P_GPLL0, 12.5, 1, 3),
67162306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
67262306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
67362306a36Sopenharmony_ci	F(32000000, P_MMPLL0, 5, 1, 5),
67462306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
67562306a36Sopenharmony_ci	F(64000000, P_MMPLL0, 12.5, 0, 0),
67662306a36Sopenharmony_ci	F(66670000, P_GPLL0, 9, 0, 0),
67762306a36Sopenharmony_ci	{ }
67862306a36Sopenharmony_ci};
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_cistatic struct clk_rcg2 mclk0_clk_src = {
68162306a36Sopenharmony_ci	.cmd_rcgr = 0x3360,
68262306a36Sopenharmony_ci	.hid_width = 5,
68362306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
68462306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_mclk0_3_clk,
68562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
68662306a36Sopenharmony_ci		.name = "mclk0_clk_src",
68762306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
68862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
68962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69062306a36Sopenharmony_ci	},
69162306a36Sopenharmony_ci};
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_cistatic struct clk_rcg2 mclk1_clk_src = {
69462306a36Sopenharmony_ci	.cmd_rcgr = 0x3390,
69562306a36Sopenharmony_ci	.hid_width = 5,
69662306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
69762306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_mclk0_3_clk,
69862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69962306a36Sopenharmony_ci		.name = "mclk1_clk_src",
70062306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
70162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
70262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70362306a36Sopenharmony_ci	},
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic struct clk_rcg2 mclk2_clk_src = {
70762306a36Sopenharmony_ci	.cmd_rcgr = 0x33c0,
70862306a36Sopenharmony_ci	.hid_width = 5,
70962306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
71062306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_mclk0_3_clk,
71162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71262306a36Sopenharmony_ci		.name = "mclk2_clk_src",
71362306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
71462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
71562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71662306a36Sopenharmony_ci	},
71762306a36Sopenharmony_ci};
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_cistatic struct clk_rcg2 mclk3_clk_src = {
72062306a36Sopenharmony_ci	.cmd_rcgr = 0x33f0,
72162306a36Sopenharmony_ci	.hid_width = 5,
72262306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
72362306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_mclk0_3_clk,
72462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72562306a36Sopenharmony_ci		.name = "mclk3_clk_src",
72662306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
72762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
72862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72962306a36Sopenharmony_ci	},
73062306a36Sopenharmony_ci};
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
73362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
73462306a36Sopenharmony_ci	F(200000000, P_MMPLL0, 4, 0, 0),
73562306a36Sopenharmony_ci	{ }
73662306a36Sopenharmony_ci};
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_cistatic struct clk_rcg2 csi0phytimer_clk_src = {
73962306a36Sopenharmony_ci	.cmd_rcgr = 0x3000,
74062306a36Sopenharmony_ci	.hid_width = 5,
74162306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
74262306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
74362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74462306a36Sopenharmony_ci		.name = "csi0phytimer_clk_src",
74562306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
74662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
74762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74862306a36Sopenharmony_ci	},
74962306a36Sopenharmony_ci};
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_cistatic struct clk_rcg2 csi1phytimer_clk_src = {
75262306a36Sopenharmony_ci	.cmd_rcgr = 0x3030,
75362306a36Sopenharmony_ci	.hid_width = 5,
75462306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
75562306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
75662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75762306a36Sopenharmony_ci		.name = "csi1phytimer_clk_src",
75862306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
75962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
76062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
76162306a36Sopenharmony_ci	},
76262306a36Sopenharmony_ci};
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cistatic struct clk_rcg2 csi2phytimer_clk_src = {
76562306a36Sopenharmony_ci	.cmd_rcgr = 0x3060,
76662306a36Sopenharmony_ci	.hid_width = 5,
76762306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
76862306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
76962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77062306a36Sopenharmony_ci		.name = "csi2phytimer_clk_src",
77162306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
77262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
77362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77462306a36Sopenharmony_ci	},
77562306a36Sopenharmony_ci};
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_vfe_cpp_clk_msm8226[] = {
77862306a36Sopenharmony_ci	F(133330000, P_GPLL0, 4.5, 0, 0),
77962306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
78062306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
78162306a36Sopenharmony_ci	F(320000000, P_MMPLL0, 2.5, 0, 0),
78262306a36Sopenharmony_ci	F(400000000, P_MMPLL0, 2, 0, 0),
78362306a36Sopenharmony_ci	{ }
78462306a36Sopenharmony_ci};
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_cistatic struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
78762306a36Sopenharmony_ci	F(133330000, P_GPLL0, 4.5, 0, 0),
78862306a36Sopenharmony_ci	F(266670000, P_MMPLL0, 3, 0, 0),
78962306a36Sopenharmony_ci	F(320000000, P_MMPLL0, 2.5, 0, 0),
79062306a36Sopenharmony_ci	F(400000000, P_MMPLL0, 2, 0, 0),
79162306a36Sopenharmony_ci	F(465000000, P_MMPLL3, 2, 0, 0),
79262306a36Sopenharmony_ci	{ }
79362306a36Sopenharmony_ci};
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_cistatic struct clk_rcg2 cpp_clk_src = {
79662306a36Sopenharmony_ci	.cmd_rcgr = 0x3640,
79762306a36Sopenharmony_ci	.hid_width = 5,
79862306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
79962306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_vfe_cpp_clk,
80062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80162306a36Sopenharmony_ci		.name = "cpp_clk_src",
80262306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
80362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
80462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80562306a36Sopenharmony_ci	},
80662306a36Sopenharmony_ci};
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_cistatic struct freq_tbl byte_freq_tbl[] = {
80962306a36Sopenharmony_ci	{ .src = P_DSI0PLL_BYTE },
81062306a36Sopenharmony_ci	{ }
81162306a36Sopenharmony_ci};
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_cistatic struct clk_rcg2 byte0_clk_src = {
81462306a36Sopenharmony_ci	.cmd_rcgr = 0x2120,
81562306a36Sopenharmony_ci	.hid_width = 5,
81662306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
81762306a36Sopenharmony_ci	.freq_tbl = byte_freq_tbl,
81862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81962306a36Sopenharmony_ci		.name = "byte0_clk_src",
82062306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsibyte_hdmi_edp_gpll0,
82162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsibyte_hdmi_edp_gpll0),
82262306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
82362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
82462306a36Sopenharmony_ci	},
82562306a36Sopenharmony_ci};
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_cistatic struct clk_rcg2 byte1_clk_src = {
82862306a36Sopenharmony_ci	.cmd_rcgr = 0x2140,
82962306a36Sopenharmony_ci	.hid_width = 5,
83062306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
83162306a36Sopenharmony_ci	.freq_tbl = byte_freq_tbl,
83262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83362306a36Sopenharmony_ci		.name = "byte1_clk_src",
83462306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsibyte_hdmi_edp_gpll0,
83562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsibyte_hdmi_edp_gpll0),
83662306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
83762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
83862306a36Sopenharmony_ci	},
83962306a36Sopenharmony_ci};
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_edpaux_clk[] = {
84262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
84362306a36Sopenharmony_ci	{ }
84462306a36Sopenharmony_ci};
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_cistatic struct clk_rcg2 edpaux_clk_src = {
84762306a36Sopenharmony_ci	.cmd_rcgr = 0x20e0,
84862306a36Sopenharmony_ci	.hid_width = 5,
84962306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
85062306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_edpaux_clk,
85162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
85262306a36Sopenharmony_ci		.name = "edpaux_clk_src",
85362306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
85462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
85562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85662306a36Sopenharmony_ci	},
85762306a36Sopenharmony_ci};
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_edplink_clk[] = {
86062306a36Sopenharmony_ci	F(135000000, P_EDPLINK, 2, 0, 0),
86162306a36Sopenharmony_ci	F(270000000, P_EDPLINK, 11, 0, 0),
86262306a36Sopenharmony_ci	{ }
86362306a36Sopenharmony_ci};
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_cistatic struct clk_rcg2 edplink_clk_src = {
86662306a36Sopenharmony_ci	.cmd_rcgr = 0x20c0,
86762306a36Sopenharmony_ci	.hid_width = 5,
86862306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
86962306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_edplink_clk,
87062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
87162306a36Sopenharmony_ci		.name = "edplink_clk_src",
87262306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsi_hdmi_edp_gpll0,
87362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsi_hdmi_edp_gpll0),
87462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
87562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
87662306a36Sopenharmony_ci	},
87762306a36Sopenharmony_ci};
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_cistatic struct freq_tbl edp_pixel_freq_tbl[] = {
88062306a36Sopenharmony_ci	{ .src = P_EDPVCO },
88162306a36Sopenharmony_ci	{ }
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_cistatic struct clk_rcg2 edppixel_clk_src = {
88562306a36Sopenharmony_ci	.cmd_rcgr = 0x20a0,
88662306a36Sopenharmony_ci	.mnd_width = 8,
88762306a36Sopenharmony_ci	.hid_width = 5,
88862306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsi_hdmi_edp_map,
88962306a36Sopenharmony_ci	.freq_tbl = edp_pixel_freq_tbl,
89062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
89162306a36Sopenharmony_ci		.name = "edppixel_clk_src",
89262306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsi_hdmi_edp,
89362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsi_hdmi_edp),
89462306a36Sopenharmony_ci		.ops = &clk_edp_pixel_ops,
89562306a36Sopenharmony_ci	},
89662306a36Sopenharmony_ci};
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
89962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
90062306a36Sopenharmony_ci	{ }
90162306a36Sopenharmony_ci};
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_cistatic struct clk_rcg2 esc0_clk_src = {
90462306a36Sopenharmony_ci	.cmd_rcgr = 0x2160,
90562306a36Sopenharmony_ci	.hid_width = 5,
90662306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
90762306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_esc0_1_clk,
90862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90962306a36Sopenharmony_ci		.name = "esc0_clk_src",
91062306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsibyte_hdmi_edp_gpll0,
91162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsibyte_hdmi_edp_gpll0),
91262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
91362306a36Sopenharmony_ci	},
91462306a36Sopenharmony_ci};
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_cistatic struct clk_rcg2 esc1_clk_src = {
91762306a36Sopenharmony_ci	.cmd_rcgr = 0x2180,
91862306a36Sopenharmony_ci	.hid_width = 5,
91962306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
92062306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_esc0_1_clk,
92162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92262306a36Sopenharmony_ci		.name = "esc1_clk_src",
92362306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsibyte_hdmi_edp_gpll0,
92462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsibyte_hdmi_edp_gpll0),
92562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
92662306a36Sopenharmony_ci	},
92762306a36Sopenharmony_ci};
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_cistatic struct freq_tbl extpclk_freq_tbl[] = {
93062306a36Sopenharmony_ci	{ .src = P_HDMIPLL },
93162306a36Sopenharmony_ci	{ }
93262306a36Sopenharmony_ci};
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_cistatic struct clk_rcg2 extpclk_clk_src = {
93562306a36Sopenharmony_ci	.cmd_rcgr = 0x2060,
93662306a36Sopenharmony_ci	.hid_width = 5,
93762306a36Sopenharmony_ci	.parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
93862306a36Sopenharmony_ci	.freq_tbl = extpclk_freq_tbl,
93962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
94062306a36Sopenharmony_ci		.name = "extpclk_clk_src",
94162306a36Sopenharmony_ci		.parent_data = mmcc_xo_dsi_hdmi_edp_gpll0,
94262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_dsi_hdmi_edp_gpll0),
94362306a36Sopenharmony_ci		.ops = &clk_byte_ops,
94462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
94562306a36Sopenharmony_ci	},
94662306a36Sopenharmony_ci};
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_hdmi_clk[] = {
94962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
95062306a36Sopenharmony_ci	{ }
95162306a36Sopenharmony_ci};
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_cistatic struct clk_rcg2 hdmi_clk_src = {
95462306a36Sopenharmony_ci	.cmd_rcgr = 0x2100,
95562306a36Sopenharmony_ci	.hid_width = 5,
95662306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
95762306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_hdmi_clk,
95862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95962306a36Sopenharmony_ci		.name = "hdmi_clk_src",
96062306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
96162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
96262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
96362306a36Sopenharmony_ci	},
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_cistatic struct freq_tbl ftbl_mdss_vsync_clk[] = {
96762306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
96862306a36Sopenharmony_ci	{ }
96962306a36Sopenharmony_ci};
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_cistatic struct clk_rcg2 vsync_clk_src = {
97262306a36Sopenharmony_ci	.cmd_rcgr = 0x2080,
97362306a36Sopenharmony_ci	.hid_width = 5,
97462306a36Sopenharmony_ci	.parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
97562306a36Sopenharmony_ci	.freq_tbl = ftbl_mdss_vsync_clk,
97662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97762306a36Sopenharmony_ci		.name = "vsync_clk_src",
97862306a36Sopenharmony_ci		.parent_data = mmcc_xo_mmpll0_mmpll1_gpll0,
97962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll1_gpll0),
98062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
98162306a36Sopenharmony_ci	},
98262306a36Sopenharmony_ci};
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_cistatic struct clk_branch camss_cci_cci_ahb_clk = {
98562306a36Sopenharmony_ci	.halt_reg = 0x3348,
98662306a36Sopenharmony_ci	.clkr = {
98762306a36Sopenharmony_ci		.enable_reg = 0x3348,
98862306a36Sopenharmony_ci		.enable_mask = BIT(0),
98962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99062306a36Sopenharmony_ci			.name = "camss_cci_cci_ahb_clk",
99162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
99262306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
99362306a36Sopenharmony_ci			},
99462306a36Sopenharmony_ci			.num_parents = 1,
99562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
99662306a36Sopenharmony_ci		},
99762306a36Sopenharmony_ci	},
99862306a36Sopenharmony_ci};
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_cistatic struct clk_branch camss_cci_cci_clk = {
100162306a36Sopenharmony_ci	.halt_reg = 0x3344,
100262306a36Sopenharmony_ci	.clkr = {
100362306a36Sopenharmony_ci		.enable_reg = 0x3344,
100462306a36Sopenharmony_ci		.enable_mask = BIT(0),
100562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
100662306a36Sopenharmony_ci			.name = "camss_cci_cci_clk",
100762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
100862306a36Sopenharmony_ci				&cci_clk_src.clkr.hw
100962306a36Sopenharmony_ci			},
101062306a36Sopenharmony_ci			.num_parents = 1,
101162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
101262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
101362306a36Sopenharmony_ci		},
101462306a36Sopenharmony_ci	},
101562306a36Sopenharmony_ci};
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_cistatic struct clk_branch camss_csi0_ahb_clk = {
101862306a36Sopenharmony_ci	.halt_reg = 0x30bc,
101962306a36Sopenharmony_ci	.clkr = {
102062306a36Sopenharmony_ci		.enable_reg = 0x30bc,
102162306a36Sopenharmony_ci		.enable_mask = BIT(0),
102262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102362306a36Sopenharmony_ci			.name = "camss_csi0_ahb_clk",
102462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
102562306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
102662306a36Sopenharmony_ci			},
102762306a36Sopenharmony_ci			.num_parents = 1,
102862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
102962306a36Sopenharmony_ci		},
103062306a36Sopenharmony_ci	},
103162306a36Sopenharmony_ci};
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_cistatic struct clk_branch camss_csi0_clk = {
103462306a36Sopenharmony_ci	.halt_reg = 0x30b4,
103562306a36Sopenharmony_ci	.clkr = {
103662306a36Sopenharmony_ci		.enable_reg = 0x30b4,
103762306a36Sopenharmony_ci		.enable_mask = BIT(0),
103862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
103962306a36Sopenharmony_ci			.name = "camss_csi0_clk",
104062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
104162306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw
104262306a36Sopenharmony_ci			},
104362306a36Sopenharmony_ci			.num_parents = 1,
104462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
104562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
104662306a36Sopenharmony_ci		},
104762306a36Sopenharmony_ci	},
104862306a36Sopenharmony_ci};
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_cistatic struct clk_branch camss_csi0phy_clk = {
105162306a36Sopenharmony_ci	.halt_reg = 0x30c4,
105262306a36Sopenharmony_ci	.clkr = {
105362306a36Sopenharmony_ci		.enable_reg = 0x30c4,
105462306a36Sopenharmony_ci		.enable_mask = BIT(0),
105562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
105662306a36Sopenharmony_ci			.name = "camss_csi0phy_clk",
105762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
105862306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw
105962306a36Sopenharmony_ci			},
106062306a36Sopenharmony_ci			.num_parents = 1,
106162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
106262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
106362306a36Sopenharmony_ci		},
106462306a36Sopenharmony_ci	},
106562306a36Sopenharmony_ci};
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_cistatic struct clk_branch camss_csi0pix_clk = {
106862306a36Sopenharmony_ci	.halt_reg = 0x30e4,
106962306a36Sopenharmony_ci	.clkr = {
107062306a36Sopenharmony_ci		.enable_reg = 0x30e4,
107162306a36Sopenharmony_ci		.enable_mask = BIT(0),
107262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
107362306a36Sopenharmony_ci			.name = "camss_csi0pix_clk",
107462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
107562306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw
107662306a36Sopenharmony_ci			},
107762306a36Sopenharmony_ci			.num_parents = 1,
107862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
107962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108062306a36Sopenharmony_ci		},
108162306a36Sopenharmony_ci	},
108262306a36Sopenharmony_ci};
108362306a36Sopenharmony_ci
108462306a36Sopenharmony_cistatic struct clk_branch camss_csi0rdi_clk = {
108562306a36Sopenharmony_ci	.halt_reg = 0x30d4,
108662306a36Sopenharmony_ci	.clkr = {
108762306a36Sopenharmony_ci		.enable_reg = 0x30d4,
108862306a36Sopenharmony_ci		.enable_mask = BIT(0),
108962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109062306a36Sopenharmony_ci			.name = "camss_csi0rdi_clk",
109162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
109262306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw
109362306a36Sopenharmony_ci			},
109462306a36Sopenharmony_ci			.num_parents = 1,
109562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
109662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
109762306a36Sopenharmony_ci		},
109862306a36Sopenharmony_ci	},
109962306a36Sopenharmony_ci};
110062306a36Sopenharmony_ci
110162306a36Sopenharmony_cistatic struct clk_branch camss_csi1_ahb_clk = {
110262306a36Sopenharmony_ci	.halt_reg = 0x3128,
110362306a36Sopenharmony_ci	.clkr = {
110462306a36Sopenharmony_ci		.enable_reg = 0x3128,
110562306a36Sopenharmony_ci		.enable_mask = BIT(0),
110662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
110762306a36Sopenharmony_ci			.name = "camss_csi1_ahb_clk",
110862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
110962306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
111062306a36Sopenharmony_ci			},
111162306a36Sopenharmony_ci			.num_parents = 1,
111262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
111362306a36Sopenharmony_ci		},
111462306a36Sopenharmony_ci	},
111562306a36Sopenharmony_ci};
111662306a36Sopenharmony_ci
111762306a36Sopenharmony_cistatic struct clk_branch camss_csi1_clk = {
111862306a36Sopenharmony_ci	.halt_reg = 0x3124,
111962306a36Sopenharmony_ci	.clkr = {
112062306a36Sopenharmony_ci		.enable_reg = 0x3124,
112162306a36Sopenharmony_ci		.enable_mask = BIT(0),
112262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
112362306a36Sopenharmony_ci			.name = "camss_csi1_clk",
112462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
112562306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw
112662306a36Sopenharmony_ci			},
112762306a36Sopenharmony_ci			.num_parents = 1,
112862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113062306a36Sopenharmony_ci		},
113162306a36Sopenharmony_ci	},
113262306a36Sopenharmony_ci};
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_cistatic struct clk_branch camss_csi1phy_clk = {
113562306a36Sopenharmony_ci	.halt_reg = 0x3134,
113662306a36Sopenharmony_ci	.clkr = {
113762306a36Sopenharmony_ci		.enable_reg = 0x3134,
113862306a36Sopenharmony_ci		.enable_mask = BIT(0),
113962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114062306a36Sopenharmony_ci			.name = "camss_csi1phy_clk",
114162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
114262306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw
114362306a36Sopenharmony_ci			},
114462306a36Sopenharmony_ci			.num_parents = 1,
114562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
114662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
114762306a36Sopenharmony_ci		},
114862306a36Sopenharmony_ci	},
114962306a36Sopenharmony_ci};
115062306a36Sopenharmony_ci
115162306a36Sopenharmony_cistatic struct clk_branch camss_csi1pix_clk = {
115262306a36Sopenharmony_ci	.halt_reg = 0x3154,
115362306a36Sopenharmony_ci	.clkr = {
115462306a36Sopenharmony_ci		.enable_reg = 0x3154,
115562306a36Sopenharmony_ci		.enable_mask = BIT(0),
115662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
115762306a36Sopenharmony_ci			.name = "camss_csi1pix_clk",
115862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
115962306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw
116062306a36Sopenharmony_ci			},
116162306a36Sopenharmony_ci			.num_parents = 1,
116262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
116362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116462306a36Sopenharmony_ci		},
116562306a36Sopenharmony_ci	},
116662306a36Sopenharmony_ci};
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_cistatic struct clk_branch camss_csi1rdi_clk = {
116962306a36Sopenharmony_ci	.halt_reg = 0x3144,
117062306a36Sopenharmony_ci	.clkr = {
117162306a36Sopenharmony_ci		.enable_reg = 0x3144,
117262306a36Sopenharmony_ci		.enable_mask = BIT(0),
117362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117462306a36Sopenharmony_ci			.name = "camss_csi1rdi_clk",
117562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
117662306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw
117762306a36Sopenharmony_ci			},
117862306a36Sopenharmony_ci			.num_parents = 1,
117962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118162306a36Sopenharmony_ci		},
118262306a36Sopenharmony_ci	},
118362306a36Sopenharmony_ci};
118462306a36Sopenharmony_ci
118562306a36Sopenharmony_cistatic struct clk_branch camss_csi2_ahb_clk = {
118662306a36Sopenharmony_ci	.halt_reg = 0x3188,
118762306a36Sopenharmony_ci	.clkr = {
118862306a36Sopenharmony_ci		.enable_reg = 0x3188,
118962306a36Sopenharmony_ci		.enable_mask = BIT(0),
119062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119162306a36Sopenharmony_ci			.name = "camss_csi2_ahb_clk",
119262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
119362306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
119462306a36Sopenharmony_ci			},
119562306a36Sopenharmony_ci			.num_parents = 1,
119662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119762306a36Sopenharmony_ci		},
119862306a36Sopenharmony_ci	},
119962306a36Sopenharmony_ci};
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_cistatic struct clk_branch camss_csi2_clk = {
120262306a36Sopenharmony_ci	.halt_reg = 0x3184,
120362306a36Sopenharmony_ci	.clkr = {
120462306a36Sopenharmony_ci		.enable_reg = 0x3184,
120562306a36Sopenharmony_ci		.enable_mask = BIT(0),
120662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120762306a36Sopenharmony_ci			.name = "camss_csi2_clk",
120862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
120962306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw
121062306a36Sopenharmony_ci			},
121162306a36Sopenharmony_ci			.num_parents = 1,
121262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121462306a36Sopenharmony_ci		},
121562306a36Sopenharmony_ci	},
121662306a36Sopenharmony_ci};
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_cistatic struct clk_branch camss_csi2phy_clk = {
121962306a36Sopenharmony_ci	.halt_reg = 0x3194,
122062306a36Sopenharmony_ci	.clkr = {
122162306a36Sopenharmony_ci		.enable_reg = 0x3194,
122262306a36Sopenharmony_ci		.enable_mask = BIT(0),
122362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122462306a36Sopenharmony_ci			.name = "camss_csi2phy_clk",
122562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
122662306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw
122762306a36Sopenharmony_ci			},
122862306a36Sopenharmony_ci			.num_parents = 1,
122962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123162306a36Sopenharmony_ci		},
123262306a36Sopenharmony_ci	},
123362306a36Sopenharmony_ci};
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_cistatic struct clk_branch camss_csi2pix_clk = {
123662306a36Sopenharmony_ci	.halt_reg = 0x31b4,
123762306a36Sopenharmony_ci	.clkr = {
123862306a36Sopenharmony_ci		.enable_reg = 0x31b4,
123962306a36Sopenharmony_ci		.enable_mask = BIT(0),
124062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124162306a36Sopenharmony_ci			.name = "camss_csi2pix_clk",
124262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
124362306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw
124462306a36Sopenharmony_ci			},
124562306a36Sopenharmony_ci			.num_parents = 1,
124662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124862306a36Sopenharmony_ci		},
124962306a36Sopenharmony_ci	},
125062306a36Sopenharmony_ci};
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_cistatic struct clk_branch camss_csi2rdi_clk = {
125362306a36Sopenharmony_ci	.halt_reg = 0x31a4,
125462306a36Sopenharmony_ci	.clkr = {
125562306a36Sopenharmony_ci		.enable_reg = 0x31a4,
125662306a36Sopenharmony_ci		.enable_mask = BIT(0),
125762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125862306a36Sopenharmony_ci			.name = "camss_csi2rdi_clk",
125962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
126062306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw
126162306a36Sopenharmony_ci			},
126262306a36Sopenharmony_ci			.num_parents = 1,
126362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
126462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126562306a36Sopenharmony_ci		},
126662306a36Sopenharmony_ci	},
126762306a36Sopenharmony_ci};
126862306a36Sopenharmony_ci
126962306a36Sopenharmony_cistatic struct clk_branch camss_csi3_ahb_clk = {
127062306a36Sopenharmony_ci	.halt_reg = 0x31e8,
127162306a36Sopenharmony_ci	.clkr = {
127262306a36Sopenharmony_ci		.enable_reg = 0x31e8,
127362306a36Sopenharmony_ci		.enable_mask = BIT(0),
127462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127562306a36Sopenharmony_ci			.name = "camss_csi3_ahb_clk",
127662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
127762306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
127862306a36Sopenharmony_ci			},
127962306a36Sopenharmony_ci			.num_parents = 1,
128062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128162306a36Sopenharmony_ci		},
128262306a36Sopenharmony_ci	},
128362306a36Sopenharmony_ci};
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_cistatic struct clk_branch camss_csi3_clk = {
128662306a36Sopenharmony_ci	.halt_reg = 0x31e4,
128762306a36Sopenharmony_ci	.clkr = {
128862306a36Sopenharmony_ci		.enable_reg = 0x31e4,
128962306a36Sopenharmony_ci		.enable_mask = BIT(0),
129062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129162306a36Sopenharmony_ci			.name = "camss_csi3_clk",
129262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
129362306a36Sopenharmony_ci				&csi3_clk_src.clkr.hw
129462306a36Sopenharmony_ci			},
129562306a36Sopenharmony_ci			.num_parents = 1,
129662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129862306a36Sopenharmony_ci		},
129962306a36Sopenharmony_ci	},
130062306a36Sopenharmony_ci};
130162306a36Sopenharmony_ci
130262306a36Sopenharmony_cistatic struct clk_branch camss_csi3phy_clk = {
130362306a36Sopenharmony_ci	.halt_reg = 0x31f4,
130462306a36Sopenharmony_ci	.clkr = {
130562306a36Sopenharmony_ci		.enable_reg = 0x31f4,
130662306a36Sopenharmony_ci		.enable_mask = BIT(0),
130762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130862306a36Sopenharmony_ci			.name = "camss_csi3phy_clk",
130962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
131062306a36Sopenharmony_ci				&csi3_clk_src.clkr.hw
131162306a36Sopenharmony_ci			},
131262306a36Sopenharmony_ci			.num_parents = 1,
131362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
131462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131562306a36Sopenharmony_ci		},
131662306a36Sopenharmony_ci	},
131762306a36Sopenharmony_ci};
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_cistatic struct clk_branch camss_csi3pix_clk = {
132062306a36Sopenharmony_ci	.halt_reg = 0x3214,
132162306a36Sopenharmony_ci	.clkr = {
132262306a36Sopenharmony_ci		.enable_reg = 0x3214,
132362306a36Sopenharmony_ci		.enable_mask = BIT(0),
132462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132562306a36Sopenharmony_ci			.name = "camss_csi3pix_clk",
132662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
132762306a36Sopenharmony_ci				&csi3_clk_src.clkr.hw
132862306a36Sopenharmony_ci			},
132962306a36Sopenharmony_ci			.num_parents = 1,
133062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
133162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133262306a36Sopenharmony_ci		},
133362306a36Sopenharmony_ci	},
133462306a36Sopenharmony_ci};
133562306a36Sopenharmony_ci
133662306a36Sopenharmony_cistatic struct clk_branch camss_csi3rdi_clk = {
133762306a36Sopenharmony_ci	.halt_reg = 0x3204,
133862306a36Sopenharmony_ci	.clkr = {
133962306a36Sopenharmony_ci		.enable_reg = 0x3204,
134062306a36Sopenharmony_ci		.enable_mask = BIT(0),
134162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134262306a36Sopenharmony_ci			.name = "camss_csi3rdi_clk",
134362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
134462306a36Sopenharmony_ci				&csi3_clk_src.clkr.hw
134562306a36Sopenharmony_ci			},
134662306a36Sopenharmony_ci			.num_parents = 1,
134762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134962306a36Sopenharmony_ci		},
135062306a36Sopenharmony_ci	},
135162306a36Sopenharmony_ci};
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_cistatic struct clk_branch camss_csi_vfe0_clk = {
135462306a36Sopenharmony_ci	.halt_reg = 0x3704,
135562306a36Sopenharmony_ci	.clkr = {
135662306a36Sopenharmony_ci		.enable_reg = 0x3704,
135762306a36Sopenharmony_ci		.enable_mask = BIT(0),
135862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135962306a36Sopenharmony_ci			.name = "camss_csi_vfe0_clk",
136062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
136162306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw
136262306a36Sopenharmony_ci			},
136362306a36Sopenharmony_ci			.num_parents = 1,
136462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136662306a36Sopenharmony_ci		},
136762306a36Sopenharmony_ci	},
136862306a36Sopenharmony_ci};
136962306a36Sopenharmony_ci
137062306a36Sopenharmony_cistatic struct clk_branch camss_csi_vfe1_clk = {
137162306a36Sopenharmony_ci	.halt_reg = 0x3714,
137262306a36Sopenharmony_ci	.clkr = {
137362306a36Sopenharmony_ci		.enable_reg = 0x3714,
137462306a36Sopenharmony_ci		.enable_mask = BIT(0),
137562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137662306a36Sopenharmony_ci			.name = "camss_csi_vfe1_clk",
137762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137862306a36Sopenharmony_ci				&vfe1_clk_src.clkr.hw
137962306a36Sopenharmony_ci			},
138062306a36Sopenharmony_ci			.num_parents = 1,
138162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
138262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138362306a36Sopenharmony_ci		},
138462306a36Sopenharmony_ci	},
138562306a36Sopenharmony_ci};
138662306a36Sopenharmony_ci
138762306a36Sopenharmony_cistatic struct clk_branch camss_gp0_clk = {
138862306a36Sopenharmony_ci	.halt_reg = 0x3444,
138962306a36Sopenharmony_ci	.clkr = {
139062306a36Sopenharmony_ci		.enable_reg = 0x3444,
139162306a36Sopenharmony_ci		.enable_mask = BIT(0),
139262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139362306a36Sopenharmony_ci			.name = "camss_gp0_clk",
139462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
139562306a36Sopenharmony_ci				&camss_gp0_clk_src.clkr.hw
139662306a36Sopenharmony_ci			},
139762306a36Sopenharmony_ci			.num_parents = 1,
139862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140062306a36Sopenharmony_ci		},
140162306a36Sopenharmony_ci	},
140262306a36Sopenharmony_ci};
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_cistatic struct clk_branch camss_gp1_clk = {
140562306a36Sopenharmony_ci	.halt_reg = 0x3474,
140662306a36Sopenharmony_ci	.clkr = {
140762306a36Sopenharmony_ci		.enable_reg = 0x3474,
140862306a36Sopenharmony_ci		.enable_mask = BIT(0),
140962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141062306a36Sopenharmony_ci			.name = "camss_gp1_clk",
141162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
141262306a36Sopenharmony_ci				&camss_gp1_clk_src.clkr.hw
141362306a36Sopenharmony_ci			},
141462306a36Sopenharmony_ci			.num_parents = 1,
141562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141762306a36Sopenharmony_ci		},
141862306a36Sopenharmony_ci	},
141962306a36Sopenharmony_ci};
142062306a36Sopenharmony_ci
142162306a36Sopenharmony_cistatic struct clk_branch camss_ispif_ahb_clk = {
142262306a36Sopenharmony_ci	.halt_reg = 0x3224,
142362306a36Sopenharmony_ci	.clkr = {
142462306a36Sopenharmony_ci		.enable_reg = 0x3224,
142562306a36Sopenharmony_ci		.enable_mask = BIT(0),
142662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142762306a36Sopenharmony_ci			.name = "camss_ispif_ahb_clk",
142862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142962306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
143062306a36Sopenharmony_ci			},
143162306a36Sopenharmony_ci			.num_parents = 1,
143262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143362306a36Sopenharmony_ci		},
143462306a36Sopenharmony_ci	},
143562306a36Sopenharmony_ci};
143662306a36Sopenharmony_ci
143762306a36Sopenharmony_cistatic struct clk_branch camss_jpeg_jpeg0_clk = {
143862306a36Sopenharmony_ci	.halt_reg = 0x35a8,
143962306a36Sopenharmony_ci	.clkr = {
144062306a36Sopenharmony_ci		.enable_reg = 0x35a8,
144162306a36Sopenharmony_ci		.enable_mask = BIT(0),
144262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144362306a36Sopenharmony_ci			.name = "camss_jpeg_jpeg0_clk",
144462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
144562306a36Sopenharmony_ci				&jpeg0_clk_src.clkr.hw
144662306a36Sopenharmony_ci			},
144762306a36Sopenharmony_ci			.num_parents = 1,
144862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145062306a36Sopenharmony_ci		},
145162306a36Sopenharmony_ci	},
145262306a36Sopenharmony_ci};
145362306a36Sopenharmony_ci
145462306a36Sopenharmony_cistatic struct clk_branch camss_jpeg_jpeg1_clk = {
145562306a36Sopenharmony_ci	.halt_reg = 0x35ac,
145662306a36Sopenharmony_ci	.clkr = {
145762306a36Sopenharmony_ci		.enable_reg = 0x35ac,
145862306a36Sopenharmony_ci		.enable_mask = BIT(0),
145962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146062306a36Sopenharmony_ci			.name = "camss_jpeg_jpeg1_clk",
146162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
146262306a36Sopenharmony_ci				&jpeg1_clk_src.clkr.hw
146362306a36Sopenharmony_ci			},
146462306a36Sopenharmony_ci			.num_parents = 1,
146562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146762306a36Sopenharmony_ci		},
146862306a36Sopenharmony_ci	},
146962306a36Sopenharmony_ci};
147062306a36Sopenharmony_ci
147162306a36Sopenharmony_cistatic struct clk_branch camss_jpeg_jpeg2_clk = {
147262306a36Sopenharmony_ci	.halt_reg = 0x35b0,
147362306a36Sopenharmony_ci	.clkr = {
147462306a36Sopenharmony_ci		.enable_reg = 0x35b0,
147562306a36Sopenharmony_ci		.enable_mask = BIT(0),
147662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147762306a36Sopenharmony_ci			.name = "camss_jpeg_jpeg2_clk",
147862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147962306a36Sopenharmony_ci				&jpeg2_clk_src.clkr.hw
148062306a36Sopenharmony_ci			},
148162306a36Sopenharmony_ci			.num_parents = 1,
148262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148462306a36Sopenharmony_ci		},
148562306a36Sopenharmony_ci	},
148662306a36Sopenharmony_ci};
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_cistatic struct clk_branch camss_jpeg_jpeg_ahb_clk = {
148962306a36Sopenharmony_ci	.halt_reg = 0x35b4,
149062306a36Sopenharmony_ci	.clkr = {
149162306a36Sopenharmony_ci		.enable_reg = 0x35b4,
149262306a36Sopenharmony_ci		.enable_mask = BIT(0),
149362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149462306a36Sopenharmony_ci			.name = "camss_jpeg_jpeg_ahb_clk",
149562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149662306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
149762306a36Sopenharmony_ci			},
149862306a36Sopenharmony_ci			.num_parents = 1,
149962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150062306a36Sopenharmony_ci		},
150162306a36Sopenharmony_ci	},
150262306a36Sopenharmony_ci};
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_cistatic struct clk_branch camss_jpeg_jpeg_axi_clk = {
150562306a36Sopenharmony_ci	.halt_reg = 0x35b8,
150662306a36Sopenharmony_ci	.clkr = {
150762306a36Sopenharmony_ci		.enable_reg = 0x35b8,
150862306a36Sopenharmony_ci		.enable_mask = BIT(0),
150962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151062306a36Sopenharmony_ci			.name = "camss_jpeg_jpeg_axi_clk",
151162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
151262306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
151362306a36Sopenharmony_ci			},
151462306a36Sopenharmony_ci			.num_parents = 1,
151562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151662306a36Sopenharmony_ci		},
151762306a36Sopenharmony_ci	},
151862306a36Sopenharmony_ci};
151962306a36Sopenharmony_ci
152062306a36Sopenharmony_cistatic struct clk_branch camss_jpeg_jpeg_ocmemnoc_clk = {
152162306a36Sopenharmony_ci	.halt_reg = 0x35bc,
152262306a36Sopenharmony_ci	.clkr = {
152362306a36Sopenharmony_ci		.enable_reg = 0x35bc,
152462306a36Sopenharmony_ci		.enable_mask = BIT(0),
152562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152662306a36Sopenharmony_ci			.name = "camss_jpeg_jpeg_ocmemnoc_clk",
152762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
152862306a36Sopenharmony_ci				&ocmemnoc_clk_src.clkr.hw
152962306a36Sopenharmony_ci			},
153062306a36Sopenharmony_ci			.num_parents = 1,
153162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153362306a36Sopenharmony_ci		},
153462306a36Sopenharmony_ci	},
153562306a36Sopenharmony_ci};
153662306a36Sopenharmony_ci
153762306a36Sopenharmony_cistatic struct clk_branch camss_mclk0_clk = {
153862306a36Sopenharmony_ci	.halt_reg = 0x3384,
153962306a36Sopenharmony_ci	.clkr = {
154062306a36Sopenharmony_ci		.enable_reg = 0x3384,
154162306a36Sopenharmony_ci		.enable_mask = BIT(0),
154262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154362306a36Sopenharmony_ci			.name = "camss_mclk0_clk",
154462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
154562306a36Sopenharmony_ci				&mclk0_clk_src.clkr.hw
154662306a36Sopenharmony_ci			},
154762306a36Sopenharmony_ci			.num_parents = 1,
154862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155062306a36Sopenharmony_ci		},
155162306a36Sopenharmony_ci	},
155262306a36Sopenharmony_ci};
155362306a36Sopenharmony_ci
155462306a36Sopenharmony_cistatic struct clk_branch camss_mclk1_clk = {
155562306a36Sopenharmony_ci	.halt_reg = 0x33b4,
155662306a36Sopenharmony_ci	.clkr = {
155762306a36Sopenharmony_ci		.enable_reg = 0x33b4,
155862306a36Sopenharmony_ci		.enable_mask = BIT(0),
155962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156062306a36Sopenharmony_ci			.name = "camss_mclk1_clk",
156162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
156262306a36Sopenharmony_ci				&mclk1_clk_src.clkr.hw
156362306a36Sopenharmony_ci			},
156462306a36Sopenharmony_ci			.num_parents = 1,
156562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156762306a36Sopenharmony_ci		},
156862306a36Sopenharmony_ci	},
156962306a36Sopenharmony_ci};
157062306a36Sopenharmony_ci
157162306a36Sopenharmony_cistatic struct clk_branch camss_mclk2_clk = {
157262306a36Sopenharmony_ci	.halt_reg = 0x33e4,
157362306a36Sopenharmony_ci	.clkr = {
157462306a36Sopenharmony_ci		.enable_reg = 0x33e4,
157562306a36Sopenharmony_ci		.enable_mask = BIT(0),
157662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157762306a36Sopenharmony_ci			.name = "camss_mclk2_clk",
157862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157962306a36Sopenharmony_ci				&mclk2_clk_src.clkr.hw
158062306a36Sopenharmony_ci			},
158162306a36Sopenharmony_ci			.num_parents = 1,
158262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
158362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158462306a36Sopenharmony_ci		},
158562306a36Sopenharmony_ci	},
158662306a36Sopenharmony_ci};
158762306a36Sopenharmony_ci
158862306a36Sopenharmony_cistatic struct clk_branch camss_mclk3_clk = {
158962306a36Sopenharmony_ci	.halt_reg = 0x3414,
159062306a36Sopenharmony_ci	.clkr = {
159162306a36Sopenharmony_ci		.enable_reg = 0x3414,
159262306a36Sopenharmony_ci		.enable_mask = BIT(0),
159362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159462306a36Sopenharmony_ci			.name = "camss_mclk3_clk",
159562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159662306a36Sopenharmony_ci				&mclk3_clk_src.clkr.hw
159762306a36Sopenharmony_ci			},
159862306a36Sopenharmony_ci			.num_parents = 1,
159962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160162306a36Sopenharmony_ci		},
160262306a36Sopenharmony_ci	},
160362306a36Sopenharmony_ci};
160462306a36Sopenharmony_ci
160562306a36Sopenharmony_cistatic struct clk_branch camss_micro_ahb_clk = {
160662306a36Sopenharmony_ci	.halt_reg = 0x3494,
160762306a36Sopenharmony_ci	.clkr = {
160862306a36Sopenharmony_ci		.enable_reg = 0x3494,
160962306a36Sopenharmony_ci		.enable_mask = BIT(0),
161062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161162306a36Sopenharmony_ci			.name = "camss_micro_ahb_clk",
161262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
161362306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
161462306a36Sopenharmony_ci			},
161562306a36Sopenharmony_ci			.num_parents = 1,
161662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161762306a36Sopenharmony_ci		},
161862306a36Sopenharmony_ci	},
161962306a36Sopenharmony_ci};
162062306a36Sopenharmony_ci
162162306a36Sopenharmony_cistatic struct clk_branch camss_phy0_csi0phytimer_clk = {
162262306a36Sopenharmony_ci	.halt_reg = 0x3024,
162362306a36Sopenharmony_ci	.clkr = {
162462306a36Sopenharmony_ci		.enable_reg = 0x3024,
162562306a36Sopenharmony_ci		.enable_mask = BIT(0),
162662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162762306a36Sopenharmony_ci			.name = "camss_phy0_csi0phytimer_clk",
162862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
162962306a36Sopenharmony_ci				&csi0phytimer_clk_src.clkr.hw
163062306a36Sopenharmony_ci			},
163162306a36Sopenharmony_ci			.num_parents = 1,
163262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163462306a36Sopenharmony_ci		},
163562306a36Sopenharmony_ci	},
163662306a36Sopenharmony_ci};
163762306a36Sopenharmony_ci
163862306a36Sopenharmony_cistatic struct clk_branch camss_phy1_csi1phytimer_clk = {
163962306a36Sopenharmony_ci	.halt_reg = 0x3054,
164062306a36Sopenharmony_ci	.clkr = {
164162306a36Sopenharmony_ci		.enable_reg = 0x3054,
164262306a36Sopenharmony_ci		.enable_mask = BIT(0),
164362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164462306a36Sopenharmony_ci			.name = "camss_phy1_csi1phytimer_clk",
164562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164662306a36Sopenharmony_ci				&csi1phytimer_clk_src.clkr.hw
164762306a36Sopenharmony_ci			},
164862306a36Sopenharmony_ci			.num_parents = 1,
164962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
165062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165162306a36Sopenharmony_ci		},
165262306a36Sopenharmony_ci	},
165362306a36Sopenharmony_ci};
165462306a36Sopenharmony_ci
165562306a36Sopenharmony_cistatic struct clk_branch camss_phy2_csi2phytimer_clk = {
165662306a36Sopenharmony_ci	.halt_reg = 0x3084,
165762306a36Sopenharmony_ci	.clkr = {
165862306a36Sopenharmony_ci		.enable_reg = 0x3084,
165962306a36Sopenharmony_ci		.enable_mask = BIT(0),
166062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166162306a36Sopenharmony_ci			.name = "camss_phy2_csi2phytimer_clk",
166262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
166362306a36Sopenharmony_ci				&csi2phytimer_clk_src.clkr.hw
166462306a36Sopenharmony_ci			},
166562306a36Sopenharmony_ci			.num_parents = 1,
166662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166862306a36Sopenharmony_ci		},
166962306a36Sopenharmony_ci	},
167062306a36Sopenharmony_ci};
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_cistatic struct clk_branch camss_top_ahb_clk = {
167362306a36Sopenharmony_ci	.halt_reg = 0x3484,
167462306a36Sopenharmony_ci	.clkr = {
167562306a36Sopenharmony_ci		.enable_reg = 0x3484,
167662306a36Sopenharmony_ci		.enable_mask = BIT(0),
167762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167862306a36Sopenharmony_ci			.name = "camss_top_ahb_clk",
167962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
168062306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
168162306a36Sopenharmony_ci			},
168262306a36Sopenharmony_ci			.num_parents = 1,
168362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168462306a36Sopenharmony_ci		},
168562306a36Sopenharmony_ci	},
168662306a36Sopenharmony_ci};
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_cistatic struct clk_branch camss_vfe_cpp_ahb_clk = {
168962306a36Sopenharmony_ci	.halt_reg = 0x36b4,
169062306a36Sopenharmony_ci	.clkr = {
169162306a36Sopenharmony_ci		.enable_reg = 0x36b4,
169262306a36Sopenharmony_ci		.enable_mask = BIT(0),
169362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169462306a36Sopenharmony_ci			.name = "camss_vfe_cpp_ahb_clk",
169562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
169662306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
169762306a36Sopenharmony_ci			},
169862306a36Sopenharmony_ci			.num_parents = 1,
169962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170062306a36Sopenharmony_ci		},
170162306a36Sopenharmony_ci	},
170262306a36Sopenharmony_ci};
170362306a36Sopenharmony_ci
170462306a36Sopenharmony_cistatic struct clk_branch camss_vfe_cpp_clk = {
170562306a36Sopenharmony_ci	.halt_reg = 0x36b0,
170662306a36Sopenharmony_ci	.clkr = {
170762306a36Sopenharmony_ci		.enable_reg = 0x36b0,
170862306a36Sopenharmony_ci		.enable_mask = BIT(0),
170962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171062306a36Sopenharmony_ci			.name = "camss_vfe_cpp_clk",
171162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171262306a36Sopenharmony_ci				&cpp_clk_src.clkr.hw
171362306a36Sopenharmony_ci			},
171462306a36Sopenharmony_ci			.num_parents = 1,
171562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171762306a36Sopenharmony_ci		},
171862306a36Sopenharmony_ci	},
171962306a36Sopenharmony_ci};
172062306a36Sopenharmony_ci
172162306a36Sopenharmony_cistatic struct clk_branch camss_vfe_vfe0_clk = {
172262306a36Sopenharmony_ci	.halt_reg = 0x36a8,
172362306a36Sopenharmony_ci	.clkr = {
172462306a36Sopenharmony_ci		.enable_reg = 0x36a8,
172562306a36Sopenharmony_ci		.enable_mask = BIT(0),
172662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172762306a36Sopenharmony_ci			.name = "camss_vfe_vfe0_clk",
172862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
172962306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw
173062306a36Sopenharmony_ci			},
173162306a36Sopenharmony_ci			.num_parents = 1,
173262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173462306a36Sopenharmony_ci		},
173562306a36Sopenharmony_ci	},
173662306a36Sopenharmony_ci};
173762306a36Sopenharmony_ci
173862306a36Sopenharmony_cistatic struct clk_branch camss_vfe_vfe1_clk = {
173962306a36Sopenharmony_ci	.halt_reg = 0x36ac,
174062306a36Sopenharmony_ci	.clkr = {
174162306a36Sopenharmony_ci		.enable_reg = 0x36ac,
174262306a36Sopenharmony_ci		.enable_mask = BIT(0),
174362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174462306a36Sopenharmony_ci			.name = "camss_vfe_vfe1_clk",
174562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
174662306a36Sopenharmony_ci				&vfe1_clk_src.clkr.hw
174762306a36Sopenharmony_ci			},
174862306a36Sopenharmony_ci			.num_parents = 1,
174962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175162306a36Sopenharmony_ci		},
175262306a36Sopenharmony_ci	},
175362306a36Sopenharmony_ci};
175462306a36Sopenharmony_ci
175562306a36Sopenharmony_cistatic struct clk_branch camss_vfe_vfe_ahb_clk = {
175662306a36Sopenharmony_ci	.halt_reg = 0x36b8,
175762306a36Sopenharmony_ci	.clkr = {
175862306a36Sopenharmony_ci		.enable_reg = 0x36b8,
175962306a36Sopenharmony_ci		.enable_mask = BIT(0),
176062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176162306a36Sopenharmony_ci			.name = "camss_vfe_vfe_ahb_clk",
176262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
176362306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
176462306a36Sopenharmony_ci			},
176562306a36Sopenharmony_ci			.num_parents = 1,
176662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176762306a36Sopenharmony_ci		},
176862306a36Sopenharmony_ci	},
176962306a36Sopenharmony_ci};
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_cistatic struct clk_branch camss_vfe_vfe_axi_clk = {
177262306a36Sopenharmony_ci	.halt_reg = 0x36bc,
177362306a36Sopenharmony_ci	.clkr = {
177462306a36Sopenharmony_ci		.enable_reg = 0x36bc,
177562306a36Sopenharmony_ci		.enable_mask = BIT(0),
177662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177762306a36Sopenharmony_ci			.name = "camss_vfe_vfe_axi_clk",
177862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
177962306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
178062306a36Sopenharmony_ci			},
178162306a36Sopenharmony_ci			.num_parents = 1,
178262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178362306a36Sopenharmony_ci		},
178462306a36Sopenharmony_ci	},
178562306a36Sopenharmony_ci};
178662306a36Sopenharmony_ci
178762306a36Sopenharmony_cistatic struct clk_branch camss_vfe_vfe_ocmemnoc_clk = {
178862306a36Sopenharmony_ci	.halt_reg = 0x36c0,
178962306a36Sopenharmony_ci	.clkr = {
179062306a36Sopenharmony_ci		.enable_reg = 0x36c0,
179162306a36Sopenharmony_ci		.enable_mask = BIT(0),
179262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179362306a36Sopenharmony_ci			.name = "camss_vfe_vfe_ocmemnoc_clk",
179462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179562306a36Sopenharmony_ci				&ocmemnoc_clk_src.clkr.hw
179662306a36Sopenharmony_ci			},
179762306a36Sopenharmony_ci			.num_parents = 1,
179862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180062306a36Sopenharmony_ci		},
180162306a36Sopenharmony_ci	},
180262306a36Sopenharmony_ci};
180362306a36Sopenharmony_ci
180462306a36Sopenharmony_cistatic struct clk_branch mdss_ahb_clk = {
180562306a36Sopenharmony_ci	.halt_reg = 0x2308,
180662306a36Sopenharmony_ci	.clkr = {
180762306a36Sopenharmony_ci		.enable_reg = 0x2308,
180862306a36Sopenharmony_ci		.enable_mask = BIT(0),
180962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181062306a36Sopenharmony_ci			.name = "mdss_ahb_clk",
181162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
181262306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
181362306a36Sopenharmony_ci			},
181462306a36Sopenharmony_ci			.num_parents = 1,
181562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181662306a36Sopenharmony_ci		},
181762306a36Sopenharmony_ci	},
181862306a36Sopenharmony_ci};
181962306a36Sopenharmony_ci
182062306a36Sopenharmony_cistatic struct clk_branch mdss_axi_clk = {
182162306a36Sopenharmony_ci	.halt_reg = 0x2310,
182262306a36Sopenharmony_ci	.clkr = {
182362306a36Sopenharmony_ci		.enable_reg = 0x2310,
182462306a36Sopenharmony_ci		.enable_mask = BIT(0),
182562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182662306a36Sopenharmony_ci			.name = "mdss_axi_clk",
182762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
182862306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
182962306a36Sopenharmony_ci			},
183062306a36Sopenharmony_ci			.num_parents = 1,
183162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
183262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183362306a36Sopenharmony_ci		},
183462306a36Sopenharmony_ci	},
183562306a36Sopenharmony_ci};
183662306a36Sopenharmony_ci
183762306a36Sopenharmony_cistatic struct clk_branch mdss_byte0_clk = {
183862306a36Sopenharmony_ci	.halt_reg = 0x233c,
183962306a36Sopenharmony_ci	.clkr = {
184062306a36Sopenharmony_ci		.enable_reg = 0x233c,
184162306a36Sopenharmony_ci		.enable_mask = BIT(0),
184262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184362306a36Sopenharmony_ci			.name = "mdss_byte0_clk",
184462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
184562306a36Sopenharmony_ci				&byte0_clk_src.clkr.hw
184662306a36Sopenharmony_ci			},
184762306a36Sopenharmony_ci			.num_parents = 1,
184862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185062306a36Sopenharmony_ci		},
185162306a36Sopenharmony_ci	},
185262306a36Sopenharmony_ci};
185362306a36Sopenharmony_ci
185462306a36Sopenharmony_cistatic struct clk_branch mdss_byte1_clk = {
185562306a36Sopenharmony_ci	.halt_reg = 0x2340,
185662306a36Sopenharmony_ci	.clkr = {
185762306a36Sopenharmony_ci		.enable_reg = 0x2340,
185862306a36Sopenharmony_ci		.enable_mask = BIT(0),
185962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186062306a36Sopenharmony_ci			.name = "mdss_byte1_clk",
186162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
186262306a36Sopenharmony_ci				&byte1_clk_src.clkr.hw
186362306a36Sopenharmony_ci			},
186462306a36Sopenharmony_ci			.num_parents = 1,
186562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186762306a36Sopenharmony_ci		},
186862306a36Sopenharmony_ci	},
186962306a36Sopenharmony_ci};
187062306a36Sopenharmony_ci
187162306a36Sopenharmony_cistatic struct clk_branch mdss_edpaux_clk = {
187262306a36Sopenharmony_ci	.halt_reg = 0x2334,
187362306a36Sopenharmony_ci	.clkr = {
187462306a36Sopenharmony_ci		.enable_reg = 0x2334,
187562306a36Sopenharmony_ci		.enable_mask = BIT(0),
187662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187762306a36Sopenharmony_ci			.name = "mdss_edpaux_clk",
187862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
187962306a36Sopenharmony_ci				&edpaux_clk_src.clkr.hw
188062306a36Sopenharmony_ci			},
188162306a36Sopenharmony_ci			.num_parents = 1,
188262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188462306a36Sopenharmony_ci		},
188562306a36Sopenharmony_ci	},
188662306a36Sopenharmony_ci};
188762306a36Sopenharmony_ci
188862306a36Sopenharmony_cistatic struct clk_branch mdss_edplink_clk = {
188962306a36Sopenharmony_ci	.halt_reg = 0x2330,
189062306a36Sopenharmony_ci	.clkr = {
189162306a36Sopenharmony_ci		.enable_reg = 0x2330,
189262306a36Sopenharmony_ci		.enable_mask = BIT(0),
189362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189462306a36Sopenharmony_ci			.name = "mdss_edplink_clk",
189562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
189662306a36Sopenharmony_ci				&edplink_clk_src.clkr.hw
189762306a36Sopenharmony_ci			},
189862306a36Sopenharmony_ci			.num_parents = 1,
189962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190162306a36Sopenharmony_ci		},
190262306a36Sopenharmony_ci	},
190362306a36Sopenharmony_ci};
190462306a36Sopenharmony_ci
190562306a36Sopenharmony_cistatic struct clk_branch mdss_edppixel_clk = {
190662306a36Sopenharmony_ci	.halt_reg = 0x232c,
190762306a36Sopenharmony_ci	.clkr = {
190862306a36Sopenharmony_ci		.enable_reg = 0x232c,
190962306a36Sopenharmony_ci		.enable_mask = BIT(0),
191062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191162306a36Sopenharmony_ci			.name = "mdss_edppixel_clk",
191262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
191362306a36Sopenharmony_ci				&edppixel_clk_src.clkr.hw
191462306a36Sopenharmony_ci			},
191562306a36Sopenharmony_ci			.num_parents = 1,
191662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191862306a36Sopenharmony_ci		},
191962306a36Sopenharmony_ci	},
192062306a36Sopenharmony_ci};
192162306a36Sopenharmony_ci
192262306a36Sopenharmony_cistatic struct clk_branch mdss_esc0_clk = {
192362306a36Sopenharmony_ci	.halt_reg = 0x2344,
192462306a36Sopenharmony_ci	.clkr = {
192562306a36Sopenharmony_ci		.enable_reg = 0x2344,
192662306a36Sopenharmony_ci		.enable_mask = BIT(0),
192762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192862306a36Sopenharmony_ci			.name = "mdss_esc0_clk",
192962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193062306a36Sopenharmony_ci				&esc0_clk_src.clkr.hw
193162306a36Sopenharmony_ci			},
193262306a36Sopenharmony_ci			.num_parents = 1,
193362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193562306a36Sopenharmony_ci		},
193662306a36Sopenharmony_ci	},
193762306a36Sopenharmony_ci};
193862306a36Sopenharmony_ci
193962306a36Sopenharmony_cistatic struct clk_branch mdss_esc1_clk = {
194062306a36Sopenharmony_ci	.halt_reg = 0x2348,
194162306a36Sopenharmony_ci	.clkr = {
194262306a36Sopenharmony_ci		.enable_reg = 0x2348,
194362306a36Sopenharmony_ci		.enable_mask = BIT(0),
194462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194562306a36Sopenharmony_ci			.name = "mdss_esc1_clk",
194662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
194762306a36Sopenharmony_ci				&esc1_clk_src.clkr.hw
194862306a36Sopenharmony_ci			},
194962306a36Sopenharmony_ci			.num_parents = 1,
195062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195262306a36Sopenharmony_ci		},
195362306a36Sopenharmony_ci	},
195462306a36Sopenharmony_ci};
195562306a36Sopenharmony_ci
195662306a36Sopenharmony_cistatic struct clk_branch mdss_extpclk_clk = {
195762306a36Sopenharmony_ci	.halt_reg = 0x2324,
195862306a36Sopenharmony_ci	.clkr = {
195962306a36Sopenharmony_ci		.enable_reg = 0x2324,
196062306a36Sopenharmony_ci		.enable_mask = BIT(0),
196162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196262306a36Sopenharmony_ci			.name = "mdss_extpclk_clk",
196362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
196462306a36Sopenharmony_ci				&extpclk_clk_src.clkr.hw
196562306a36Sopenharmony_ci			},
196662306a36Sopenharmony_ci			.num_parents = 1,
196762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196962306a36Sopenharmony_ci		},
197062306a36Sopenharmony_ci	},
197162306a36Sopenharmony_ci};
197262306a36Sopenharmony_ci
197362306a36Sopenharmony_cistatic struct clk_branch mdss_hdmi_ahb_clk = {
197462306a36Sopenharmony_ci	.halt_reg = 0x230c,
197562306a36Sopenharmony_ci	.clkr = {
197662306a36Sopenharmony_ci		.enable_reg = 0x230c,
197762306a36Sopenharmony_ci		.enable_mask = BIT(0),
197862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197962306a36Sopenharmony_ci			.name = "mdss_hdmi_ahb_clk",
198062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
198162306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
198262306a36Sopenharmony_ci			},
198362306a36Sopenharmony_ci			.num_parents = 1,
198462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198562306a36Sopenharmony_ci		},
198662306a36Sopenharmony_ci	},
198762306a36Sopenharmony_ci};
198862306a36Sopenharmony_ci
198962306a36Sopenharmony_cistatic struct clk_branch mdss_hdmi_clk = {
199062306a36Sopenharmony_ci	.halt_reg = 0x2338,
199162306a36Sopenharmony_ci	.clkr = {
199262306a36Sopenharmony_ci		.enable_reg = 0x2338,
199362306a36Sopenharmony_ci		.enable_mask = BIT(0),
199462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199562306a36Sopenharmony_ci			.name = "mdss_hdmi_clk",
199662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
199762306a36Sopenharmony_ci				&hdmi_clk_src.clkr.hw
199862306a36Sopenharmony_ci			},
199962306a36Sopenharmony_ci			.num_parents = 1,
200062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200262306a36Sopenharmony_ci		},
200362306a36Sopenharmony_ci	},
200462306a36Sopenharmony_ci};
200562306a36Sopenharmony_ci
200662306a36Sopenharmony_cistatic struct clk_branch mdss_mdp_clk = {
200762306a36Sopenharmony_ci	.halt_reg = 0x231c,
200862306a36Sopenharmony_ci	.clkr = {
200962306a36Sopenharmony_ci		.enable_reg = 0x231c,
201062306a36Sopenharmony_ci		.enable_mask = BIT(0),
201162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
201262306a36Sopenharmony_ci			.name = "mdss_mdp_clk",
201362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
201462306a36Sopenharmony_ci				&mdp_clk_src.clkr.hw
201562306a36Sopenharmony_ci			},
201662306a36Sopenharmony_ci			.num_parents = 1,
201762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201962306a36Sopenharmony_ci		},
202062306a36Sopenharmony_ci	},
202162306a36Sopenharmony_ci};
202262306a36Sopenharmony_ci
202362306a36Sopenharmony_cistatic struct clk_branch mdss_mdp_lut_clk = {
202462306a36Sopenharmony_ci	.halt_reg = 0x2320,
202562306a36Sopenharmony_ci	.clkr = {
202662306a36Sopenharmony_ci		.enable_reg = 0x2320,
202762306a36Sopenharmony_ci		.enable_mask = BIT(0),
202862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202962306a36Sopenharmony_ci			.name = "mdss_mdp_lut_clk",
203062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
203162306a36Sopenharmony_ci				&mdp_clk_src.clkr.hw
203262306a36Sopenharmony_ci			},
203362306a36Sopenharmony_ci			.num_parents = 1,
203462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203662306a36Sopenharmony_ci		},
203762306a36Sopenharmony_ci	},
203862306a36Sopenharmony_ci};
203962306a36Sopenharmony_ci
204062306a36Sopenharmony_cistatic struct clk_branch mdss_pclk0_clk = {
204162306a36Sopenharmony_ci	.halt_reg = 0x2314,
204262306a36Sopenharmony_ci	.clkr = {
204362306a36Sopenharmony_ci		.enable_reg = 0x2314,
204462306a36Sopenharmony_ci		.enable_mask = BIT(0),
204562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204662306a36Sopenharmony_ci			.name = "mdss_pclk0_clk",
204762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
204862306a36Sopenharmony_ci				&pclk0_clk_src.clkr.hw
204962306a36Sopenharmony_ci			},
205062306a36Sopenharmony_ci			.num_parents = 1,
205162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
205262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205362306a36Sopenharmony_ci		},
205462306a36Sopenharmony_ci	},
205562306a36Sopenharmony_ci};
205662306a36Sopenharmony_ci
205762306a36Sopenharmony_cistatic struct clk_branch mdss_pclk1_clk = {
205862306a36Sopenharmony_ci	.halt_reg = 0x2318,
205962306a36Sopenharmony_ci	.clkr = {
206062306a36Sopenharmony_ci		.enable_reg = 0x2318,
206162306a36Sopenharmony_ci		.enable_mask = BIT(0),
206262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206362306a36Sopenharmony_ci			.name = "mdss_pclk1_clk",
206462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
206562306a36Sopenharmony_ci				&pclk1_clk_src.clkr.hw
206662306a36Sopenharmony_ci			},
206762306a36Sopenharmony_ci			.num_parents = 1,
206862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207062306a36Sopenharmony_ci		},
207162306a36Sopenharmony_ci	},
207262306a36Sopenharmony_ci};
207362306a36Sopenharmony_ci
207462306a36Sopenharmony_cistatic struct clk_branch mdss_vsync_clk = {
207562306a36Sopenharmony_ci	.halt_reg = 0x2328,
207662306a36Sopenharmony_ci	.clkr = {
207762306a36Sopenharmony_ci		.enable_reg = 0x2328,
207862306a36Sopenharmony_ci		.enable_mask = BIT(0),
207962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208062306a36Sopenharmony_ci			.name = "mdss_vsync_clk",
208162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
208262306a36Sopenharmony_ci				&vsync_clk_src.clkr.hw
208362306a36Sopenharmony_ci			},
208462306a36Sopenharmony_ci			.num_parents = 1,
208562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208762306a36Sopenharmony_ci		},
208862306a36Sopenharmony_ci	},
208962306a36Sopenharmony_ci};
209062306a36Sopenharmony_ci
209162306a36Sopenharmony_cistatic struct clk_branch mmss_misc_ahb_clk = {
209262306a36Sopenharmony_ci	.halt_reg = 0x502c,
209362306a36Sopenharmony_ci	.clkr = {
209462306a36Sopenharmony_ci		.enable_reg = 0x502c,
209562306a36Sopenharmony_ci		.enable_mask = BIT(0),
209662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209762306a36Sopenharmony_ci			.name = "mmss_misc_ahb_clk",
209862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
209962306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
210062306a36Sopenharmony_ci			},
210162306a36Sopenharmony_ci			.num_parents = 1,
210262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210362306a36Sopenharmony_ci		},
210462306a36Sopenharmony_ci	},
210562306a36Sopenharmony_ci};
210662306a36Sopenharmony_ci
210762306a36Sopenharmony_cistatic struct clk_branch mmss_mmssnoc_ahb_clk = {
210862306a36Sopenharmony_ci	.halt_reg = 0x5024,
210962306a36Sopenharmony_ci	.clkr = {
211062306a36Sopenharmony_ci		.enable_reg = 0x5024,
211162306a36Sopenharmony_ci		.enable_mask = BIT(0),
211262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211362306a36Sopenharmony_ci			.name = "mmss_mmssnoc_ahb_clk",
211462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
211562306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
211662306a36Sopenharmony_ci			},
211762306a36Sopenharmony_ci			.num_parents = 1,
211862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211962306a36Sopenharmony_ci			.flags = CLK_IGNORE_UNUSED,
212062306a36Sopenharmony_ci		},
212162306a36Sopenharmony_ci	},
212262306a36Sopenharmony_ci};
212362306a36Sopenharmony_ci
212462306a36Sopenharmony_cistatic struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
212562306a36Sopenharmony_ci	.halt_reg = 0x5028,
212662306a36Sopenharmony_ci	.clkr = {
212762306a36Sopenharmony_ci		.enable_reg = 0x5028,
212862306a36Sopenharmony_ci		.enable_mask = BIT(0),
212962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213062306a36Sopenharmony_ci			.name = "mmss_mmssnoc_bto_ahb_clk",
213162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
213262306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
213362306a36Sopenharmony_ci			},
213462306a36Sopenharmony_ci			.num_parents = 1,
213562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213662306a36Sopenharmony_ci			.flags = CLK_IGNORE_UNUSED,
213762306a36Sopenharmony_ci		},
213862306a36Sopenharmony_ci	},
213962306a36Sopenharmony_ci};
214062306a36Sopenharmony_ci
214162306a36Sopenharmony_cistatic struct clk_branch mmss_mmssnoc_axi_clk = {
214262306a36Sopenharmony_ci	.halt_reg = 0x506c,
214362306a36Sopenharmony_ci	.clkr = {
214462306a36Sopenharmony_ci		.enable_reg = 0x506c,
214562306a36Sopenharmony_ci		.enable_mask = BIT(0),
214662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214762306a36Sopenharmony_ci			.name = "mmss_mmssnoc_axi_clk",
214862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214962306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
215062306a36Sopenharmony_ci			},
215162306a36Sopenharmony_ci			.num_parents = 1,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
215362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215462306a36Sopenharmony_ci		},
215562306a36Sopenharmony_ci	},
215662306a36Sopenharmony_ci};
215762306a36Sopenharmony_ci
215862306a36Sopenharmony_cistatic struct clk_branch mmss_s0_axi_clk = {
215962306a36Sopenharmony_ci	.halt_reg = 0x5064,
216062306a36Sopenharmony_ci	.clkr = {
216162306a36Sopenharmony_ci		.enable_reg = 0x5064,
216262306a36Sopenharmony_ci		.enable_mask = BIT(0),
216362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216462306a36Sopenharmony_ci			.name = "mmss_s0_axi_clk",
216562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216662306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
216762306a36Sopenharmony_ci			},
216862306a36Sopenharmony_ci			.num_parents = 1,
216962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217062306a36Sopenharmony_ci			.flags = CLK_IGNORE_UNUSED,
217162306a36Sopenharmony_ci		},
217262306a36Sopenharmony_ci	},
217362306a36Sopenharmony_ci};
217462306a36Sopenharmony_ci
217562306a36Sopenharmony_cistatic struct clk_branch ocmemcx_ahb_clk = {
217662306a36Sopenharmony_ci	.halt_reg = 0x405c,
217762306a36Sopenharmony_ci	.clkr = {
217862306a36Sopenharmony_ci		.enable_reg = 0x405c,
217962306a36Sopenharmony_ci		.enable_mask = BIT(0),
218062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218162306a36Sopenharmony_ci			.name = "ocmemcx_ahb_clk",
218262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
218362306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
218462306a36Sopenharmony_ci			},
218562306a36Sopenharmony_ci			.num_parents = 1,
218662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218762306a36Sopenharmony_ci		},
218862306a36Sopenharmony_ci	},
218962306a36Sopenharmony_ci};
219062306a36Sopenharmony_ci
219162306a36Sopenharmony_cistatic struct clk_branch ocmemcx_ocmemnoc_clk = {
219262306a36Sopenharmony_ci	.halt_reg = 0x4058,
219362306a36Sopenharmony_ci	.clkr = {
219462306a36Sopenharmony_ci		.enable_reg = 0x4058,
219562306a36Sopenharmony_ci		.enable_mask = BIT(0),
219662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219762306a36Sopenharmony_ci			.name = "ocmemcx_ocmemnoc_clk",
219862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
219962306a36Sopenharmony_ci				&ocmemnoc_clk_src.clkr.hw
220062306a36Sopenharmony_ci			},
220162306a36Sopenharmony_ci			.num_parents = 1,
220262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220462306a36Sopenharmony_ci		},
220562306a36Sopenharmony_ci	},
220662306a36Sopenharmony_ci};
220762306a36Sopenharmony_ci
220862306a36Sopenharmony_cistatic struct clk_branch ocmemnoc_clk = {
220962306a36Sopenharmony_ci	.halt_reg = 0x50b4,
221062306a36Sopenharmony_ci	.clkr = {
221162306a36Sopenharmony_ci		.enable_reg = 0x50b4,
221262306a36Sopenharmony_ci		.enable_mask = BIT(0),
221362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
221462306a36Sopenharmony_ci			.name = "ocmemnoc_clk",
221562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
221662306a36Sopenharmony_ci				&ocmemnoc_clk_src.clkr.hw
221762306a36Sopenharmony_ci			},
221862306a36Sopenharmony_ci			.num_parents = 1,
221962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222162306a36Sopenharmony_ci		},
222262306a36Sopenharmony_ci	},
222362306a36Sopenharmony_ci};
222462306a36Sopenharmony_ci
222562306a36Sopenharmony_cistatic struct clk_branch oxili_gfx3d_clk = {
222662306a36Sopenharmony_ci	.halt_reg = 0x4028,
222762306a36Sopenharmony_ci	.clkr = {
222862306a36Sopenharmony_ci		.enable_reg = 0x4028,
222962306a36Sopenharmony_ci		.enable_mask = BIT(0),
223062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223162306a36Sopenharmony_ci			.name = "oxili_gfx3d_clk",
223262306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data[]){
223362306a36Sopenharmony_ci				{ .fw_name = "gfx3d_clk_src", .name = "gfx3d_clk_src" },
223462306a36Sopenharmony_ci			},
223562306a36Sopenharmony_ci			.num_parents = 1,
223662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223862306a36Sopenharmony_ci		},
223962306a36Sopenharmony_ci	},
224062306a36Sopenharmony_ci};
224162306a36Sopenharmony_ci
224262306a36Sopenharmony_cistatic struct clk_branch oxilicx_ahb_clk = {
224362306a36Sopenharmony_ci	.halt_reg = 0x403c,
224462306a36Sopenharmony_ci	.clkr = {
224562306a36Sopenharmony_ci		.enable_reg = 0x403c,
224662306a36Sopenharmony_ci		.enable_mask = BIT(0),
224762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224862306a36Sopenharmony_ci			.name = "oxilicx_ahb_clk",
224962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
225062306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
225162306a36Sopenharmony_ci			},
225262306a36Sopenharmony_ci			.num_parents = 1,
225362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225462306a36Sopenharmony_ci		},
225562306a36Sopenharmony_ci	},
225662306a36Sopenharmony_ci};
225762306a36Sopenharmony_ci
225862306a36Sopenharmony_cistatic struct clk_branch oxilicx_axi_clk = {
225962306a36Sopenharmony_ci	.halt_reg = 0x4038,
226062306a36Sopenharmony_ci	.clkr = {
226162306a36Sopenharmony_ci		.enable_reg = 0x4038,
226262306a36Sopenharmony_ci		.enable_mask = BIT(0),
226362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
226462306a36Sopenharmony_ci			.name = "oxilicx_axi_clk",
226562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
226662306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
226762306a36Sopenharmony_ci			},
226862306a36Sopenharmony_ci			.num_parents = 1,
226962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227062306a36Sopenharmony_ci		},
227162306a36Sopenharmony_ci	},
227262306a36Sopenharmony_ci};
227362306a36Sopenharmony_ci
227462306a36Sopenharmony_cistatic struct clk_branch venus0_ahb_clk = {
227562306a36Sopenharmony_ci	.halt_reg = 0x1030,
227662306a36Sopenharmony_ci	.clkr = {
227762306a36Sopenharmony_ci		.enable_reg = 0x1030,
227862306a36Sopenharmony_ci		.enable_mask = BIT(0),
227962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
228062306a36Sopenharmony_ci			.name = "venus0_ahb_clk",
228162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
228262306a36Sopenharmony_ci				&mmss_ahb_clk_src.clkr.hw
228362306a36Sopenharmony_ci			},
228462306a36Sopenharmony_ci			.num_parents = 1,
228562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228662306a36Sopenharmony_ci		},
228762306a36Sopenharmony_ci	},
228862306a36Sopenharmony_ci};
228962306a36Sopenharmony_ci
229062306a36Sopenharmony_cistatic struct clk_branch venus0_axi_clk = {
229162306a36Sopenharmony_ci	.halt_reg = 0x1034,
229262306a36Sopenharmony_ci	.clkr = {
229362306a36Sopenharmony_ci		.enable_reg = 0x1034,
229462306a36Sopenharmony_ci		.enable_mask = BIT(0),
229562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229662306a36Sopenharmony_ci			.name = "venus0_axi_clk",
229762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
229862306a36Sopenharmony_ci				&mmss_axi_clk_src.clkr.hw
229962306a36Sopenharmony_ci			},
230062306a36Sopenharmony_ci			.num_parents = 1,
230162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230262306a36Sopenharmony_ci		},
230362306a36Sopenharmony_ci	},
230462306a36Sopenharmony_ci};
230562306a36Sopenharmony_ci
230662306a36Sopenharmony_cistatic struct clk_branch venus0_ocmemnoc_clk = {
230762306a36Sopenharmony_ci	.halt_reg = 0x1038,
230862306a36Sopenharmony_ci	.clkr = {
230962306a36Sopenharmony_ci		.enable_reg = 0x1038,
231062306a36Sopenharmony_ci		.enable_mask = BIT(0),
231162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
231262306a36Sopenharmony_ci			.name = "venus0_ocmemnoc_clk",
231362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
231462306a36Sopenharmony_ci				&ocmemnoc_clk_src.clkr.hw
231562306a36Sopenharmony_ci			},
231662306a36Sopenharmony_ci			.num_parents = 1,
231762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231962306a36Sopenharmony_ci		},
232062306a36Sopenharmony_ci	},
232162306a36Sopenharmony_ci};
232262306a36Sopenharmony_ci
232362306a36Sopenharmony_cistatic struct clk_branch venus0_vcodec0_clk = {
232462306a36Sopenharmony_ci	.halt_reg = 0x1028,
232562306a36Sopenharmony_ci	.clkr = {
232662306a36Sopenharmony_ci		.enable_reg = 0x1028,
232762306a36Sopenharmony_ci		.enable_mask = BIT(0),
232862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232962306a36Sopenharmony_ci			.name = "venus0_vcodec0_clk",
233062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
233162306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw
233262306a36Sopenharmony_ci			},
233362306a36Sopenharmony_ci			.num_parents = 1,
233462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233662306a36Sopenharmony_ci		},
233762306a36Sopenharmony_ci	},
233862306a36Sopenharmony_ci};
233962306a36Sopenharmony_ci
234062306a36Sopenharmony_cistatic const struct pll_config mmpll1_config = {
234162306a36Sopenharmony_ci	.l = 60,
234262306a36Sopenharmony_ci	.m = 25,
234362306a36Sopenharmony_ci	.n = 32,
234462306a36Sopenharmony_ci	.vco_val = 0x0,
234562306a36Sopenharmony_ci	.vco_mask = 0x3 << 20,
234662306a36Sopenharmony_ci	.pre_div_val = 0x0,
234762306a36Sopenharmony_ci	.pre_div_mask = 0x7 << 12,
234862306a36Sopenharmony_ci	.post_div_val = 0x0,
234962306a36Sopenharmony_ci	.post_div_mask = 0x3 << 8,
235062306a36Sopenharmony_ci	.mn_ena_mask = BIT(24),
235162306a36Sopenharmony_ci	.main_output_mask = BIT(0),
235262306a36Sopenharmony_ci};
235362306a36Sopenharmony_ci
235462306a36Sopenharmony_cistatic struct pll_config mmpll3_config = {
235562306a36Sopenharmony_ci	.l = 48,
235662306a36Sopenharmony_ci	.m = 7,
235762306a36Sopenharmony_ci	.n = 16,
235862306a36Sopenharmony_ci	.vco_val = 0x0,
235962306a36Sopenharmony_ci	.vco_mask = 0x3 << 20,
236062306a36Sopenharmony_ci	.pre_div_val = 0x0,
236162306a36Sopenharmony_ci	.pre_div_mask = 0x7 << 12,
236262306a36Sopenharmony_ci	.post_div_val = 0x0,
236362306a36Sopenharmony_ci	.post_div_mask = 0x3 << 8,
236462306a36Sopenharmony_ci	.mn_ena_mask = BIT(24),
236562306a36Sopenharmony_ci	.main_output_mask = BIT(0),
236662306a36Sopenharmony_ci	.aux_output_mask = BIT(1),
236762306a36Sopenharmony_ci};
236862306a36Sopenharmony_ci
236962306a36Sopenharmony_cistatic struct gdsc venus0_gdsc = {
237062306a36Sopenharmony_ci	.gdscr = 0x1024,
237162306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x1028 },
237262306a36Sopenharmony_ci	.cxc_count = 1,
237362306a36Sopenharmony_ci	.resets = (unsigned int []){ VENUS0_RESET },
237462306a36Sopenharmony_ci	.reset_count = 1,
237562306a36Sopenharmony_ci	.pd = {
237662306a36Sopenharmony_ci		.name = "venus0",
237762306a36Sopenharmony_ci	},
237862306a36Sopenharmony_ci	.pwrsts = PWRSTS_ON,
237962306a36Sopenharmony_ci};
238062306a36Sopenharmony_ci
238162306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
238262306a36Sopenharmony_ci	.gdscr = 0x2304,
238362306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x231c, 0x2320 },
238462306a36Sopenharmony_ci	.cxc_count = 2,
238562306a36Sopenharmony_ci	.pd = {
238662306a36Sopenharmony_ci		.name = "mdss",
238762306a36Sopenharmony_ci	},
238862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
238962306a36Sopenharmony_ci};
239062306a36Sopenharmony_ci
239162306a36Sopenharmony_cistatic struct gdsc camss_jpeg_gdsc = {
239262306a36Sopenharmony_ci	.gdscr = 0x35a4,
239362306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x35a8, 0x35ac, 0x35b0 },
239462306a36Sopenharmony_ci	.cxc_count = 3,
239562306a36Sopenharmony_ci	.pd = {
239662306a36Sopenharmony_ci		.name = "camss_jpeg",
239762306a36Sopenharmony_ci	},
239862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
239962306a36Sopenharmony_ci};
240062306a36Sopenharmony_ci
240162306a36Sopenharmony_cistatic struct gdsc camss_vfe_gdsc = {
240262306a36Sopenharmony_ci	.gdscr = 0x36a4,
240362306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x3704, 0x3714, 0x36b0 },
240462306a36Sopenharmony_ci	.cxc_count = 5,
240562306a36Sopenharmony_ci	.pd = {
240662306a36Sopenharmony_ci		.name = "camss_vfe",
240762306a36Sopenharmony_ci	},
240862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
240962306a36Sopenharmony_ci};
241062306a36Sopenharmony_ci
241162306a36Sopenharmony_cistatic struct gdsc oxili_gdsc = {
241262306a36Sopenharmony_ci	.gdscr = 0x4024,
241362306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4028 },
241462306a36Sopenharmony_ci	.cxc_count = 1,
241562306a36Sopenharmony_ci	.pd = {
241662306a36Sopenharmony_ci		.name = "oxili",
241762306a36Sopenharmony_ci	},
241862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
241962306a36Sopenharmony_ci};
242062306a36Sopenharmony_ci
242162306a36Sopenharmony_cistatic struct gdsc oxilicx_gdsc = {
242262306a36Sopenharmony_ci	.gdscr = 0x4034,
242362306a36Sopenharmony_ci	.pd = {
242462306a36Sopenharmony_ci		.name = "oxilicx",
242562306a36Sopenharmony_ci	},
242662306a36Sopenharmony_ci	.parent = &oxili_gdsc.pd,
242762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
242862306a36Sopenharmony_ci};
242962306a36Sopenharmony_ci
243062306a36Sopenharmony_cistatic struct gdsc oxili_cx_gdsc_msm8226 = {
243162306a36Sopenharmony_ci	.gdscr = 0x4034,
243262306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4028 },
243362306a36Sopenharmony_ci	.cxc_count = 1,
243462306a36Sopenharmony_ci	.pd = {
243562306a36Sopenharmony_ci		.name = "oxili_cx",
243662306a36Sopenharmony_ci	},
243762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
243862306a36Sopenharmony_ci};
243962306a36Sopenharmony_ci
244062306a36Sopenharmony_cistatic struct clk_regmap *mmcc_msm8226_clocks[] = {
244162306a36Sopenharmony_ci	[MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
244262306a36Sopenharmony_ci	[MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
244362306a36Sopenharmony_ci	[MMPLL0] = &mmpll0.clkr,
244462306a36Sopenharmony_ci	[MMPLL0_VOTE] = &mmpll0_vote,
244562306a36Sopenharmony_ci	[MMPLL1] = &mmpll1.clkr,
244662306a36Sopenharmony_ci	[MMPLL1_VOTE] = &mmpll1_vote,
244762306a36Sopenharmony_ci	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
244862306a36Sopenharmony_ci	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
244962306a36Sopenharmony_ci	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
245062306a36Sopenharmony_ci	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
245162306a36Sopenharmony_ci	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
245262306a36Sopenharmony_ci	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
245362306a36Sopenharmony_ci	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
245462306a36Sopenharmony_ci	[CCI_CLK_SRC] = &cci_clk_src.clkr,
245562306a36Sopenharmony_ci	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
245662306a36Sopenharmony_ci	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
245762306a36Sopenharmony_ci	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
245862306a36Sopenharmony_ci	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
245962306a36Sopenharmony_ci	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
246062306a36Sopenharmony_ci	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
246162306a36Sopenharmony_ci	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
246262306a36Sopenharmony_ci	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
246362306a36Sopenharmony_ci	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
246462306a36Sopenharmony_ci	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
246562306a36Sopenharmony_ci	[CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
246662306a36Sopenharmony_ci	[CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
246762306a36Sopenharmony_ci	[CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
246862306a36Sopenharmony_ci	[CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
246962306a36Sopenharmony_ci	[CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
247062306a36Sopenharmony_ci	[CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
247162306a36Sopenharmony_ci	[CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
247262306a36Sopenharmony_ci	[CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
247362306a36Sopenharmony_ci	[CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
247462306a36Sopenharmony_ci	[CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
247562306a36Sopenharmony_ci	[CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
247662306a36Sopenharmony_ci	[CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
247762306a36Sopenharmony_ci	[CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
247862306a36Sopenharmony_ci	[CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
247962306a36Sopenharmony_ci	[CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
248062306a36Sopenharmony_ci	[CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
248162306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
248262306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
248362306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
248462306a36Sopenharmony_ci	[CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
248562306a36Sopenharmony_ci	[CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
248662306a36Sopenharmony_ci	[CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
248762306a36Sopenharmony_ci	[CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
248862306a36Sopenharmony_ci	[CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
248962306a36Sopenharmony_ci	[CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
249062306a36Sopenharmony_ci	[CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
249162306a36Sopenharmony_ci	[CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
249262306a36Sopenharmony_ci	[CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
249362306a36Sopenharmony_ci	[CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
249462306a36Sopenharmony_ci	[CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
249562306a36Sopenharmony_ci	[MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
249662306a36Sopenharmony_ci	[MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
249762306a36Sopenharmony_ci	[MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
249862306a36Sopenharmony_ci	[MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
249962306a36Sopenharmony_ci	[MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
250062306a36Sopenharmony_ci	[MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
250162306a36Sopenharmony_ci	[MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
250262306a36Sopenharmony_ci	[MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
250362306a36Sopenharmony_ci	[MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
250462306a36Sopenharmony_ci	[MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
250562306a36Sopenharmony_ci	[MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
250662306a36Sopenharmony_ci	[MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
250762306a36Sopenharmony_ci	[MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
250862306a36Sopenharmony_ci	[OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
250962306a36Sopenharmony_ci	[OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
251062306a36Sopenharmony_ci	[OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
251162306a36Sopenharmony_ci	[OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
251262306a36Sopenharmony_ci	[VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
251362306a36Sopenharmony_ci	[VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
251462306a36Sopenharmony_ci	[VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
251562306a36Sopenharmony_ci};
251662306a36Sopenharmony_ci
251762306a36Sopenharmony_cistatic const struct qcom_reset_map mmcc_msm8226_resets[] = {
251862306a36Sopenharmony_ci	[SPDM_RESET] = { 0x0200 },
251962306a36Sopenharmony_ci	[SPDM_RM_RESET] = { 0x0300 },
252062306a36Sopenharmony_ci	[VENUS0_RESET] = { 0x1020 },
252162306a36Sopenharmony_ci	[MDSS_RESET] = { 0x2300 },
252262306a36Sopenharmony_ci};
252362306a36Sopenharmony_ci
252462306a36Sopenharmony_cistatic struct gdsc *mmcc_msm8226_gdscs[] = {
252562306a36Sopenharmony_ci	[VENUS0_GDSC] = &venus0_gdsc,
252662306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
252762306a36Sopenharmony_ci	[CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
252862306a36Sopenharmony_ci	[CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
252962306a36Sopenharmony_ci	[OXILICX_GDSC] = &oxili_cx_gdsc_msm8226,
253062306a36Sopenharmony_ci};
253162306a36Sopenharmony_ci
253262306a36Sopenharmony_cistatic const struct regmap_config mmcc_msm8226_regmap_config = {
253362306a36Sopenharmony_ci	.reg_bits	= 32,
253462306a36Sopenharmony_ci	.reg_stride	= 4,
253562306a36Sopenharmony_ci	.val_bits	= 32,
253662306a36Sopenharmony_ci	.max_register	= 0x5104,
253762306a36Sopenharmony_ci	.fast_io	= true,
253862306a36Sopenharmony_ci};
253962306a36Sopenharmony_ci
254062306a36Sopenharmony_cistatic const struct qcom_cc_desc mmcc_msm8226_desc = {
254162306a36Sopenharmony_ci	.config = &mmcc_msm8226_regmap_config,
254262306a36Sopenharmony_ci	.clks = mmcc_msm8226_clocks,
254362306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(mmcc_msm8226_clocks),
254462306a36Sopenharmony_ci	.resets = mmcc_msm8226_resets,
254562306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(mmcc_msm8226_resets),
254662306a36Sopenharmony_ci	.gdscs = mmcc_msm8226_gdscs,
254762306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(mmcc_msm8226_gdscs),
254862306a36Sopenharmony_ci};
254962306a36Sopenharmony_ci
255062306a36Sopenharmony_cistatic struct clk_regmap *mmcc_msm8974_clocks[] = {
255162306a36Sopenharmony_ci	[MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
255262306a36Sopenharmony_ci	[MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
255362306a36Sopenharmony_ci	[OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
255462306a36Sopenharmony_ci	[MMPLL0] = &mmpll0.clkr,
255562306a36Sopenharmony_ci	[MMPLL0_VOTE] = &mmpll0_vote,
255662306a36Sopenharmony_ci	[MMPLL1] = &mmpll1.clkr,
255762306a36Sopenharmony_ci	[MMPLL1_VOTE] = &mmpll1_vote,
255862306a36Sopenharmony_ci	[MMPLL2] = &mmpll2.clkr,
255962306a36Sopenharmony_ci	[MMPLL3] = &mmpll3.clkr,
256062306a36Sopenharmony_ci	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
256162306a36Sopenharmony_ci	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
256262306a36Sopenharmony_ci	[CSI2_CLK_SRC] = &csi2_clk_src.clkr,
256362306a36Sopenharmony_ci	[CSI3_CLK_SRC] = &csi3_clk_src.clkr,
256462306a36Sopenharmony_ci	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
256562306a36Sopenharmony_ci	[VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
256662306a36Sopenharmony_ci	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
256762306a36Sopenharmony_ci	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
256862306a36Sopenharmony_ci	[JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
256962306a36Sopenharmony_ci	[JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
257062306a36Sopenharmony_ci	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
257162306a36Sopenharmony_ci	[PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
257262306a36Sopenharmony_ci	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
257362306a36Sopenharmony_ci	[CCI_CLK_SRC] = &cci_clk_src.clkr,
257462306a36Sopenharmony_ci	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
257562306a36Sopenharmony_ci	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
257662306a36Sopenharmony_ci	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
257762306a36Sopenharmony_ci	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
257862306a36Sopenharmony_ci	[MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
257962306a36Sopenharmony_ci	[MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
258062306a36Sopenharmony_ci	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
258162306a36Sopenharmony_ci	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
258262306a36Sopenharmony_ci	[CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
258362306a36Sopenharmony_ci	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
258462306a36Sopenharmony_ci	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
258562306a36Sopenharmony_ci	[BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
258662306a36Sopenharmony_ci	[EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
258762306a36Sopenharmony_ci	[EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
258862306a36Sopenharmony_ci	[EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
258962306a36Sopenharmony_ci	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
259062306a36Sopenharmony_ci	[ESC1_CLK_SRC] = &esc1_clk_src.clkr,
259162306a36Sopenharmony_ci	[EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
259262306a36Sopenharmony_ci	[HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
259362306a36Sopenharmony_ci	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
259462306a36Sopenharmony_ci	[CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
259562306a36Sopenharmony_ci	[CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
259662306a36Sopenharmony_ci	[CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
259762306a36Sopenharmony_ci	[CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
259862306a36Sopenharmony_ci	[CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
259962306a36Sopenharmony_ci	[CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
260062306a36Sopenharmony_ci	[CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
260162306a36Sopenharmony_ci	[CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
260262306a36Sopenharmony_ci	[CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
260362306a36Sopenharmony_ci	[CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
260462306a36Sopenharmony_ci	[CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
260562306a36Sopenharmony_ci	[CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
260662306a36Sopenharmony_ci	[CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
260762306a36Sopenharmony_ci	[CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
260862306a36Sopenharmony_ci	[CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
260962306a36Sopenharmony_ci	[CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
261062306a36Sopenharmony_ci	[CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
261162306a36Sopenharmony_ci	[CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
261262306a36Sopenharmony_ci	[CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
261362306a36Sopenharmony_ci	[CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
261462306a36Sopenharmony_ci	[CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
261562306a36Sopenharmony_ci	[CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
261662306a36Sopenharmony_ci	[CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
261762306a36Sopenharmony_ci	[CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
261862306a36Sopenharmony_ci	[CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
261962306a36Sopenharmony_ci	[CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
262062306a36Sopenharmony_ci	[CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
262162306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
262262306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
262362306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
262462306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
262562306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
262662306a36Sopenharmony_ci	[CAMSS_JPEG_JPEG_OCMEMNOC_CLK] = &camss_jpeg_jpeg_ocmemnoc_clk.clkr,
262762306a36Sopenharmony_ci	[CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
262862306a36Sopenharmony_ci	[CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
262962306a36Sopenharmony_ci	[CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
263062306a36Sopenharmony_ci	[CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
263162306a36Sopenharmony_ci	[CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
263262306a36Sopenharmony_ci	[CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
263362306a36Sopenharmony_ci	[CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
263462306a36Sopenharmony_ci	[CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
263562306a36Sopenharmony_ci	[CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
263662306a36Sopenharmony_ci	[CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
263762306a36Sopenharmony_ci	[CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
263862306a36Sopenharmony_ci	[CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
263962306a36Sopenharmony_ci	[CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
264062306a36Sopenharmony_ci	[CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
264162306a36Sopenharmony_ci	[CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
264262306a36Sopenharmony_ci	[CAMSS_VFE_VFE_OCMEMNOC_CLK] = &camss_vfe_vfe_ocmemnoc_clk.clkr,
264362306a36Sopenharmony_ci	[MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
264462306a36Sopenharmony_ci	[MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
264562306a36Sopenharmony_ci	[MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
264662306a36Sopenharmony_ci	[MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
264762306a36Sopenharmony_ci	[MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
264862306a36Sopenharmony_ci	[MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
264962306a36Sopenharmony_ci	[MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
265062306a36Sopenharmony_ci	[MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
265162306a36Sopenharmony_ci	[MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
265262306a36Sopenharmony_ci	[MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
265362306a36Sopenharmony_ci	[MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
265462306a36Sopenharmony_ci	[MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
265562306a36Sopenharmony_ci	[MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
265662306a36Sopenharmony_ci	[MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
265762306a36Sopenharmony_ci	[MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
265862306a36Sopenharmony_ci	[MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
265962306a36Sopenharmony_ci	[MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
266062306a36Sopenharmony_ci	[MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
266162306a36Sopenharmony_ci	[MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
266262306a36Sopenharmony_ci	[MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
266362306a36Sopenharmony_ci	[MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
266462306a36Sopenharmony_ci	[MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
266562306a36Sopenharmony_ci	[OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
266662306a36Sopenharmony_ci	[OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
266762306a36Sopenharmony_ci	[OCMEMNOC_CLK] = &ocmemnoc_clk.clkr,
266862306a36Sopenharmony_ci	[OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
266962306a36Sopenharmony_ci	[OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
267062306a36Sopenharmony_ci	[OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
267162306a36Sopenharmony_ci	[VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
267262306a36Sopenharmony_ci	[VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
267362306a36Sopenharmony_ci	[VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
267462306a36Sopenharmony_ci	[VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
267562306a36Sopenharmony_ci};
267662306a36Sopenharmony_ci
267762306a36Sopenharmony_cistatic const struct qcom_reset_map mmcc_msm8974_resets[] = {
267862306a36Sopenharmony_ci	[SPDM_RESET] = { 0x0200 },
267962306a36Sopenharmony_ci	[SPDM_RM_RESET] = { 0x0300 },
268062306a36Sopenharmony_ci	[VENUS0_RESET] = { 0x1020 },
268162306a36Sopenharmony_ci	[MDSS_RESET] = { 0x2300 },
268262306a36Sopenharmony_ci	[CAMSS_PHY0_RESET] = { 0x3020 },
268362306a36Sopenharmony_ci	[CAMSS_PHY1_RESET] = { 0x3050 },
268462306a36Sopenharmony_ci	[CAMSS_PHY2_RESET] = { 0x3080 },
268562306a36Sopenharmony_ci	[CAMSS_CSI0_RESET] = { 0x30b0 },
268662306a36Sopenharmony_ci	[CAMSS_CSI0PHY_RESET] = { 0x30c0 },
268762306a36Sopenharmony_ci	[CAMSS_CSI0RDI_RESET] = { 0x30d0 },
268862306a36Sopenharmony_ci	[CAMSS_CSI0PIX_RESET] = { 0x30e0 },
268962306a36Sopenharmony_ci	[CAMSS_CSI1_RESET] = { 0x3120 },
269062306a36Sopenharmony_ci	[CAMSS_CSI1PHY_RESET] = { 0x3130 },
269162306a36Sopenharmony_ci	[CAMSS_CSI1RDI_RESET] = { 0x3140 },
269262306a36Sopenharmony_ci	[CAMSS_CSI1PIX_RESET] = { 0x3150 },
269362306a36Sopenharmony_ci	[CAMSS_CSI2_RESET] = { 0x3180 },
269462306a36Sopenharmony_ci	[CAMSS_CSI2PHY_RESET] = { 0x3190 },
269562306a36Sopenharmony_ci	[CAMSS_CSI2RDI_RESET] = { 0x31a0 },
269662306a36Sopenharmony_ci	[CAMSS_CSI2PIX_RESET] = { 0x31b0 },
269762306a36Sopenharmony_ci	[CAMSS_CSI3_RESET] = { 0x31e0 },
269862306a36Sopenharmony_ci	[CAMSS_CSI3PHY_RESET] = { 0x31f0 },
269962306a36Sopenharmony_ci	[CAMSS_CSI3RDI_RESET] = { 0x3200 },
270062306a36Sopenharmony_ci	[CAMSS_CSI3PIX_RESET] = { 0x3210 },
270162306a36Sopenharmony_ci	[CAMSS_ISPIF_RESET] = { 0x3220 },
270262306a36Sopenharmony_ci	[CAMSS_CCI_RESET] = { 0x3340 },
270362306a36Sopenharmony_ci	[CAMSS_MCLK0_RESET] = { 0x3380 },
270462306a36Sopenharmony_ci	[CAMSS_MCLK1_RESET] = { 0x33b0 },
270562306a36Sopenharmony_ci	[CAMSS_MCLK2_RESET] = { 0x33e0 },
270662306a36Sopenharmony_ci	[CAMSS_MCLK3_RESET] = { 0x3410 },
270762306a36Sopenharmony_ci	[CAMSS_GP0_RESET] = { 0x3440 },
270862306a36Sopenharmony_ci	[CAMSS_GP1_RESET] = { 0x3470 },
270962306a36Sopenharmony_ci	[CAMSS_TOP_RESET] = { 0x3480 },
271062306a36Sopenharmony_ci	[CAMSS_MICRO_RESET] = { 0x3490 },
271162306a36Sopenharmony_ci	[CAMSS_JPEG_RESET] = { 0x35a0 },
271262306a36Sopenharmony_ci	[CAMSS_VFE_RESET] = { 0x36a0 },
271362306a36Sopenharmony_ci	[CAMSS_CSI_VFE0_RESET] = { 0x3700 },
271462306a36Sopenharmony_ci	[CAMSS_CSI_VFE1_RESET] = { 0x3710 },
271562306a36Sopenharmony_ci	[OXILI_RESET] = { 0x4020 },
271662306a36Sopenharmony_ci	[OXILICX_RESET] = { 0x4030 },
271762306a36Sopenharmony_ci	[OCMEMCX_RESET] = { 0x4050 },
271862306a36Sopenharmony_ci	[MMSS_RBCRP_RESET] = { 0x4080 },
271962306a36Sopenharmony_ci	[MMSSNOCAHB_RESET] = { 0x5020 },
272062306a36Sopenharmony_ci	[MMSSNOCAXI_RESET] = { 0x5060 },
272162306a36Sopenharmony_ci	[OCMEMNOC_RESET] = { 0x50b0 },
272262306a36Sopenharmony_ci};
272362306a36Sopenharmony_ci
272462306a36Sopenharmony_cistatic struct gdsc *mmcc_msm8974_gdscs[] = {
272562306a36Sopenharmony_ci	[VENUS0_GDSC] = &venus0_gdsc,
272662306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
272762306a36Sopenharmony_ci	[CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
272862306a36Sopenharmony_ci	[CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
272962306a36Sopenharmony_ci	[OXILI_GDSC] = &oxili_gdsc,
273062306a36Sopenharmony_ci	[OXILICX_GDSC] = &oxilicx_gdsc,
273162306a36Sopenharmony_ci};
273262306a36Sopenharmony_ci
273362306a36Sopenharmony_cistatic const struct regmap_config mmcc_msm8974_regmap_config = {
273462306a36Sopenharmony_ci	.reg_bits	= 32,
273562306a36Sopenharmony_ci	.reg_stride	= 4,
273662306a36Sopenharmony_ci	.val_bits	= 32,
273762306a36Sopenharmony_ci	.max_register	= 0x5104,
273862306a36Sopenharmony_ci	.fast_io	= true,
273962306a36Sopenharmony_ci};
274062306a36Sopenharmony_ci
274162306a36Sopenharmony_cistatic const struct qcom_cc_desc mmcc_msm8974_desc = {
274262306a36Sopenharmony_ci	.config = &mmcc_msm8974_regmap_config,
274362306a36Sopenharmony_ci	.clks = mmcc_msm8974_clocks,
274462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(mmcc_msm8974_clocks),
274562306a36Sopenharmony_ci	.resets = mmcc_msm8974_resets,
274662306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(mmcc_msm8974_resets),
274762306a36Sopenharmony_ci	.gdscs = mmcc_msm8974_gdscs,
274862306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(mmcc_msm8974_gdscs),
274962306a36Sopenharmony_ci};
275062306a36Sopenharmony_ci
275162306a36Sopenharmony_cistatic const struct of_device_id mmcc_msm8974_match_table[] = {
275262306a36Sopenharmony_ci	{ .compatible = "qcom,mmcc-msm8226", .data = &mmcc_msm8226_desc },
275362306a36Sopenharmony_ci	{ .compatible = "qcom,mmcc-msm8974", .data = &mmcc_msm8974_desc },
275462306a36Sopenharmony_ci	{ }
275562306a36Sopenharmony_ci};
275662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mmcc_msm8974_match_table);
275762306a36Sopenharmony_ci
275862306a36Sopenharmony_cistatic void msm8226_clock_override(void)
275962306a36Sopenharmony_ci{
276062306a36Sopenharmony_ci	mmss_axi_clk_src.freq_tbl = ftbl_mmss_axi_clk_msm8226;
276162306a36Sopenharmony_ci	vfe0_clk_src.freq_tbl = ftbl_camss_vfe_vfe0_clk_msm8226;
276262306a36Sopenharmony_ci	mdp_clk_src.freq_tbl = ftbl_mdss_mdp_clk_msm8226;
276362306a36Sopenharmony_ci	vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_clk_msm8226;
276462306a36Sopenharmony_ci	mclk0_clk_src.freq_tbl = ftbl_camss_mclk0_3_clk_msm8226;
276562306a36Sopenharmony_ci	mclk1_clk_src.freq_tbl = ftbl_camss_mclk0_3_clk_msm8226;
276662306a36Sopenharmony_ci	cpp_clk_src.freq_tbl = ftbl_camss_vfe_cpp_clk_msm8226;
276762306a36Sopenharmony_ci}
276862306a36Sopenharmony_ci
276962306a36Sopenharmony_cistatic int mmcc_msm8974_probe(struct platform_device *pdev)
277062306a36Sopenharmony_ci{
277162306a36Sopenharmony_ci	struct regmap *regmap;
277262306a36Sopenharmony_ci	const struct qcom_cc_desc *desc;
277362306a36Sopenharmony_ci
277462306a36Sopenharmony_ci	desc = of_device_get_match_data(&pdev->dev);
277562306a36Sopenharmony_ci	if (!desc)
277662306a36Sopenharmony_ci		return -EINVAL;
277762306a36Sopenharmony_ci
277862306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, desc);
277962306a36Sopenharmony_ci	if (IS_ERR(regmap))
278062306a36Sopenharmony_ci		return PTR_ERR(regmap);
278162306a36Sopenharmony_ci
278262306a36Sopenharmony_ci	if (desc == &mmcc_msm8974_desc) {
278362306a36Sopenharmony_ci		clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
278462306a36Sopenharmony_ci		clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
278562306a36Sopenharmony_ci	} else {
278662306a36Sopenharmony_ci		msm8226_clock_override();
278762306a36Sopenharmony_ci	}
278862306a36Sopenharmony_ci
278962306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, desc, regmap);
279062306a36Sopenharmony_ci}
279162306a36Sopenharmony_ci
279262306a36Sopenharmony_cistatic struct platform_driver mmcc_msm8974_driver = {
279362306a36Sopenharmony_ci	.probe		= mmcc_msm8974_probe,
279462306a36Sopenharmony_ci	.driver		= {
279562306a36Sopenharmony_ci		.name	= "mmcc-msm8974",
279662306a36Sopenharmony_ci		.of_match_table = mmcc_msm8974_match_table,
279762306a36Sopenharmony_ci	},
279862306a36Sopenharmony_ci};
279962306a36Sopenharmony_cimodule_platform_driver(mmcc_msm8974_driver);
280062306a36Sopenharmony_ci
280162306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM MMCC MSM8974 Driver");
280262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
280362306a36Sopenharmony_ciMODULE_ALIAS("platform:mmcc-msm8974");
2804