162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2013, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/kernel.h> 762306a36Sopenharmony_ci#include <linux/bitops.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/delay.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_device.h> 1462306a36Sopenharmony_ci#include <linux/clk.h> 1562306a36Sopenharmony_ci#include <linux/clk-provider.h> 1662306a36Sopenharmony_ci#include <linux/regmap.h> 1762306a36Sopenharmony_ci#include <linux/reset-controller.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,mmcc-msm8960.h> 2062306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,mmcc-msm8960.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "common.h" 2362306a36Sopenharmony_ci#include "clk-regmap.h" 2462306a36Sopenharmony_ci#include "clk-pll.h" 2562306a36Sopenharmony_ci#include "clk-rcg.h" 2662306a36Sopenharmony_ci#include "clk-branch.h" 2762306a36Sopenharmony_ci#include "reset.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cienum { 3062306a36Sopenharmony_ci P_PXO, 3162306a36Sopenharmony_ci P_PLL8, 3262306a36Sopenharmony_ci P_PLL2, 3362306a36Sopenharmony_ci P_PLL3, 3462306a36Sopenharmony_ci P_PLL15, 3562306a36Sopenharmony_ci P_HDMI_PLL, 3662306a36Sopenharmony_ci P_DSI1_PLL_DSICLK, 3762306a36Sopenharmony_ci P_DSI2_PLL_DSICLK, 3862306a36Sopenharmony_ci P_DSI1_PLL_BYTECLK, 3962306a36Sopenharmony_ci P_DSI2_PLL_BYTECLK, 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n } 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic struct clk_pll pll2 = { 4562306a36Sopenharmony_ci .l_reg = 0x320, 4662306a36Sopenharmony_ci .m_reg = 0x324, 4762306a36Sopenharmony_ci .n_reg = 0x328, 4862306a36Sopenharmony_ci .config_reg = 0x32c, 4962306a36Sopenharmony_ci .mode_reg = 0x31c, 5062306a36Sopenharmony_ci .status_reg = 0x334, 5162306a36Sopenharmony_ci .status_bit = 16, 5262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5362306a36Sopenharmony_ci .name = "pll2", 5462306a36Sopenharmony_ci .parent_data = (const struct clk_parent_data[]){ 5562306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 5662306a36Sopenharmony_ci }, 5762306a36Sopenharmony_ci .num_parents = 1, 5862306a36Sopenharmony_ci .ops = &clk_pll_ops, 5962306a36Sopenharmony_ci }, 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic struct clk_pll pll15 = { 6362306a36Sopenharmony_ci .l_reg = 0x33c, 6462306a36Sopenharmony_ci .m_reg = 0x340, 6562306a36Sopenharmony_ci .n_reg = 0x344, 6662306a36Sopenharmony_ci .config_reg = 0x348, 6762306a36Sopenharmony_ci .mode_reg = 0x338, 6862306a36Sopenharmony_ci .status_reg = 0x350, 6962306a36Sopenharmony_ci .status_bit = 16, 7062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7162306a36Sopenharmony_ci .name = "pll15", 7262306a36Sopenharmony_ci .parent_data = (const struct clk_parent_data[]){ 7362306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 7462306a36Sopenharmony_ci }, 7562306a36Sopenharmony_ci .num_parents = 1, 7662306a36Sopenharmony_ci .ops = &clk_pll_ops, 7762306a36Sopenharmony_ci }, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const struct pll_config pll15_config = { 8162306a36Sopenharmony_ci .l = 33, 8262306a36Sopenharmony_ci .m = 1, 8362306a36Sopenharmony_ci .n = 3, 8462306a36Sopenharmony_ci .vco_val = 0x2 << 16, 8562306a36Sopenharmony_ci .vco_mask = 0x3 << 16, 8662306a36Sopenharmony_ci .pre_div_val = 0x0, 8762306a36Sopenharmony_ci .pre_div_mask = BIT(19), 8862306a36Sopenharmony_ci .post_div_val = 0x0, 8962306a36Sopenharmony_ci .post_div_mask = 0x3 << 20, 9062306a36Sopenharmony_ci .mn_ena_mask = BIT(22), 9162306a36Sopenharmony_ci .main_output_mask = BIT(23), 9262306a36Sopenharmony_ci}; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_cistatic const struct parent_map mmcc_pxo_pll8_pll2_map[] = { 9562306a36Sopenharmony_ci { P_PXO, 0 }, 9662306a36Sopenharmony_ci { P_PLL8, 2 }, 9762306a36Sopenharmony_ci { P_PLL2, 1 } 9862306a36Sopenharmony_ci}; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_pxo_pll8_pll2[] = { 10162306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 10262306a36Sopenharmony_ci { .fw_name = "pll8_vote", .name = "pll8_vote" }, 10362306a36Sopenharmony_ci { .hw = &pll2.clkr.hw }, 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = { 10762306a36Sopenharmony_ci { P_PXO, 0 }, 10862306a36Sopenharmony_ci { P_PLL8, 2 }, 10962306a36Sopenharmony_ci { P_PLL2, 1 }, 11062306a36Sopenharmony_ci { P_PLL3, 3 } 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_pxo_pll8_pll2_pll15[] = { 11462306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 11562306a36Sopenharmony_ci { .fw_name = "pll8_vote", .name = "pll8_vote" }, 11662306a36Sopenharmony_ci { .hw = &pll2.clkr.hw }, 11762306a36Sopenharmony_ci { .hw = &pll15.clkr.hw }, 11862306a36Sopenharmony_ci}; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistatic const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = { 12162306a36Sopenharmony_ci { P_PXO, 0 }, 12262306a36Sopenharmony_ci { P_PLL8, 2 }, 12362306a36Sopenharmony_ci { P_PLL2, 1 }, 12462306a36Sopenharmony_ci { P_PLL15, 3 } 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_pxo_pll8_pll2_pll3[] = { 12862306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 12962306a36Sopenharmony_ci { .fw_name = "pll8_vote", .name = "pll8_vote" }, 13062306a36Sopenharmony_ci { .hw = &pll2.clkr.hw }, 13162306a36Sopenharmony_ci { .fw_name = "pll3", .name = "pll3" }, 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic const struct parent_map mmcc_pxo_dsi2_dsi1_map[] = { 13562306a36Sopenharmony_ci { P_PXO, 0 }, 13662306a36Sopenharmony_ci { P_DSI2_PLL_DSICLK, 1 }, 13762306a36Sopenharmony_ci { P_DSI1_PLL_DSICLK, 3 }, 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_pxo_dsi2_dsi1[] = { 14162306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 14262306a36Sopenharmony_ci { .fw_name = "dsi2pll", .name = "dsi2pll" }, 14362306a36Sopenharmony_ci { .fw_name = "dsi1pll", .name = "dsi1pll" }, 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const struct parent_map mmcc_pxo_dsi1_dsi2_byte_map[] = { 14762306a36Sopenharmony_ci { P_PXO, 0 }, 14862306a36Sopenharmony_ci { P_DSI1_PLL_BYTECLK, 1 }, 14962306a36Sopenharmony_ci { P_DSI2_PLL_BYTECLK, 2 }, 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_pxo_dsi1_dsi2_byte[] = { 15362306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 15462306a36Sopenharmony_ci { .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" }, 15562306a36Sopenharmony_ci { .fw_name = "dsi2pllbyte", .name = "dsi2pllbyte" }, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_cam[] = { 15962306a36Sopenharmony_ci { 6000000, P_PLL8, 4, 1, 16 }, 16062306a36Sopenharmony_ci { 8000000, P_PLL8, 4, 1, 12 }, 16162306a36Sopenharmony_ci { 12000000, P_PLL8, 4, 1, 8 }, 16262306a36Sopenharmony_ci { 16000000, P_PLL8, 4, 1, 6 }, 16362306a36Sopenharmony_ci { 19200000, P_PLL8, 4, 1, 5 }, 16462306a36Sopenharmony_ci { 24000000, P_PLL8, 4, 1, 4 }, 16562306a36Sopenharmony_ci { 32000000, P_PLL8, 4, 1, 3 }, 16662306a36Sopenharmony_ci { 48000000, P_PLL8, 4, 1, 2 }, 16762306a36Sopenharmony_ci { 64000000, P_PLL8, 3, 1, 2 }, 16862306a36Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 16962306a36Sopenharmony_ci { 128000000, P_PLL8, 3, 0, 0 }, 17062306a36Sopenharmony_ci { } 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic struct clk_rcg camclk0_src = { 17462306a36Sopenharmony_ci .ns_reg = 0x0148, 17562306a36Sopenharmony_ci .md_reg = 0x0144, 17662306a36Sopenharmony_ci .mn = { 17762306a36Sopenharmony_ci .mnctr_en_bit = 5, 17862306a36Sopenharmony_ci .mnctr_reset_bit = 8, 17962306a36Sopenharmony_ci .reset_in_cc = true, 18062306a36Sopenharmony_ci .mnctr_mode_shift = 6, 18162306a36Sopenharmony_ci .n_val_shift = 24, 18262306a36Sopenharmony_ci .m_val_shift = 8, 18362306a36Sopenharmony_ci .width = 8, 18462306a36Sopenharmony_ci }, 18562306a36Sopenharmony_ci .p = { 18662306a36Sopenharmony_ci .pre_div_shift = 14, 18762306a36Sopenharmony_ci .pre_div_width = 2, 18862306a36Sopenharmony_ci }, 18962306a36Sopenharmony_ci .s = { 19062306a36Sopenharmony_ci .src_sel_shift = 0, 19162306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 19262306a36Sopenharmony_ci }, 19362306a36Sopenharmony_ci .freq_tbl = clk_tbl_cam, 19462306a36Sopenharmony_ci .clkr = { 19562306a36Sopenharmony_ci .enable_reg = 0x0140, 19662306a36Sopenharmony_ci .enable_mask = BIT(2), 19762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19862306a36Sopenharmony_ci .name = "camclk0_src", 19962306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 20062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 20162306a36Sopenharmony_ci .ops = &clk_rcg_ops, 20262306a36Sopenharmony_ci }, 20362306a36Sopenharmony_ci }, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic struct clk_branch camclk0_clk = { 20762306a36Sopenharmony_ci .halt_reg = 0x01e8, 20862306a36Sopenharmony_ci .halt_bit = 15, 20962306a36Sopenharmony_ci .clkr = { 21062306a36Sopenharmony_ci .enable_reg = 0x0140, 21162306a36Sopenharmony_ci .enable_mask = BIT(0), 21262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21362306a36Sopenharmony_ci .name = "camclk0_clk", 21462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 21562306a36Sopenharmony_ci &camclk0_src.clkr.hw 21662306a36Sopenharmony_ci }, 21762306a36Sopenharmony_ci .num_parents = 1, 21862306a36Sopenharmony_ci .ops = &clk_branch_ops, 21962306a36Sopenharmony_ci }, 22062306a36Sopenharmony_ci }, 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic struct clk_rcg camclk1_src = { 22562306a36Sopenharmony_ci .ns_reg = 0x015c, 22662306a36Sopenharmony_ci .md_reg = 0x0158, 22762306a36Sopenharmony_ci .mn = { 22862306a36Sopenharmony_ci .mnctr_en_bit = 5, 22962306a36Sopenharmony_ci .mnctr_reset_bit = 8, 23062306a36Sopenharmony_ci .reset_in_cc = true, 23162306a36Sopenharmony_ci .mnctr_mode_shift = 6, 23262306a36Sopenharmony_ci .n_val_shift = 24, 23362306a36Sopenharmony_ci .m_val_shift = 8, 23462306a36Sopenharmony_ci .width = 8, 23562306a36Sopenharmony_ci }, 23662306a36Sopenharmony_ci .p = { 23762306a36Sopenharmony_ci .pre_div_shift = 14, 23862306a36Sopenharmony_ci .pre_div_width = 2, 23962306a36Sopenharmony_ci }, 24062306a36Sopenharmony_ci .s = { 24162306a36Sopenharmony_ci .src_sel_shift = 0, 24262306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 24362306a36Sopenharmony_ci }, 24462306a36Sopenharmony_ci .freq_tbl = clk_tbl_cam, 24562306a36Sopenharmony_ci .clkr = { 24662306a36Sopenharmony_ci .enable_reg = 0x0154, 24762306a36Sopenharmony_ci .enable_mask = BIT(2), 24862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24962306a36Sopenharmony_ci .name = "camclk1_src", 25062306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 25162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 25262306a36Sopenharmony_ci .ops = &clk_rcg_ops, 25362306a36Sopenharmony_ci }, 25462306a36Sopenharmony_ci }, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic struct clk_branch camclk1_clk = { 25862306a36Sopenharmony_ci .halt_reg = 0x01e8, 25962306a36Sopenharmony_ci .halt_bit = 16, 26062306a36Sopenharmony_ci .clkr = { 26162306a36Sopenharmony_ci .enable_reg = 0x0154, 26262306a36Sopenharmony_ci .enable_mask = BIT(0), 26362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26462306a36Sopenharmony_ci .name = "camclk1_clk", 26562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 26662306a36Sopenharmony_ci &camclk1_src.clkr.hw 26762306a36Sopenharmony_ci }, 26862306a36Sopenharmony_ci .num_parents = 1, 26962306a36Sopenharmony_ci .ops = &clk_branch_ops, 27062306a36Sopenharmony_ci }, 27162306a36Sopenharmony_ci }, 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci}; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic struct clk_rcg camclk2_src = { 27662306a36Sopenharmony_ci .ns_reg = 0x0228, 27762306a36Sopenharmony_ci .md_reg = 0x0224, 27862306a36Sopenharmony_ci .mn = { 27962306a36Sopenharmony_ci .mnctr_en_bit = 5, 28062306a36Sopenharmony_ci .mnctr_reset_bit = 8, 28162306a36Sopenharmony_ci .reset_in_cc = true, 28262306a36Sopenharmony_ci .mnctr_mode_shift = 6, 28362306a36Sopenharmony_ci .n_val_shift = 24, 28462306a36Sopenharmony_ci .m_val_shift = 8, 28562306a36Sopenharmony_ci .width = 8, 28662306a36Sopenharmony_ci }, 28762306a36Sopenharmony_ci .p = { 28862306a36Sopenharmony_ci .pre_div_shift = 14, 28962306a36Sopenharmony_ci .pre_div_width = 2, 29062306a36Sopenharmony_ci }, 29162306a36Sopenharmony_ci .s = { 29262306a36Sopenharmony_ci .src_sel_shift = 0, 29362306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 29462306a36Sopenharmony_ci }, 29562306a36Sopenharmony_ci .freq_tbl = clk_tbl_cam, 29662306a36Sopenharmony_ci .clkr = { 29762306a36Sopenharmony_ci .enable_reg = 0x0220, 29862306a36Sopenharmony_ci .enable_mask = BIT(2), 29962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30062306a36Sopenharmony_ci .name = "camclk2_src", 30162306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 30262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 30362306a36Sopenharmony_ci .ops = &clk_rcg_ops, 30462306a36Sopenharmony_ci }, 30562306a36Sopenharmony_ci }, 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistatic struct clk_branch camclk2_clk = { 30962306a36Sopenharmony_ci .halt_reg = 0x01e8, 31062306a36Sopenharmony_ci .halt_bit = 16, 31162306a36Sopenharmony_ci .clkr = { 31262306a36Sopenharmony_ci .enable_reg = 0x0220, 31362306a36Sopenharmony_ci .enable_mask = BIT(0), 31462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31562306a36Sopenharmony_ci .name = "camclk2_clk", 31662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 31762306a36Sopenharmony_ci &camclk2_src.clkr.hw 31862306a36Sopenharmony_ci }, 31962306a36Sopenharmony_ci .num_parents = 1, 32062306a36Sopenharmony_ci .ops = &clk_branch_ops, 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci }, 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci}; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_csi[] = { 32762306a36Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 32862306a36Sopenharmony_ci { 85330000, P_PLL8, 1, 2, 9 }, 32962306a36Sopenharmony_ci { 177780000, P_PLL2, 1, 2, 9 }, 33062306a36Sopenharmony_ci { } 33162306a36Sopenharmony_ci}; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic struct clk_rcg csi0_src = { 33462306a36Sopenharmony_ci .ns_reg = 0x0048, 33562306a36Sopenharmony_ci .md_reg = 0x0044, 33662306a36Sopenharmony_ci .mn = { 33762306a36Sopenharmony_ci .mnctr_en_bit = 5, 33862306a36Sopenharmony_ci .mnctr_reset_bit = 7, 33962306a36Sopenharmony_ci .mnctr_mode_shift = 6, 34062306a36Sopenharmony_ci .n_val_shift = 24, 34162306a36Sopenharmony_ci .m_val_shift = 8, 34262306a36Sopenharmony_ci .width = 8, 34362306a36Sopenharmony_ci }, 34462306a36Sopenharmony_ci .p = { 34562306a36Sopenharmony_ci .pre_div_shift = 14, 34662306a36Sopenharmony_ci .pre_div_width = 2, 34762306a36Sopenharmony_ci }, 34862306a36Sopenharmony_ci .s = { 34962306a36Sopenharmony_ci .src_sel_shift = 0, 35062306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 35162306a36Sopenharmony_ci }, 35262306a36Sopenharmony_ci .freq_tbl = clk_tbl_csi, 35362306a36Sopenharmony_ci .clkr = { 35462306a36Sopenharmony_ci .enable_reg = 0x0040, 35562306a36Sopenharmony_ci .enable_mask = BIT(2), 35662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 35762306a36Sopenharmony_ci .name = "csi0_src", 35862306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 35962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 36062306a36Sopenharmony_ci .ops = &clk_rcg_ops, 36162306a36Sopenharmony_ci }, 36262306a36Sopenharmony_ci }, 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic struct clk_branch csi0_clk = { 36662306a36Sopenharmony_ci .halt_reg = 0x01cc, 36762306a36Sopenharmony_ci .halt_bit = 13, 36862306a36Sopenharmony_ci .clkr = { 36962306a36Sopenharmony_ci .enable_reg = 0x0040, 37062306a36Sopenharmony_ci .enable_mask = BIT(0), 37162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 37262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 37362306a36Sopenharmony_ci &csi0_src.clkr.hw 37462306a36Sopenharmony_ci }, 37562306a36Sopenharmony_ci .num_parents = 1, 37662306a36Sopenharmony_ci .name = "csi0_clk", 37762306a36Sopenharmony_ci .ops = &clk_branch_ops, 37862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 37962306a36Sopenharmony_ci }, 38062306a36Sopenharmony_ci }, 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic struct clk_branch csi0_phy_clk = { 38462306a36Sopenharmony_ci .halt_reg = 0x01e8, 38562306a36Sopenharmony_ci .halt_bit = 9, 38662306a36Sopenharmony_ci .clkr = { 38762306a36Sopenharmony_ci .enable_reg = 0x0040, 38862306a36Sopenharmony_ci .enable_mask = BIT(8), 38962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 39062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 39162306a36Sopenharmony_ci &csi0_src.clkr.hw 39262306a36Sopenharmony_ci }, 39362306a36Sopenharmony_ci .num_parents = 1, 39462306a36Sopenharmony_ci .name = "csi0_phy_clk", 39562306a36Sopenharmony_ci .ops = &clk_branch_ops, 39662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 39762306a36Sopenharmony_ci }, 39862306a36Sopenharmony_ci }, 39962306a36Sopenharmony_ci}; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic struct clk_rcg csi1_src = { 40262306a36Sopenharmony_ci .ns_reg = 0x0010, 40362306a36Sopenharmony_ci .md_reg = 0x0028, 40462306a36Sopenharmony_ci .mn = { 40562306a36Sopenharmony_ci .mnctr_en_bit = 5, 40662306a36Sopenharmony_ci .mnctr_reset_bit = 7, 40762306a36Sopenharmony_ci .mnctr_mode_shift = 6, 40862306a36Sopenharmony_ci .n_val_shift = 24, 40962306a36Sopenharmony_ci .m_val_shift = 8, 41062306a36Sopenharmony_ci .width = 8, 41162306a36Sopenharmony_ci }, 41262306a36Sopenharmony_ci .p = { 41362306a36Sopenharmony_ci .pre_div_shift = 14, 41462306a36Sopenharmony_ci .pre_div_width = 2, 41562306a36Sopenharmony_ci }, 41662306a36Sopenharmony_ci .s = { 41762306a36Sopenharmony_ci .src_sel_shift = 0, 41862306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 41962306a36Sopenharmony_ci }, 42062306a36Sopenharmony_ci .freq_tbl = clk_tbl_csi, 42162306a36Sopenharmony_ci .clkr = { 42262306a36Sopenharmony_ci .enable_reg = 0x0024, 42362306a36Sopenharmony_ci .enable_mask = BIT(2), 42462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 42562306a36Sopenharmony_ci .name = "csi1_src", 42662306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 42762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 42862306a36Sopenharmony_ci .ops = &clk_rcg_ops, 42962306a36Sopenharmony_ci }, 43062306a36Sopenharmony_ci }, 43162306a36Sopenharmony_ci}; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_cistatic struct clk_branch csi1_clk = { 43462306a36Sopenharmony_ci .halt_reg = 0x01cc, 43562306a36Sopenharmony_ci .halt_bit = 14, 43662306a36Sopenharmony_ci .clkr = { 43762306a36Sopenharmony_ci .enable_reg = 0x0024, 43862306a36Sopenharmony_ci .enable_mask = BIT(0), 43962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 44062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 44162306a36Sopenharmony_ci &csi1_src.clkr.hw 44262306a36Sopenharmony_ci }, 44362306a36Sopenharmony_ci .num_parents = 1, 44462306a36Sopenharmony_ci .name = "csi1_clk", 44562306a36Sopenharmony_ci .ops = &clk_branch_ops, 44662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 44762306a36Sopenharmony_ci }, 44862306a36Sopenharmony_ci }, 44962306a36Sopenharmony_ci}; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_cistatic struct clk_branch csi1_phy_clk = { 45262306a36Sopenharmony_ci .halt_reg = 0x01e8, 45362306a36Sopenharmony_ci .halt_bit = 10, 45462306a36Sopenharmony_ci .clkr = { 45562306a36Sopenharmony_ci .enable_reg = 0x0024, 45662306a36Sopenharmony_ci .enable_mask = BIT(8), 45762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 45862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 45962306a36Sopenharmony_ci &csi1_src.clkr.hw 46062306a36Sopenharmony_ci }, 46162306a36Sopenharmony_ci .num_parents = 1, 46262306a36Sopenharmony_ci .name = "csi1_phy_clk", 46362306a36Sopenharmony_ci .ops = &clk_branch_ops, 46462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 46562306a36Sopenharmony_ci }, 46662306a36Sopenharmony_ci }, 46762306a36Sopenharmony_ci}; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cistatic struct clk_rcg csi2_src = { 47062306a36Sopenharmony_ci .ns_reg = 0x0234, 47162306a36Sopenharmony_ci .md_reg = 0x022c, 47262306a36Sopenharmony_ci .mn = { 47362306a36Sopenharmony_ci .mnctr_en_bit = 5, 47462306a36Sopenharmony_ci .mnctr_reset_bit = 7, 47562306a36Sopenharmony_ci .mnctr_mode_shift = 6, 47662306a36Sopenharmony_ci .n_val_shift = 24, 47762306a36Sopenharmony_ci .m_val_shift = 8, 47862306a36Sopenharmony_ci .width = 8, 47962306a36Sopenharmony_ci }, 48062306a36Sopenharmony_ci .p = { 48162306a36Sopenharmony_ci .pre_div_shift = 14, 48262306a36Sopenharmony_ci .pre_div_width = 2, 48362306a36Sopenharmony_ci }, 48462306a36Sopenharmony_ci .s = { 48562306a36Sopenharmony_ci .src_sel_shift = 0, 48662306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 48762306a36Sopenharmony_ci }, 48862306a36Sopenharmony_ci .freq_tbl = clk_tbl_csi, 48962306a36Sopenharmony_ci .clkr = { 49062306a36Sopenharmony_ci .enable_reg = 0x022c, 49162306a36Sopenharmony_ci .enable_mask = BIT(2), 49262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 49362306a36Sopenharmony_ci .name = "csi2_src", 49462306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 49562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 49662306a36Sopenharmony_ci .ops = &clk_rcg_ops, 49762306a36Sopenharmony_ci }, 49862306a36Sopenharmony_ci }, 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic struct clk_branch csi2_clk = { 50262306a36Sopenharmony_ci .halt_reg = 0x01cc, 50362306a36Sopenharmony_ci .halt_bit = 29, 50462306a36Sopenharmony_ci .clkr = { 50562306a36Sopenharmony_ci .enable_reg = 0x022c, 50662306a36Sopenharmony_ci .enable_mask = BIT(0), 50762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 50862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 50962306a36Sopenharmony_ci &csi2_src.clkr.hw 51062306a36Sopenharmony_ci }, 51162306a36Sopenharmony_ci .num_parents = 1, 51262306a36Sopenharmony_ci .name = "csi2_clk", 51362306a36Sopenharmony_ci .ops = &clk_branch_ops, 51462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 51562306a36Sopenharmony_ci }, 51662306a36Sopenharmony_ci }, 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic struct clk_branch csi2_phy_clk = { 52062306a36Sopenharmony_ci .halt_reg = 0x01e8, 52162306a36Sopenharmony_ci .halt_bit = 29, 52262306a36Sopenharmony_ci .clkr = { 52362306a36Sopenharmony_ci .enable_reg = 0x022c, 52462306a36Sopenharmony_ci .enable_mask = BIT(8), 52562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 52662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 52762306a36Sopenharmony_ci &csi2_src.clkr.hw 52862306a36Sopenharmony_ci }, 52962306a36Sopenharmony_ci .num_parents = 1, 53062306a36Sopenharmony_ci .name = "csi2_phy_clk", 53162306a36Sopenharmony_ci .ops = &clk_branch_ops, 53262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 53362306a36Sopenharmony_ci }, 53462306a36Sopenharmony_ci }, 53562306a36Sopenharmony_ci}; 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistruct clk_pix_rdi { 53862306a36Sopenharmony_ci u32 s_reg; 53962306a36Sopenharmony_ci u32 s_mask; 54062306a36Sopenharmony_ci u32 s2_reg; 54162306a36Sopenharmony_ci u32 s2_mask; 54262306a36Sopenharmony_ci struct clk_regmap clkr; 54362306a36Sopenharmony_ci}; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci#define to_clk_pix_rdi(_hw) \ 54662306a36Sopenharmony_ci container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr) 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_cistatic int pix_rdi_set_parent(struct clk_hw *hw, u8 index) 54962306a36Sopenharmony_ci{ 55062306a36Sopenharmony_ci int i; 55162306a36Sopenharmony_ci int ret = 0; 55262306a36Sopenharmony_ci u32 val; 55362306a36Sopenharmony_ci struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw); 55462306a36Sopenharmony_ci int num_parents = clk_hw_get_num_parents(hw); 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci /* 55762306a36Sopenharmony_ci * These clocks select three inputs via two muxes. One mux selects 55862306a36Sopenharmony_ci * between csi0 and csi1 and the second mux selects between that mux's 55962306a36Sopenharmony_ci * output and csi2. The source and destination selections for each 56062306a36Sopenharmony_ci * mux must be clocking for the switch to succeed so just turn on 56162306a36Sopenharmony_ci * all three sources because it's easier than figuring out what source 56262306a36Sopenharmony_ci * needs to be on at what time. 56362306a36Sopenharmony_ci */ 56462306a36Sopenharmony_ci for (i = 0; i < num_parents; i++) { 56562306a36Sopenharmony_ci struct clk_hw *p = clk_hw_get_parent_by_index(hw, i); 56662306a36Sopenharmony_ci ret = clk_prepare_enable(p->clk); 56762306a36Sopenharmony_ci if (ret) 56862306a36Sopenharmony_ci goto err; 56962306a36Sopenharmony_ci } 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci if (index == 2) 57262306a36Sopenharmony_ci val = rdi->s2_mask; 57362306a36Sopenharmony_ci else 57462306a36Sopenharmony_ci val = 0; 57562306a36Sopenharmony_ci regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val); 57662306a36Sopenharmony_ci /* 57762306a36Sopenharmony_ci * Wait at least 6 cycles of slowest clock 57862306a36Sopenharmony_ci * for the glitch-free MUX to fully switch sources. 57962306a36Sopenharmony_ci */ 58062306a36Sopenharmony_ci udelay(1); 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci if (index == 1) 58362306a36Sopenharmony_ci val = rdi->s_mask; 58462306a36Sopenharmony_ci else 58562306a36Sopenharmony_ci val = 0; 58662306a36Sopenharmony_ci regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val); 58762306a36Sopenharmony_ci /* 58862306a36Sopenharmony_ci * Wait at least 6 cycles of slowest clock 58962306a36Sopenharmony_ci * for the glitch-free MUX to fully switch sources. 59062306a36Sopenharmony_ci */ 59162306a36Sopenharmony_ci udelay(1); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_cierr: 59462306a36Sopenharmony_ci for (i--; i >= 0; i--) { 59562306a36Sopenharmony_ci struct clk_hw *p = clk_hw_get_parent_by_index(hw, i); 59662306a36Sopenharmony_ci clk_disable_unprepare(p->clk); 59762306a36Sopenharmony_ci } 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci return ret; 60062306a36Sopenharmony_ci} 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_cistatic u8 pix_rdi_get_parent(struct clk_hw *hw) 60362306a36Sopenharmony_ci{ 60462306a36Sopenharmony_ci u32 val; 60562306a36Sopenharmony_ci struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw); 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val); 60962306a36Sopenharmony_ci if (val & rdi->s2_mask) 61062306a36Sopenharmony_ci return 2; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci regmap_read(rdi->clkr.regmap, rdi->s_reg, &val); 61362306a36Sopenharmony_ci if (val & rdi->s_mask) 61462306a36Sopenharmony_ci return 1; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci return 0; 61762306a36Sopenharmony_ci} 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_cistatic const struct clk_ops clk_ops_pix_rdi = { 62062306a36Sopenharmony_ci .enable = clk_enable_regmap, 62162306a36Sopenharmony_ci .disable = clk_disable_regmap, 62262306a36Sopenharmony_ci .set_parent = pix_rdi_set_parent, 62362306a36Sopenharmony_ci .get_parent = pix_rdi_get_parent, 62462306a36Sopenharmony_ci .determine_rate = __clk_mux_determine_rate, 62562306a36Sopenharmony_ci}; 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_cistatic const struct clk_hw *pix_rdi_parents[] = { 62862306a36Sopenharmony_ci &csi0_clk.clkr.hw, 62962306a36Sopenharmony_ci &csi1_clk.clkr.hw, 63062306a36Sopenharmony_ci &csi2_clk.clkr.hw, 63162306a36Sopenharmony_ci}; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_cistatic struct clk_pix_rdi csi_pix_clk = { 63462306a36Sopenharmony_ci .s_reg = 0x0058, 63562306a36Sopenharmony_ci .s_mask = BIT(25), 63662306a36Sopenharmony_ci .s2_reg = 0x0238, 63762306a36Sopenharmony_ci .s2_mask = BIT(13), 63862306a36Sopenharmony_ci .clkr = { 63962306a36Sopenharmony_ci .enable_reg = 0x0058, 64062306a36Sopenharmony_ci .enable_mask = BIT(26), 64162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 64262306a36Sopenharmony_ci .name = "csi_pix_clk", 64362306a36Sopenharmony_ci .parent_hws = pix_rdi_parents, 64462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(pix_rdi_parents), 64562306a36Sopenharmony_ci .ops = &clk_ops_pix_rdi, 64662306a36Sopenharmony_ci }, 64762306a36Sopenharmony_ci }, 64862306a36Sopenharmony_ci}; 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_cistatic struct clk_pix_rdi csi_pix1_clk = { 65162306a36Sopenharmony_ci .s_reg = 0x0238, 65262306a36Sopenharmony_ci .s_mask = BIT(8), 65362306a36Sopenharmony_ci .s2_reg = 0x0238, 65462306a36Sopenharmony_ci .s2_mask = BIT(9), 65562306a36Sopenharmony_ci .clkr = { 65662306a36Sopenharmony_ci .enable_reg = 0x0238, 65762306a36Sopenharmony_ci .enable_mask = BIT(10), 65862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 65962306a36Sopenharmony_ci .name = "csi_pix1_clk", 66062306a36Sopenharmony_ci .parent_hws = pix_rdi_parents, 66162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(pix_rdi_parents), 66262306a36Sopenharmony_ci .ops = &clk_ops_pix_rdi, 66362306a36Sopenharmony_ci }, 66462306a36Sopenharmony_ci }, 66562306a36Sopenharmony_ci}; 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_cistatic struct clk_pix_rdi csi_rdi_clk = { 66862306a36Sopenharmony_ci .s_reg = 0x0058, 66962306a36Sopenharmony_ci .s_mask = BIT(12), 67062306a36Sopenharmony_ci .s2_reg = 0x0238, 67162306a36Sopenharmony_ci .s2_mask = BIT(12), 67262306a36Sopenharmony_ci .clkr = { 67362306a36Sopenharmony_ci .enable_reg = 0x0058, 67462306a36Sopenharmony_ci .enable_mask = BIT(13), 67562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 67662306a36Sopenharmony_ci .name = "csi_rdi_clk", 67762306a36Sopenharmony_ci .parent_hws = pix_rdi_parents, 67862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(pix_rdi_parents), 67962306a36Sopenharmony_ci .ops = &clk_ops_pix_rdi, 68062306a36Sopenharmony_ci }, 68162306a36Sopenharmony_ci }, 68262306a36Sopenharmony_ci}; 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_cistatic struct clk_pix_rdi csi_rdi1_clk = { 68562306a36Sopenharmony_ci .s_reg = 0x0238, 68662306a36Sopenharmony_ci .s_mask = BIT(0), 68762306a36Sopenharmony_ci .s2_reg = 0x0238, 68862306a36Sopenharmony_ci .s2_mask = BIT(1), 68962306a36Sopenharmony_ci .clkr = { 69062306a36Sopenharmony_ci .enable_reg = 0x0238, 69162306a36Sopenharmony_ci .enable_mask = BIT(2), 69262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 69362306a36Sopenharmony_ci .name = "csi_rdi1_clk", 69462306a36Sopenharmony_ci .parent_hws = pix_rdi_parents, 69562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(pix_rdi_parents), 69662306a36Sopenharmony_ci .ops = &clk_ops_pix_rdi, 69762306a36Sopenharmony_ci }, 69862306a36Sopenharmony_ci }, 69962306a36Sopenharmony_ci}; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_cistatic struct clk_pix_rdi csi_rdi2_clk = { 70262306a36Sopenharmony_ci .s_reg = 0x0238, 70362306a36Sopenharmony_ci .s_mask = BIT(4), 70462306a36Sopenharmony_ci .s2_reg = 0x0238, 70562306a36Sopenharmony_ci .s2_mask = BIT(5), 70662306a36Sopenharmony_ci .clkr = { 70762306a36Sopenharmony_ci .enable_reg = 0x0238, 70862306a36Sopenharmony_ci .enable_mask = BIT(6), 70962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 71062306a36Sopenharmony_ci .name = "csi_rdi2_clk", 71162306a36Sopenharmony_ci .parent_hws = pix_rdi_parents, 71262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(pix_rdi_parents), 71362306a36Sopenharmony_ci .ops = &clk_ops_pix_rdi, 71462306a36Sopenharmony_ci }, 71562306a36Sopenharmony_ci }, 71662306a36Sopenharmony_ci}; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_csiphytimer[] = { 71962306a36Sopenharmony_ci { 85330000, P_PLL8, 1, 2, 9 }, 72062306a36Sopenharmony_ci { 177780000, P_PLL2, 1, 2, 9 }, 72162306a36Sopenharmony_ci { } 72262306a36Sopenharmony_ci}; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_cistatic struct clk_rcg csiphytimer_src = { 72562306a36Sopenharmony_ci .ns_reg = 0x0168, 72662306a36Sopenharmony_ci .md_reg = 0x0164, 72762306a36Sopenharmony_ci .mn = { 72862306a36Sopenharmony_ci .mnctr_en_bit = 5, 72962306a36Sopenharmony_ci .mnctr_reset_bit = 8, 73062306a36Sopenharmony_ci .reset_in_cc = true, 73162306a36Sopenharmony_ci .mnctr_mode_shift = 6, 73262306a36Sopenharmony_ci .n_val_shift = 24, 73362306a36Sopenharmony_ci .m_val_shift = 8, 73462306a36Sopenharmony_ci .width = 8, 73562306a36Sopenharmony_ci }, 73662306a36Sopenharmony_ci .p = { 73762306a36Sopenharmony_ci .pre_div_shift = 14, 73862306a36Sopenharmony_ci .pre_div_width = 2, 73962306a36Sopenharmony_ci }, 74062306a36Sopenharmony_ci .s = { 74162306a36Sopenharmony_ci .src_sel_shift = 0, 74262306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 74362306a36Sopenharmony_ci }, 74462306a36Sopenharmony_ci .freq_tbl = clk_tbl_csiphytimer, 74562306a36Sopenharmony_ci .clkr = { 74662306a36Sopenharmony_ci .enable_reg = 0x0160, 74762306a36Sopenharmony_ci .enable_mask = BIT(2), 74862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 74962306a36Sopenharmony_ci .name = "csiphytimer_src", 75062306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 75162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 75262306a36Sopenharmony_ci .ops = &clk_rcg_ops, 75362306a36Sopenharmony_ci }, 75462306a36Sopenharmony_ci }, 75562306a36Sopenharmony_ci}; 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_cistatic struct clk_branch csiphy0_timer_clk = { 75862306a36Sopenharmony_ci .halt_reg = 0x01e8, 75962306a36Sopenharmony_ci .halt_bit = 17, 76062306a36Sopenharmony_ci .clkr = { 76162306a36Sopenharmony_ci .enable_reg = 0x0160, 76262306a36Sopenharmony_ci .enable_mask = BIT(0), 76362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 76462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 76562306a36Sopenharmony_ci &csiphytimer_src.clkr.hw, 76662306a36Sopenharmony_ci }, 76762306a36Sopenharmony_ci .num_parents = 1, 76862306a36Sopenharmony_ci .name = "csiphy0_timer_clk", 76962306a36Sopenharmony_ci .ops = &clk_branch_ops, 77062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 77162306a36Sopenharmony_ci }, 77262306a36Sopenharmony_ci }, 77362306a36Sopenharmony_ci}; 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_cistatic struct clk_branch csiphy1_timer_clk = { 77662306a36Sopenharmony_ci .halt_reg = 0x01e8, 77762306a36Sopenharmony_ci .halt_bit = 18, 77862306a36Sopenharmony_ci .clkr = { 77962306a36Sopenharmony_ci .enable_reg = 0x0160, 78062306a36Sopenharmony_ci .enable_mask = BIT(9), 78162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 78262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 78362306a36Sopenharmony_ci &csiphytimer_src.clkr.hw, 78462306a36Sopenharmony_ci }, 78562306a36Sopenharmony_ci .num_parents = 1, 78662306a36Sopenharmony_ci .name = "csiphy1_timer_clk", 78762306a36Sopenharmony_ci .ops = &clk_branch_ops, 78862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 78962306a36Sopenharmony_ci }, 79062306a36Sopenharmony_ci }, 79162306a36Sopenharmony_ci}; 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_cistatic struct clk_branch csiphy2_timer_clk = { 79462306a36Sopenharmony_ci .halt_reg = 0x01e8, 79562306a36Sopenharmony_ci .halt_bit = 30, 79662306a36Sopenharmony_ci .clkr = { 79762306a36Sopenharmony_ci .enable_reg = 0x0160, 79862306a36Sopenharmony_ci .enable_mask = BIT(11), 79962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 80062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 80162306a36Sopenharmony_ci &csiphytimer_src.clkr.hw, 80262306a36Sopenharmony_ci }, 80362306a36Sopenharmony_ci .num_parents = 1, 80462306a36Sopenharmony_ci .name = "csiphy2_timer_clk", 80562306a36Sopenharmony_ci .ops = &clk_branch_ops, 80662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 80762306a36Sopenharmony_ci }, 80862306a36Sopenharmony_ci }, 80962306a36Sopenharmony_ci}; 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gfx2d[] = { 81262306a36Sopenharmony_ci F_MN( 27000000, P_PXO, 1, 0), 81362306a36Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 81462306a36Sopenharmony_ci F_MN( 54857000, P_PLL8, 1, 7), 81562306a36Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 81662306a36Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 81762306a36Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 81862306a36Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 81962306a36Sopenharmony_ci F_MN(145455000, P_PLL2, 2, 11), 82062306a36Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 82162306a36Sopenharmony_ci F_MN(177778000, P_PLL2, 2, 9), 82262306a36Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 82362306a36Sopenharmony_ci F_MN(228571000, P_PLL2, 2, 7), 82462306a36Sopenharmony_ci { } 82562306a36Sopenharmony_ci}; 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_cistatic struct clk_dyn_rcg gfx2d0_src = { 82862306a36Sopenharmony_ci .ns_reg[0] = 0x0070, 82962306a36Sopenharmony_ci .ns_reg[1] = 0x0070, 83062306a36Sopenharmony_ci .md_reg[0] = 0x0064, 83162306a36Sopenharmony_ci .md_reg[1] = 0x0068, 83262306a36Sopenharmony_ci .bank_reg = 0x0060, 83362306a36Sopenharmony_ci .mn[0] = { 83462306a36Sopenharmony_ci .mnctr_en_bit = 8, 83562306a36Sopenharmony_ci .mnctr_reset_bit = 25, 83662306a36Sopenharmony_ci .mnctr_mode_shift = 9, 83762306a36Sopenharmony_ci .n_val_shift = 20, 83862306a36Sopenharmony_ci .m_val_shift = 4, 83962306a36Sopenharmony_ci .width = 4, 84062306a36Sopenharmony_ci }, 84162306a36Sopenharmony_ci .mn[1] = { 84262306a36Sopenharmony_ci .mnctr_en_bit = 5, 84362306a36Sopenharmony_ci .mnctr_reset_bit = 24, 84462306a36Sopenharmony_ci .mnctr_mode_shift = 6, 84562306a36Sopenharmony_ci .n_val_shift = 16, 84662306a36Sopenharmony_ci .m_val_shift = 4, 84762306a36Sopenharmony_ci .width = 4, 84862306a36Sopenharmony_ci }, 84962306a36Sopenharmony_ci .s[0] = { 85062306a36Sopenharmony_ci .src_sel_shift = 3, 85162306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 85262306a36Sopenharmony_ci }, 85362306a36Sopenharmony_ci .s[1] = { 85462306a36Sopenharmony_ci .src_sel_shift = 0, 85562306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 85662306a36Sopenharmony_ci }, 85762306a36Sopenharmony_ci .mux_sel_bit = 11, 85862306a36Sopenharmony_ci .freq_tbl = clk_tbl_gfx2d, 85962306a36Sopenharmony_ci .clkr = { 86062306a36Sopenharmony_ci .enable_reg = 0x0060, 86162306a36Sopenharmony_ci .enable_mask = BIT(2), 86262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 86362306a36Sopenharmony_ci .name = "gfx2d0_src", 86462306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 86562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 86662306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 86762306a36Sopenharmony_ci }, 86862306a36Sopenharmony_ci }, 86962306a36Sopenharmony_ci}; 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_cistatic struct clk_branch gfx2d0_clk = { 87262306a36Sopenharmony_ci .halt_reg = 0x01c8, 87362306a36Sopenharmony_ci .halt_bit = 9, 87462306a36Sopenharmony_ci .clkr = { 87562306a36Sopenharmony_ci .enable_reg = 0x0060, 87662306a36Sopenharmony_ci .enable_mask = BIT(0), 87762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 87862306a36Sopenharmony_ci .name = "gfx2d0_clk", 87962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 88062306a36Sopenharmony_ci &gfx2d0_src.clkr.hw 88162306a36Sopenharmony_ci }, 88262306a36Sopenharmony_ci .num_parents = 1, 88362306a36Sopenharmony_ci .ops = &clk_branch_ops, 88462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 88562306a36Sopenharmony_ci }, 88662306a36Sopenharmony_ci }, 88762306a36Sopenharmony_ci}; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_cistatic struct clk_dyn_rcg gfx2d1_src = { 89062306a36Sopenharmony_ci .ns_reg[0] = 0x007c, 89162306a36Sopenharmony_ci .ns_reg[1] = 0x007c, 89262306a36Sopenharmony_ci .md_reg[0] = 0x0078, 89362306a36Sopenharmony_ci .md_reg[1] = 0x006c, 89462306a36Sopenharmony_ci .bank_reg = 0x0074, 89562306a36Sopenharmony_ci .mn[0] = { 89662306a36Sopenharmony_ci .mnctr_en_bit = 8, 89762306a36Sopenharmony_ci .mnctr_reset_bit = 25, 89862306a36Sopenharmony_ci .mnctr_mode_shift = 9, 89962306a36Sopenharmony_ci .n_val_shift = 20, 90062306a36Sopenharmony_ci .m_val_shift = 4, 90162306a36Sopenharmony_ci .width = 4, 90262306a36Sopenharmony_ci }, 90362306a36Sopenharmony_ci .mn[1] = { 90462306a36Sopenharmony_ci .mnctr_en_bit = 5, 90562306a36Sopenharmony_ci .mnctr_reset_bit = 24, 90662306a36Sopenharmony_ci .mnctr_mode_shift = 6, 90762306a36Sopenharmony_ci .n_val_shift = 16, 90862306a36Sopenharmony_ci .m_val_shift = 4, 90962306a36Sopenharmony_ci .width = 4, 91062306a36Sopenharmony_ci }, 91162306a36Sopenharmony_ci .s[0] = { 91262306a36Sopenharmony_ci .src_sel_shift = 3, 91362306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 91462306a36Sopenharmony_ci }, 91562306a36Sopenharmony_ci .s[1] = { 91662306a36Sopenharmony_ci .src_sel_shift = 0, 91762306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 91862306a36Sopenharmony_ci }, 91962306a36Sopenharmony_ci .mux_sel_bit = 11, 92062306a36Sopenharmony_ci .freq_tbl = clk_tbl_gfx2d, 92162306a36Sopenharmony_ci .clkr = { 92262306a36Sopenharmony_ci .enable_reg = 0x0074, 92362306a36Sopenharmony_ci .enable_mask = BIT(2), 92462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 92562306a36Sopenharmony_ci .name = "gfx2d1_src", 92662306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 92762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 92862306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 92962306a36Sopenharmony_ci }, 93062306a36Sopenharmony_ci }, 93162306a36Sopenharmony_ci}; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_cistatic struct clk_branch gfx2d1_clk = { 93462306a36Sopenharmony_ci .halt_reg = 0x01c8, 93562306a36Sopenharmony_ci .halt_bit = 14, 93662306a36Sopenharmony_ci .clkr = { 93762306a36Sopenharmony_ci .enable_reg = 0x0074, 93862306a36Sopenharmony_ci .enable_mask = BIT(0), 93962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 94062306a36Sopenharmony_ci .name = "gfx2d1_clk", 94162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 94262306a36Sopenharmony_ci &gfx2d1_src.clkr.hw 94362306a36Sopenharmony_ci }, 94462306a36Sopenharmony_ci .num_parents = 1, 94562306a36Sopenharmony_ci .ops = &clk_branch_ops, 94662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 94762306a36Sopenharmony_ci }, 94862306a36Sopenharmony_ci }, 94962306a36Sopenharmony_ci}; 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gfx3d[] = { 95262306a36Sopenharmony_ci F_MN( 27000000, P_PXO, 1, 0), 95362306a36Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 95462306a36Sopenharmony_ci F_MN( 54857000, P_PLL8, 1, 7), 95562306a36Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 95662306a36Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 95762306a36Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 95862306a36Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 95962306a36Sopenharmony_ci F_MN(145455000, P_PLL2, 2, 11), 96062306a36Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 96162306a36Sopenharmony_ci F_MN(177778000, P_PLL2, 2, 9), 96262306a36Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 96362306a36Sopenharmony_ci F_MN(228571000, P_PLL2, 2, 7), 96462306a36Sopenharmony_ci F_MN(266667000, P_PLL2, 1, 3), 96562306a36Sopenharmony_ci F_MN(300000000, P_PLL3, 1, 4), 96662306a36Sopenharmony_ci F_MN(320000000, P_PLL2, 2, 5), 96762306a36Sopenharmony_ci F_MN(400000000, P_PLL2, 1, 2), 96862306a36Sopenharmony_ci { } 96962306a36Sopenharmony_ci}; 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gfx3d_8064[] = { 97262306a36Sopenharmony_ci F_MN( 27000000, P_PXO, 0, 0), 97362306a36Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 97462306a36Sopenharmony_ci F_MN( 54857000, P_PLL8, 1, 7), 97562306a36Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 97662306a36Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 97762306a36Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 97862306a36Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 97962306a36Sopenharmony_ci F_MN(145455000, P_PLL2, 2, 11), 98062306a36Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 98162306a36Sopenharmony_ci F_MN(177778000, P_PLL2, 2, 9), 98262306a36Sopenharmony_ci F_MN(192000000, P_PLL8, 1, 2), 98362306a36Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 98462306a36Sopenharmony_ci F_MN(228571000, P_PLL2, 2, 7), 98562306a36Sopenharmony_ci F_MN(266667000, P_PLL2, 1, 3), 98662306a36Sopenharmony_ci F_MN(320000000, P_PLL2, 2, 5), 98762306a36Sopenharmony_ci F_MN(400000000, P_PLL2, 1, 2), 98862306a36Sopenharmony_ci F_MN(450000000, P_PLL15, 1, 2), 98962306a36Sopenharmony_ci { } 99062306a36Sopenharmony_ci}; 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_cistatic struct clk_dyn_rcg gfx3d_src = { 99362306a36Sopenharmony_ci .ns_reg[0] = 0x008c, 99462306a36Sopenharmony_ci .ns_reg[1] = 0x008c, 99562306a36Sopenharmony_ci .md_reg[0] = 0x0084, 99662306a36Sopenharmony_ci .md_reg[1] = 0x0088, 99762306a36Sopenharmony_ci .bank_reg = 0x0080, 99862306a36Sopenharmony_ci .mn[0] = { 99962306a36Sopenharmony_ci .mnctr_en_bit = 8, 100062306a36Sopenharmony_ci .mnctr_reset_bit = 25, 100162306a36Sopenharmony_ci .mnctr_mode_shift = 9, 100262306a36Sopenharmony_ci .n_val_shift = 18, 100362306a36Sopenharmony_ci .m_val_shift = 4, 100462306a36Sopenharmony_ci .width = 4, 100562306a36Sopenharmony_ci }, 100662306a36Sopenharmony_ci .mn[1] = { 100762306a36Sopenharmony_ci .mnctr_en_bit = 5, 100862306a36Sopenharmony_ci .mnctr_reset_bit = 24, 100962306a36Sopenharmony_ci .mnctr_mode_shift = 6, 101062306a36Sopenharmony_ci .n_val_shift = 14, 101162306a36Sopenharmony_ci .m_val_shift = 4, 101262306a36Sopenharmony_ci .width = 4, 101362306a36Sopenharmony_ci }, 101462306a36Sopenharmony_ci .s[0] = { 101562306a36Sopenharmony_ci .src_sel_shift = 3, 101662306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_pll3_map, 101762306a36Sopenharmony_ci }, 101862306a36Sopenharmony_ci .s[1] = { 101962306a36Sopenharmony_ci .src_sel_shift = 0, 102062306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_pll3_map, 102162306a36Sopenharmony_ci }, 102262306a36Sopenharmony_ci .mux_sel_bit = 11, 102362306a36Sopenharmony_ci .freq_tbl = clk_tbl_gfx3d, 102462306a36Sopenharmony_ci .clkr = { 102562306a36Sopenharmony_ci .enable_reg = 0x0080, 102662306a36Sopenharmony_ci .enable_mask = BIT(2), 102762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 102862306a36Sopenharmony_ci .name = "gfx3d_src", 102962306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2_pll3, 103062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2_pll3), 103162306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 103262306a36Sopenharmony_ci }, 103362306a36Sopenharmony_ci }, 103462306a36Sopenharmony_ci}; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_cistatic const struct clk_init_data gfx3d_8064_init = { 103762306a36Sopenharmony_ci .name = "gfx3d_src", 103862306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2_pll15, 103962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2_pll15), 104062306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 104162306a36Sopenharmony_ci}; 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_cistatic struct clk_branch gfx3d_clk = { 104462306a36Sopenharmony_ci .halt_reg = 0x01c8, 104562306a36Sopenharmony_ci .halt_bit = 4, 104662306a36Sopenharmony_ci .clkr = { 104762306a36Sopenharmony_ci .enable_reg = 0x0080, 104862306a36Sopenharmony_ci .enable_mask = BIT(0), 104962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 105062306a36Sopenharmony_ci .name = "gfx3d_clk", 105162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 105262306a36Sopenharmony_ci &gfx3d_src.clkr.hw 105362306a36Sopenharmony_ci }, 105462306a36Sopenharmony_ci .num_parents = 1, 105562306a36Sopenharmony_ci .ops = &clk_branch_ops, 105662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 105762306a36Sopenharmony_ci }, 105862306a36Sopenharmony_ci }, 105962306a36Sopenharmony_ci}; 106062306a36Sopenharmony_ci 106162306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_vcap[] = { 106262306a36Sopenharmony_ci F_MN( 27000000, P_PXO, 0, 0), 106362306a36Sopenharmony_ci F_MN( 54860000, P_PLL8, 1, 7), 106462306a36Sopenharmony_ci F_MN( 64000000, P_PLL8, 1, 6), 106562306a36Sopenharmony_ci F_MN( 76800000, P_PLL8, 1, 5), 106662306a36Sopenharmony_ci F_MN(128000000, P_PLL8, 1, 3), 106762306a36Sopenharmony_ci F_MN(160000000, P_PLL2, 1, 5), 106862306a36Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 106962306a36Sopenharmony_ci { } 107062306a36Sopenharmony_ci}; 107162306a36Sopenharmony_ci 107262306a36Sopenharmony_cistatic struct clk_dyn_rcg vcap_src = { 107362306a36Sopenharmony_ci .ns_reg[0] = 0x021c, 107462306a36Sopenharmony_ci .ns_reg[1] = 0x021c, 107562306a36Sopenharmony_ci .md_reg[0] = 0x01ec, 107662306a36Sopenharmony_ci .md_reg[1] = 0x0218, 107762306a36Sopenharmony_ci .bank_reg = 0x0178, 107862306a36Sopenharmony_ci .mn[0] = { 107962306a36Sopenharmony_ci .mnctr_en_bit = 8, 108062306a36Sopenharmony_ci .mnctr_reset_bit = 23, 108162306a36Sopenharmony_ci .mnctr_mode_shift = 9, 108262306a36Sopenharmony_ci .n_val_shift = 18, 108362306a36Sopenharmony_ci .m_val_shift = 4, 108462306a36Sopenharmony_ci .width = 4, 108562306a36Sopenharmony_ci }, 108662306a36Sopenharmony_ci .mn[1] = { 108762306a36Sopenharmony_ci .mnctr_en_bit = 5, 108862306a36Sopenharmony_ci .mnctr_reset_bit = 22, 108962306a36Sopenharmony_ci .mnctr_mode_shift = 6, 109062306a36Sopenharmony_ci .n_val_shift = 14, 109162306a36Sopenharmony_ci .m_val_shift = 4, 109262306a36Sopenharmony_ci .width = 4, 109362306a36Sopenharmony_ci }, 109462306a36Sopenharmony_ci .s[0] = { 109562306a36Sopenharmony_ci .src_sel_shift = 3, 109662306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 109762306a36Sopenharmony_ci }, 109862306a36Sopenharmony_ci .s[1] = { 109962306a36Sopenharmony_ci .src_sel_shift = 0, 110062306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 110162306a36Sopenharmony_ci }, 110262306a36Sopenharmony_ci .mux_sel_bit = 11, 110362306a36Sopenharmony_ci .freq_tbl = clk_tbl_vcap, 110462306a36Sopenharmony_ci .clkr = { 110562306a36Sopenharmony_ci .enable_reg = 0x0178, 110662306a36Sopenharmony_ci .enable_mask = BIT(2), 110762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 110862306a36Sopenharmony_ci .name = "vcap_src", 110962306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 111062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 111162306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 111262306a36Sopenharmony_ci }, 111362306a36Sopenharmony_ci }, 111462306a36Sopenharmony_ci}; 111562306a36Sopenharmony_ci 111662306a36Sopenharmony_cistatic struct clk_branch vcap_clk = { 111762306a36Sopenharmony_ci .halt_reg = 0x0240, 111862306a36Sopenharmony_ci .halt_bit = 15, 111962306a36Sopenharmony_ci .clkr = { 112062306a36Sopenharmony_ci .enable_reg = 0x0178, 112162306a36Sopenharmony_ci .enable_mask = BIT(0), 112262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 112362306a36Sopenharmony_ci .name = "vcap_clk", 112462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 112562306a36Sopenharmony_ci &vcap_src.clkr.hw 112662306a36Sopenharmony_ci }, 112762306a36Sopenharmony_ci .num_parents = 1, 112862306a36Sopenharmony_ci .ops = &clk_branch_ops, 112962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 113062306a36Sopenharmony_ci }, 113162306a36Sopenharmony_ci }, 113262306a36Sopenharmony_ci}; 113362306a36Sopenharmony_ci 113462306a36Sopenharmony_cistatic struct clk_branch vcap_npl_clk = { 113562306a36Sopenharmony_ci .halt_reg = 0x0240, 113662306a36Sopenharmony_ci .halt_bit = 25, 113762306a36Sopenharmony_ci .clkr = { 113862306a36Sopenharmony_ci .enable_reg = 0x0178, 113962306a36Sopenharmony_ci .enable_mask = BIT(13), 114062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 114162306a36Sopenharmony_ci .name = "vcap_npl_clk", 114262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 114362306a36Sopenharmony_ci &vcap_src.clkr.hw 114462306a36Sopenharmony_ci }, 114562306a36Sopenharmony_ci .num_parents = 1, 114662306a36Sopenharmony_ci .ops = &clk_branch_ops, 114762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 114862306a36Sopenharmony_ci }, 114962306a36Sopenharmony_ci }, 115062306a36Sopenharmony_ci}; 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_ijpeg[] = { 115362306a36Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 115462306a36Sopenharmony_ci { 36570000, P_PLL8, 1, 2, 21 }, 115562306a36Sopenharmony_ci { 54860000, P_PLL8, 7, 0, 0 }, 115662306a36Sopenharmony_ci { 96000000, P_PLL8, 4, 0, 0 }, 115762306a36Sopenharmony_ci { 109710000, P_PLL8, 1, 2, 7 }, 115862306a36Sopenharmony_ci { 128000000, P_PLL8, 3, 0, 0 }, 115962306a36Sopenharmony_ci { 153600000, P_PLL8, 1, 2, 5 }, 116062306a36Sopenharmony_ci { 200000000, P_PLL2, 4, 0, 0 }, 116162306a36Sopenharmony_ci { 228571000, P_PLL2, 1, 2, 7 }, 116262306a36Sopenharmony_ci { 266667000, P_PLL2, 1, 1, 3 }, 116362306a36Sopenharmony_ci { 320000000, P_PLL2, 1, 2, 5 }, 116462306a36Sopenharmony_ci { } 116562306a36Sopenharmony_ci}; 116662306a36Sopenharmony_ci 116762306a36Sopenharmony_cistatic struct clk_rcg ijpeg_src = { 116862306a36Sopenharmony_ci .ns_reg = 0x00a0, 116962306a36Sopenharmony_ci .md_reg = 0x009c, 117062306a36Sopenharmony_ci .mn = { 117162306a36Sopenharmony_ci .mnctr_en_bit = 5, 117262306a36Sopenharmony_ci .mnctr_reset_bit = 7, 117362306a36Sopenharmony_ci .mnctr_mode_shift = 6, 117462306a36Sopenharmony_ci .n_val_shift = 16, 117562306a36Sopenharmony_ci .m_val_shift = 8, 117662306a36Sopenharmony_ci .width = 8, 117762306a36Sopenharmony_ci }, 117862306a36Sopenharmony_ci .p = { 117962306a36Sopenharmony_ci .pre_div_shift = 12, 118062306a36Sopenharmony_ci .pre_div_width = 2, 118162306a36Sopenharmony_ci }, 118262306a36Sopenharmony_ci .s = { 118362306a36Sopenharmony_ci .src_sel_shift = 0, 118462306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 118562306a36Sopenharmony_ci }, 118662306a36Sopenharmony_ci .freq_tbl = clk_tbl_ijpeg, 118762306a36Sopenharmony_ci .clkr = { 118862306a36Sopenharmony_ci .enable_reg = 0x0098, 118962306a36Sopenharmony_ci .enable_mask = BIT(2), 119062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 119162306a36Sopenharmony_ci .name = "ijpeg_src", 119262306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 119362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 119462306a36Sopenharmony_ci .ops = &clk_rcg_ops, 119562306a36Sopenharmony_ci }, 119662306a36Sopenharmony_ci }, 119762306a36Sopenharmony_ci}; 119862306a36Sopenharmony_ci 119962306a36Sopenharmony_cistatic struct clk_branch ijpeg_clk = { 120062306a36Sopenharmony_ci .halt_reg = 0x01c8, 120162306a36Sopenharmony_ci .halt_bit = 24, 120262306a36Sopenharmony_ci .clkr = { 120362306a36Sopenharmony_ci .enable_reg = 0x0098, 120462306a36Sopenharmony_ci .enable_mask = BIT(0), 120562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120662306a36Sopenharmony_ci .name = "ijpeg_clk", 120762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 120862306a36Sopenharmony_ci &ijpeg_src.clkr.hw 120962306a36Sopenharmony_ci }, 121062306a36Sopenharmony_ci .num_parents = 1, 121162306a36Sopenharmony_ci .ops = &clk_branch_ops, 121262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 121362306a36Sopenharmony_ci }, 121462306a36Sopenharmony_ci }, 121562306a36Sopenharmony_ci}; 121662306a36Sopenharmony_ci 121762306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_jpegd[] = { 121862306a36Sopenharmony_ci { 64000000, P_PLL8, 6 }, 121962306a36Sopenharmony_ci { 76800000, P_PLL8, 5 }, 122062306a36Sopenharmony_ci { 96000000, P_PLL8, 4 }, 122162306a36Sopenharmony_ci { 160000000, P_PLL2, 5 }, 122262306a36Sopenharmony_ci { 200000000, P_PLL2, 4 }, 122362306a36Sopenharmony_ci { } 122462306a36Sopenharmony_ci}; 122562306a36Sopenharmony_ci 122662306a36Sopenharmony_cistatic struct clk_rcg jpegd_src = { 122762306a36Sopenharmony_ci .ns_reg = 0x00ac, 122862306a36Sopenharmony_ci .p = { 122962306a36Sopenharmony_ci .pre_div_shift = 12, 123062306a36Sopenharmony_ci .pre_div_width = 4, 123162306a36Sopenharmony_ci }, 123262306a36Sopenharmony_ci .s = { 123362306a36Sopenharmony_ci .src_sel_shift = 0, 123462306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 123562306a36Sopenharmony_ci }, 123662306a36Sopenharmony_ci .freq_tbl = clk_tbl_jpegd, 123762306a36Sopenharmony_ci .clkr = { 123862306a36Sopenharmony_ci .enable_reg = 0x00a4, 123962306a36Sopenharmony_ci .enable_mask = BIT(2), 124062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 124162306a36Sopenharmony_ci .name = "jpegd_src", 124262306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 124362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 124462306a36Sopenharmony_ci .ops = &clk_rcg_ops, 124562306a36Sopenharmony_ci }, 124662306a36Sopenharmony_ci }, 124762306a36Sopenharmony_ci}; 124862306a36Sopenharmony_ci 124962306a36Sopenharmony_cistatic struct clk_branch jpegd_clk = { 125062306a36Sopenharmony_ci .halt_reg = 0x01c8, 125162306a36Sopenharmony_ci .halt_bit = 19, 125262306a36Sopenharmony_ci .clkr = { 125362306a36Sopenharmony_ci .enable_reg = 0x00a4, 125462306a36Sopenharmony_ci .enable_mask = BIT(0), 125562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125662306a36Sopenharmony_ci .name = "jpegd_clk", 125762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 125862306a36Sopenharmony_ci &jpegd_src.clkr.hw 125962306a36Sopenharmony_ci }, 126062306a36Sopenharmony_ci .num_parents = 1, 126162306a36Sopenharmony_ci .ops = &clk_branch_ops, 126262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 126362306a36Sopenharmony_ci }, 126462306a36Sopenharmony_ci }, 126562306a36Sopenharmony_ci}; 126662306a36Sopenharmony_ci 126762306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_mdp[] = { 126862306a36Sopenharmony_ci { 9600000, P_PLL8, 1, 1, 40 }, 126962306a36Sopenharmony_ci { 13710000, P_PLL8, 1, 1, 28 }, 127062306a36Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 127162306a36Sopenharmony_ci { 29540000, P_PLL8, 1, 1, 13 }, 127262306a36Sopenharmony_ci { 34910000, P_PLL8, 1, 1, 11 }, 127362306a36Sopenharmony_ci { 38400000, P_PLL8, 1, 1, 10 }, 127462306a36Sopenharmony_ci { 59080000, P_PLL8, 1, 2, 13 }, 127562306a36Sopenharmony_ci { 76800000, P_PLL8, 1, 1, 5 }, 127662306a36Sopenharmony_ci { 85330000, P_PLL8, 1, 2, 9 }, 127762306a36Sopenharmony_ci { 96000000, P_PLL8, 1, 1, 4 }, 127862306a36Sopenharmony_ci { 128000000, P_PLL8, 1, 1, 3 }, 127962306a36Sopenharmony_ci { 160000000, P_PLL2, 1, 1, 5 }, 128062306a36Sopenharmony_ci { 177780000, P_PLL2, 1, 2, 9 }, 128162306a36Sopenharmony_ci { 200000000, P_PLL2, 1, 1, 4 }, 128262306a36Sopenharmony_ci { 228571000, P_PLL2, 1, 2, 7 }, 128362306a36Sopenharmony_ci { 266667000, P_PLL2, 1, 1, 3 }, 128462306a36Sopenharmony_ci { } 128562306a36Sopenharmony_ci}; 128662306a36Sopenharmony_ci 128762306a36Sopenharmony_cistatic struct clk_dyn_rcg mdp_src = { 128862306a36Sopenharmony_ci .ns_reg[0] = 0x00d0, 128962306a36Sopenharmony_ci .ns_reg[1] = 0x00d0, 129062306a36Sopenharmony_ci .md_reg[0] = 0x00c4, 129162306a36Sopenharmony_ci .md_reg[1] = 0x00c8, 129262306a36Sopenharmony_ci .bank_reg = 0x00c0, 129362306a36Sopenharmony_ci .mn[0] = { 129462306a36Sopenharmony_ci .mnctr_en_bit = 8, 129562306a36Sopenharmony_ci .mnctr_reset_bit = 31, 129662306a36Sopenharmony_ci .mnctr_mode_shift = 9, 129762306a36Sopenharmony_ci .n_val_shift = 22, 129862306a36Sopenharmony_ci .m_val_shift = 8, 129962306a36Sopenharmony_ci .width = 8, 130062306a36Sopenharmony_ci }, 130162306a36Sopenharmony_ci .mn[1] = { 130262306a36Sopenharmony_ci .mnctr_en_bit = 5, 130362306a36Sopenharmony_ci .mnctr_reset_bit = 30, 130462306a36Sopenharmony_ci .mnctr_mode_shift = 6, 130562306a36Sopenharmony_ci .n_val_shift = 14, 130662306a36Sopenharmony_ci .m_val_shift = 8, 130762306a36Sopenharmony_ci .width = 8, 130862306a36Sopenharmony_ci }, 130962306a36Sopenharmony_ci .s[0] = { 131062306a36Sopenharmony_ci .src_sel_shift = 3, 131162306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 131262306a36Sopenharmony_ci }, 131362306a36Sopenharmony_ci .s[1] = { 131462306a36Sopenharmony_ci .src_sel_shift = 0, 131562306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 131662306a36Sopenharmony_ci }, 131762306a36Sopenharmony_ci .mux_sel_bit = 11, 131862306a36Sopenharmony_ci .freq_tbl = clk_tbl_mdp, 131962306a36Sopenharmony_ci .clkr = { 132062306a36Sopenharmony_ci .enable_reg = 0x00c0, 132162306a36Sopenharmony_ci .enable_mask = BIT(2), 132262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 132362306a36Sopenharmony_ci .name = "mdp_src", 132462306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 132562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 132662306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 132762306a36Sopenharmony_ci }, 132862306a36Sopenharmony_ci }, 132962306a36Sopenharmony_ci}; 133062306a36Sopenharmony_ci 133162306a36Sopenharmony_cistatic struct clk_branch mdp_clk = { 133262306a36Sopenharmony_ci .halt_reg = 0x01d0, 133362306a36Sopenharmony_ci .halt_bit = 10, 133462306a36Sopenharmony_ci .clkr = { 133562306a36Sopenharmony_ci .enable_reg = 0x00c0, 133662306a36Sopenharmony_ci .enable_mask = BIT(0), 133762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 133862306a36Sopenharmony_ci .name = "mdp_clk", 133962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 134062306a36Sopenharmony_ci &mdp_src.clkr.hw 134162306a36Sopenharmony_ci }, 134262306a36Sopenharmony_ci .num_parents = 1, 134362306a36Sopenharmony_ci .ops = &clk_branch_ops, 134462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 134562306a36Sopenharmony_ci }, 134662306a36Sopenharmony_ci }, 134762306a36Sopenharmony_ci}; 134862306a36Sopenharmony_ci 134962306a36Sopenharmony_cistatic struct clk_branch mdp_lut_clk = { 135062306a36Sopenharmony_ci .halt_reg = 0x01e8, 135162306a36Sopenharmony_ci .halt_bit = 13, 135262306a36Sopenharmony_ci .clkr = { 135362306a36Sopenharmony_ci .enable_reg = 0x016c, 135462306a36Sopenharmony_ci .enable_mask = BIT(0), 135562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 135662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 135762306a36Sopenharmony_ci &mdp_src.clkr.hw 135862306a36Sopenharmony_ci }, 135962306a36Sopenharmony_ci .num_parents = 1, 136062306a36Sopenharmony_ci .name = "mdp_lut_clk", 136162306a36Sopenharmony_ci .ops = &clk_branch_ops, 136262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 136362306a36Sopenharmony_ci }, 136462306a36Sopenharmony_ci }, 136562306a36Sopenharmony_ci}; 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_cistatic struct clk_branch mdp_vsync_clk = { 136862306a36Sopenharmony_ci .halt_reg = 0x01cc, 136962306a36Sopenharmony_ci .halt_bit = 22, 137062306a36Sopenharmony_ci .clkr = { 137162306a36Sopenharmony_ci .enable_reg = 0x0058, 137262306a36Sopenharmony_ci .enable_mask = BIT(6), 137362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137462306a36Sopenharmony_ci .name = "mdp_vsync_clk", 137562306a36Sopenharmony_ci .parent_data = (const struct clk_parent_data[]){ 137662306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 137762306a36Sopenharmony_ci }, 137862306a36Sopenharmony_ci .num_parents = 1, 137962306a36Sopenharmony_ci .ops = &clk_branch_ops 138062306a36Sopenharmony_ci }, 138162306a36Sopenharmony_ci }, 138262306a36Sopenharmony_ci}; 138362306a36Sopenharmony_ci 138462306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_rot[] = { 138562306a36Sopenharmony_ci { 27000000, P_PXO, 1 }, 138662306a36Sopenharmony_ci { 29540000, P_PLL8, 13 }, 138762306a36Sopenharmony_ci { 32000000, P_PLL8, 12 }, 138862306a36Sopenharmony_ci { 38400000, P_PLL8, 10 }, 138962306a36Sopenharmony_ci { 48000000, P_PLL8, 8 }, 139062306a36Sopenharmony_ci { 54860000, P_PLL8, 7 }, 139162306a36Sopenharmony_ci { 64000000, P_PLL8, 6 }, 139262306a36Sopenharmony_ci { 76800000, P_PLL8, 5 }, 139362306a36Sopenharmony_ci { 96000000, P_PLL8, 4 }, 139462306a36Sopenharmony_ci { 100000000, P_PLL2, 8 }, 139562306a36Sopenharmony_ci { 114290000, P_PLL2, 7 }, 139662306a36Sopenharmony_ci { 133330000, P_PLL2, 6 }, 139762306a36Sopenharmony_ci { 160000000, P_PLL2, 5 }, 139862306a36Sopenharmony_ci { 200000000, P_PLL2, 4 }, 139962306a36Sopenharmony_ci { } 140062306a36Sopenharmony_ci}; 140162306a36Sopenharmony_ci 140262306a36Sopenharmony_cistatic struct clk_dyn_rcg rot_src = { 140362306a36Sopenharmony_ci .ns_reg[0] = 0x00e8, 140462306a36Sopenharmony_ci .ns_reg[1] = 0x00e8, 140562306a36Sopenharmony_ci .bank_reg = 0x00e8, 140662306a36Sopenharmony_ci .p[0] = { 140762306a36Sopenharmony_ci .pre_div_shift = 22, 140862306a36Sopenharmony_ci .pre_div_width = 4, 140962306a36Sopenharmony_ci }, 141062306a36Sopenharmony_ci .p[1] = { 141162306a36Sopenharmony_ci .pre_div_shift = 26, 141262306a36Sopenharmony_ci .pre_div_width = 4, 141362306a36Sopenharmony_ci }, 141462306a36Sopenharmony_ci .s[0] = { 141562306a36Sopenharmony_ci .src_sel_shift = 16, 141662306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 141762306a36Sopenharmony_ci }, 141862306a36Sopenharmony_ci .s[1] = { 141962306a36Sopenharmony_ci .src_sel_shift = 19, 142062306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 142162306a36Sopenharmony_ci }, 142262306a36Sopenharmony_ci .mux_sel_bit = 30, 142362306a36Sopenharmony_ci .freq_tbl = clk_tbl_rot, 142462306a36Sopenharmony_ci .clkr = { 142562306a36Sopenharmony_ci .enable_reg = 0x00e0, 142662306a36Sopenharmony_ci .enable_mask = BIT(2), 142762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142862306a36Sopenharmony_ci .name = "rot_src", 142962306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 143062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 143162306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 143262306a36Sopenharmony_ci }, 143362306a36Sopenharmony_ci }, 143462306a36Sopenharmony_ci}; 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_cistatic struct clk_branch rot_clk = { 143762306a36Sopenharmony_ci .halt_reg = 0x01d0, 143862306a36Sopenharmony_ci .halt_bit = 15, 143962306a36Sopenharmony_ci .clkr = { 144062306a36Sopenharmony_ci .enable_reg = 0x00e0, 144162306a36Sopenharmony_ci .enable_mask = BIT(0), 144262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144362306a36Sopenharmony_ci .name = "rot_clk", 144462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 144562306a36Sopenharmony_ci &rot_src.clkr.hw 144662306a36Sopenharmony_ci }, 144762306a36Sopenharmony_ci .num_parents = 1, 144862306a36Sopenharmony_ci .ops = &clk_branch_ops, 144962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145062306a36Sopenharmony_ci }, 145162306a36Sopenharmony_ci }, 145262306a36Sopenharmony_ci}; 145362306a36Sopenharmony_ci 145462306a36Sopenharmony_cistatic const struct parent_map mmcc_pxo_hdmi_map[] = { 145562306a36Sopenharmony_ci { P_PXO, 0 }, 145662306a36Sopenharmony_ci { P_HDMI_PLL, 3 } 145762306a36Sopenharmony_ci}; 145862306a36Sopenharmony_ci 145962306a36Sopenharmony_cistatic const struct clk_parent_data mmcc_pxo_hdmi[] = { 146062306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 146162306a36Sopenharmony_ci { .fw_name = "hdmipll", .name = "hdmi_pll" }, 146262306a36Sopenharmony_ci}; 146362306a36Sopenharmony_ci 146462306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_tv[] = { 146562306a36Sopenharmony_ci { .src = P_HDMI_PLL, .pre_div = 1 }, 146662306a36Sopenharmony_ci { } 146762306a36Sopenharmony_ci}; 146862306a36Sopenharmony_ci 146962306a36Sopenharmony_cistatic struct clk_rcg tv_src = { 147062306a36Sopenharmony_ci .ns_reg = 0x00f4, 147162306a36Sopenharmony_ci .md_reg = 0x00f0, 147262306a36Sopenharmony_ci .mn = { 147362306a36Sopenharmony_ci .mnctr_en_bit = 5, 147462306a36Sopenharmony_ci .mnctr_reset_bit = 7, 147562306a36Sopenharmony_ci .mnctr_mode_shift = 6, 147662306a36Sopenharmony_ci .n_val_shift = 16, 147762306a36Sopenharmony_ci .m_val_shift = 8, 147862306a36Sopenharmony_ci .width = 8, 147962306a36Sopenharmony_ci }, 148062306a36Sopenharmony_ci .p = { 148162306a36Sopenharmony_ci .pre_div_shift = 14, 148262306a36Sopenharmony_ci .pre_div_width = 2, 148362306a36Sopenharmony_ci }, 148462306a36Sopenharmony_ci .s = { 148562306a36Sopenharmony_ci .src_sel_shift = 0, 148662306a36Sopenharmony_ci .parent_map = mmcc_pxo_hdmi_map, 148762306a36Sopenharmony_ci }, 148862306a36Sopenharmony_ci .freq_tbl = clk_tbl_tv, 148962306a36Sopenharmony_ci .clkr = { 149062306a36Sopenharmony_ci .enable_reg = 0x00ec, 149162306a36Sopenharmony_ci .enable_mask = BIT(2), 149262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 149362306a36Sopenharmony_ci .name = "tv_src", 149462306a36Sopenharmony_ci .parent_data = mmcc_pxo_hdmi, 149562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_hdmi), 149662306a36Sopenharmony_ci .ops = &clk_rcg_bypass_ops, 149762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 149862306a36Sopenharmony_ci }, 149962306a36Sopenharmony_ci }, 150062306a36Sopenharmony_ci}; 150162306a36Sopenharmony_ci 150262306a36Sopenharmony_cistatic struct clk_branch tv_enc_clk = { 150362306a36Sopenharmony_ci .halt_reg = 0x01d4, 150462306a36Sopenharmony_ci .halt_bit = 9, 150562306a36Sopenharmony_ci .clkr = { 150662306a36Sopenharmony_ci .enable_reg = 0x00ec, 150762306a36Sopenharmony_ci .enable_mask = BIT(8), 150862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 151062306a36Sopenharmony_ci &tv_src.clkr.hw, 151162306a36Sopenharmony_ci }, 151262306a36Sopenharmony_ci .num_parents = 1, 151362306a36Sopenharmony_ci .name = "tv_enc_clk", 151462306a36Sopenharmony_ci .ops = &clk_branch_ops, 151562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 151662306a36Sopenharmony_ci }, 151762306a36Sopenharmony_ci }, 151862306a36Sopenharmony_ci}; 151962306a36Sopenharmony_ci 152062306a36Sopenharmony_cistatic struct clk_branch tv_dac_clk = { 152162306a36Sopenharmony_ci .halt_reg = 0x01d4, 152262306a36Sopenharmony_ci .halt_bit = 10, 152362306a36Sopenharmony_ci .clkr = { 152462306a36Sopenharmony_ci .enable_reg = 0x00ec, 152562306a36Sopenharmony_ci .enable_mask = BIT(10), 152662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 152862306a36Sopenharmony_ci &tv_src.clkr.hw, 152962306a36Sopenharmony_ci }, 153062306a36Sopenharmony_ci .num_parents = 1, 153162306a36Sopenharmony_ci .name = "tv_dac_clk", 153262306a36Sopenharmony_ci .ops = &clk_branch_ops, 153362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 153462306a36Sopenharmony_ci }, 153562306a36Sopenharmony_ci }, 153662306a36Sopenharmony_ci}; 153762306a36Sopenharmony_ci 153862306a36Sopenharmony_cistatic struct clk_branch mdp_tv_clk = { 153962306a36Sopenharmony_ci .halt_reg = 0x01d4, 154062306a36Sopenharmony_ci .halt_bit = 12, 154162306a36Sopenharmony_ci .clkr = { 154262306a36Sopenharmony_ci .enable_reg = 0x00ec, 154362306a36Sopenharmony_ci .enable_mask = BIT(0), 154462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 154562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 154662306a36Sopenharmony_ci &tv_src.clkr.hw, 154762306a36Sopenharmony_ci }, 154862306a36Sopenharmony_ci .num_parents = 1, 154962306a36Sopenharmony_ci .name = "mdp_tv_clk", 155062306a36Sopenharmony_ci .ops = &clk_branch_ops, 155162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 155262306a36Sopenharmony_ci }, 155362306a36Sopenharmony_ci }, 155462306a36Sopenharmony_ci}; 155562306a36Sopenharmony_ci 155662306a36Sopenharmony_cistatic struct clk_branch hdmi_tv_clk = { 155762306a36Sopenharmony_ci .halt_reg = 0x01d4, 155862306a36Sopenharmony_ci .halt_bit = 11, 155962306a36Sopenharmony_ci .clkr = { 156062306a36Sopenharmony_ci .enable_reg = 0x00ec, 156162306a36Sopenharmony_ci .enable_mask = BIT(12), 156262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 156362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 156462306a36Sopenharmony_ci &tv_src.clkr.hw, 156562306a36Sopenharmony_ci }, 156662306a36Sopenharmony_ci .num_parents = 1, 156762306a36Sopenharmony_ci .name = "hdmi_tv_clk", 156862306a36Sopenharmony_ci .ops = &clk_branch_ops, 156962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 157062306a36Sopenharmony_ci }, 157162306a36Sopenharmony_ci }, 157262306a36Sopenharmony_ci}; 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_cistatic struct clk_branch rgb_tv_clk = { 157562306a36Sopenharmony_ci .halt_reg = 0x0240, 157662306a36Sopenharmony_ci .halt_bit = 27, 157762306a36Sopenharmony_ci .clkr = { 157862306a36Sopenharmony_ci .enable_reg = 0x0124, 157962306a36Sopenharmony_ci .enable_mask = BIT(14), 158062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 158262306a36Sopenharmony_ci &tv_src.clkr.hw, 158362306a36Sopenharmony_ci }, 158462306a36Sopenharmony_ci .num_parents = 1, 158562306a36Sopenharmony_ci .name = "rgb_tv_clk", 158662306a36Sopenharmony_ci .ops = &clk_branch_ops, 158762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 158862306a36Sopenharmony_ci }, 158962306a36Sopenharmony_ci }, 159062306a36Sopenharmony_ci}; 159162306a36Sopenharmony_ci 159262306a36Sopenharmony_cistatic struct clk_branch npl_tv_clk = { 159362306a36Sopenharmony_ci .halt_reg = 0x0240, 159462306a36Sopenharmony_ci .halt_bit = 26, 159562306a36Sopenharmony_ci .clkr = { 159662306a36Sopenharmony_ci .enable_reg = 0x0124, 159762306a36Sopenharmony_ci .enable_mask = BIT(16), 159862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 160062306a36Sopenharmony_ci &tv_src.clkr.hw, 160162306a36Sopenharmony_ci }, 160262306a36Sopenharmony_ci .num_parents = 1, 160362306a36Sopenharmony_ci .name = "npl_tv_clk", 160462306a36Sopenharmony_ci .ops = &clk_branch_ops, 160562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 160662306a36Sopenharmony_ci }, 160762306a36Sopenharmony_ci }, 160862306a36Sopenharmony_ci}; 160962306a36Sopenharmony_ci 161062306a36Sopenharmony_cistatic struct clk_branch hdmi_app_clk = { 161162306a36Sopenharmony_ci .halt_reg = 0x01cc, 161262306a36Sopenharmony_ci .halt_bit = 25, 161362306a36Sopenharmony_ci .clkr = { 161462306a36Sopenharmony_ci .enable_reg = 0x005c, 161562306a36Sopenharmony_ci .enable_mask = BIT(11), 161662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161762306a36Sopenharmony_ci .parent_data = (const struct clk_parent_data[]){ 161862306a36Sopenharmony_ci { .fw_name = "pxo", .name = "pxo_board" }, 161962306a36Sopenharmony_ci }, 162062306a36Sopenharmony_ci .num_parents = 1, 162162306a36Sopenharmony_ci .name = "hdmi_app_clk", 162262306a36Sopenharmony_ci .ops = &clk_branch_ops, 162362306a36Sopenharmony_ci }, 162462306a36Sopenharmony_ci }, 162562306a36Sopenharmony_ci}; 162662306a36Sopenharmony_ci 162762306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_vcodec[] = { 162862306a36Sopenharmony_ci F_MN( 27000000, P_PXO, 1, 0), 162962306a36Sopenharmony_ci F_MN( 32000000, P_PLL8, 1, 12), 163062306a36Sopenharmony_ci F_MN( 48000000, P_PLL8, 1, 8), 163162306a36Sopenharmony_ci F_MN( 54860000, P_PLL8, 1, 7), 163262306a36Sopenharmony_ci F_MN( 96000000, P_PLL8, 1, 4), 163362306a36Sopenharmony_ci F_MN(133330000, P_PLL2, 1, 6), 163462306a36Sopenharmony_ci F_MN(200000000, P_PLL2, 1, 4), 163562306a36Sopenharmony_ci F_MN(228570000, P_PLL2, 2, 7), 163662306a36Sopenharmony_ci F_MN(266670000, P_PLL2, 1, 3), 163762306a36Sopenharmony_ci { } 163862306a36Sopenharmony_ci}; 163962306a36Sopenharmony_ci 164062306a36Sopenharmony_cistatic struct clk_dyn_rcg vcodec_src = { 164162306a36Sopenharmony_ci .ns_reg[0] = 0x0100, 164262306a36Sopenharmony_ci .ns_reg[1] = 0x0100, 164362306a36Sopenharmony_ci .md_reg[0] = 0x00fc, 164462306a36Sopenharmony_ci .md_reg[1] = 0x0128, 164562306a36Sopenharmony_ci .bank_reg = 0x00f8, 164662306a36Sopenharmony_ci .mn[0] = { 164762306a36Sopenharmony_ci .mnctr_en_bit = 5, 164862306a36Sopenharmony_ci .mnctr_reset_bit = 31, 164962306a36Sopenharmony_ci .mnctr_mode_shift = 6, 165062306a36Sopenharmony_ci .n_val_shift = 11, 165162306a36Sopenharmony_ci .m_val_shift = 8, 165262306a36Sopenharmony_ci .width = 8, 165362306a36Sopenharmony_ci }, 165462306a36Sopenharmony_ci .mn[1] = { 165562306a36Sopenharmony_ci .mnctr_en_bit = 10, 165662306a36Sopenharmony_ci .mnctr_reset_bit = 30, 165762306a36Sopenharmony_ci .mnctr_mode_shift = 11, 165862306a36Sopenharmony_ci .n_val_shift = 19, 165962306a36Sopenharmony_ci .m_val_shift = 8, 166062306a36Sopenharmony_ci .width = 8, 166162306a36Sopenharmony_ci }, 166262306a36Sopenharmony_ci .s[0] = { 166362306a36Sopenharmony_ci .src_sel_shift = 27, 166462306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 166562306a36Sopenharmony_ci }, 166662306a36Sopenharmony_ci .s[1] = { 166762306a36Sopenharmony_ci .src_sel_shift = 0, 166862306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 166962306a36Sopenharmony_ci }, 167062306a36Sopenharmony_ci .mux_sel_bit = 13, 167162306a36Sopenharmony_ci .freq_tbl = clk_tbl_vcodec, 167262306a36Sopenharmony_ci .clkr = { 167362306a36Sopenharmony_ci .enable_reg = 0x00f8, 167462306a36Sopenharmony_ci .enable_mask = BIT(2), 167562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 167662306a36Sopenharmony_ci .name = "vcodec_src", 167762306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 167862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 167962306a36Sopenharmony_ci .ops = &clk_dyn_rcg_ops, 168062306a36Sopenharmony_ci }, 168162306a36Sopenharmony_ci }, 168262306a36Sopenharmony_ci}; 168362306a36Sopenharmony_ci 168462306a36Sopenharmony_cistatic struct clk_branch vcodec_clk = { 168562306a36Sopenharmony_ci .halt_reg = 0x01d0, 168662306a36Sopenharmony_ci .halt_bit = 29, 168762306a36Sopenharmony_ci .clkr = { 168862306a36Sopenharmony_ci .enable_reg = 0x00f8, 168962306a36Sopenharmony_ci .enable_mask = BIT(0), 169062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169162306a36Sopenharmony_ci .name = "vcodec_clk", 169262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 169362306a36Sopenharmony_ci &vcodec_src.clkr.hw 169462306a36Sopenharmony_ci }, 169562306a36Sopenharmony_ci .num_parents = 1, 169662306a36Sopenharmony_ci .ops = &clk_branch_ops, 169762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 169862306a36Sopenharmony_ci }, 169962306a36Sopenharmony_ci }, 170062306a36Sopenharmony_ci}; 170162306a36Sopenharmony_ci 170262306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_vpe[] = { 170362306a36Sopenharmony_ci { 27000000, P_PXO, 1 }, 170462306a36Sopenharmony_ci { 34909000, P_PLL8, 11 }, 170562306a36Sopenharmony_ci { 38400000, P_PLL8, 10 }, 170662306a36Sopenharmony_ci { 64000000, P_PLL8, 6 }, 170762306a36Sopenharmony_ci { 76800000, P_PLL8, 5 }, 170862306a36Sopenharmony_ci { 96000000, P_PLL8, 4 }, 170962306a36Sopenharmony_ci { 100000000, P_PLL2, 8 }, 171062306a36Sopenharmony_ci { 160000000, P_PLL2, 5 }, 171162306a36Sopenharmony_ci { } 171262306a36Sopenharmony_ci}; 171362306a36Sopenharmony_ci 171462306a36Sopenharmony_cistatic struct clk_rcg vpe_src = { 171562306a36Sopenharmony_ci .ns_reg = 0x0118, 171662306a36Sopenharmony_ci .p = { 171762306a36Sopenharmony_ci .pre_div_shift = 12, 171862306a36Sopenharmony_ci .pre_div_width = 4, 171962306a36Sopenharmony_ci }, 172062306a36Sopenharmony_ci .s = { 172162306a36Sopenharmony_ci .src_sel_shift = 0, 172262306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 172362306a36Sopenharmony_ci }, 172462306a36Sopenharmony_ci .freq_tbl = clk_tbl_vpe, 172562306a36Sopenharmony_ci .clkr = { 172662306a36Sopenharmony_ci .enable_reg = 0x0110, 172762306a36Sopenharmony_ci .enable_mask = BIT(2), 172862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172962306a36Sopenharmony_ci .name = "vpe_src", 173062306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 173162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 173262306a36Sopenharmony_ci .ops = &clk_rcg_ops, 173362306a36Sopenharmony_ci }, 173462306a36Sopenharmony_ci }, 173562306a36Sopenharmony_ci}; 173662306a36Sopenharmony_ci 173762306a36Sopenharmony_cistatic struct clk_branch vpe_clk = { 173862306a36Sopenharmony_ci .halt_reg = 0x01c8, 173962306a36Sopenharmony_ci .halt_bit = 28, 174062306a36Sopenharmony_ci .clkr = { 174162306a36Sopenharmony_ci .enable_reg = 0x0110, 174262306a36Sopenharmony_ci .enable_mask = BIT(0), 174362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174462306a36Sopenharmony_ci .name = "vpe_clk", 174562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 174662306a36Sopenharmony_ci &vpe_src.clkr.hw 174762306a36Sopenharmony_ci }, 174862306a36Sopenharmony_ci .num_parents = 1, 174962306a36Sopenharmony_ci .ops = &clk_branch_ops, 175062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 175162306a36Sopenharmony_ci }, 175262306a36Sopenharmony_ci }, 175362306a36Sopenharmony_ci}; 175462306a36Sopenharmony_ci 175562306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_vfe[] = { 175662306a36Sopenharmony_ci { 13960000, P_PLL8, 1, 2, 55 }, 175762306a36Sopenharmony_ci { 27000000, P_PXO, 1, 0, 0 }, 175862306a36Sopenharmony_ci { 36570000, P_PLL8, 1, 2, 21 }, 175962306a36Sopenharmony_ci { 38400000, P_PLL8, 2, 1, 5 }, 176062306a36Sopenharmony_ci { 45180000, P_PLL8, 1, 2, 17 }, 176162306a36Sopenharmony_ci { 48000000, P_PLL8, 2, 1, 4 }, 176262306a36Sopenharmony_ci { 54860000, P_PLL8, 1, 1, 7 }, 176362306a36Sopenharmony_ci { 64000000, P_PLL8, 2, 1, 3 }, 176462306a36Sopenharmony_ci { 76800000, P_PLL8, 1, 1, 5 }, 176562306a36Sopenharmony_ci { 96000000, P_PLL8, 2, 1, 2 }, 176662306a36Sopenharmony_ci { 109710000, P_PLL8, 1, 2, 7 }, 176762306a36Sopenharmony_ci { 128000000, P_PLL8, 1, 1, 3 }, 176862306a36Sopenharmony_ci { 153600000, P_PLL8, 1, 2, 5 }, 176962306a36Sopenharmony_ci { 200000000, P_PLL2, 2, 1, 2 }, 177062306a36Sopenharmony_ci { 228570000, P_PLL2, 1, 2, 7 }, 177162306a36Sopenharmony_ci { 266667000, P_PLL2, 1, 1, 3 }, 177262306a36Sopenharmony_ci { 320000000, P_PLL2, 1, 2, 5 }, 177362306a36Sopenharmony_ci { } 177462306a36Sopenharmony_ci}; 177562306a36Sopenharmony_ci 177662306a36Sopenharmony_cistatic struct clk_rcg vfe_src = { 177762306a36Sopenharmony_ci .ns_reg = 0x0108, 177862306a36Sopenharmony_ci .mn = { 177962306a36Sopenharmony_ci .mnctr_en_bit = 5, 178062306a36Sopenharmony_ci .mnctr_reset_bit = 7, 178162306a36Sopenharmony_ci .mnctr_mode_shift = 6, 178262306a36Sopenharmony_ci .n_val_shift = 16, 178362306a36Sopenharmony_ci .m_val_shift = 8, 178462306a36Sopenharmony_ci .width = 8, 178562306a36Sopenharmony_ci }, 178662306a36Sopenharmony_ci .p = { 178762306a36Sopenharmony_ci .pre_div_shift = 10, 178862306a36Sopenharmony_ci .pre_div_width = 1, 178962306a36Sopenharmony_ci }, 179062306a36Sopenharmony_ci .s = { 179162306a36Sopenharmony_ci .src_sel_shift = 0, 179262306a36Sopenharmony_ci .parent_map = mmcc_pxo_pll8_pll2_map, 179362306a36Sopenharmony_ci }, 179462306a36Sopenharmony_ci .freq_tbl = clk_tbl_vfe, 179562306a36Sopenharmony_ci .clkr = { 179662306a36Sopenharmony_ci .enable_reg = 0x0104, 179762306a36Sopenharmony_ci .enable_mask = BIT(2), 179862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 179962306a36Sopenharmony_ci .name = "vfe_src", 180062306a36Sopenharmony_ci .parent_data = mmcc_pxo_pll8_pll2, 180162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2), 180262306a36Sopenharmony_ci .ops = &clk_rcg_ops, 180362306a36Sopenharmony_ci }, 180462306a36Sopenharmony_ci }, 180562306a36Sopenharmony_ci}; 180662306a36Sopenharmony_ci 180762306a36Sopenharmony_cistatic struct clk_branch vfe_clk = { 180862306a36Sopenharmony_ci .halt_reg = 0x01cc, 180962306a36Sopenharmony_ci .halt_bit = 6, 181062306a36Sopenharmony_ci .clkr = { 181162306a36Sopenharmony_ci .enable_reg = 0x0104, 181262306a36Sopenharmony_ci .enable_mask = BIT(0), 181362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181462306a36Sopenharmony_ci .name = "vfe_clk", 181562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 181662306a36Sopenharmony_ci &vfe_src.clkr.hw 181762306a36Sopenharmony_ci }, 181862306a36Sopenharmony_ci .num_parents = 1, 181962306a36Sopenharmony_ci .ops = &clk_branch_ops, 182062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 182162306a36Sopenharmony_ci }, 182262306a36Sopenharmony_ci }, 182362306a36Sopenharmony_ci}; 182462306a36Sopenharmony_ci 182562306a36Sopenharmony_cistatic struct clk_branch vfe_csi_clk = { 182662306a36Sopenharmony_ci .halt_reg = 0x01cc, 182762306a36Sopenharmony_ci .halt_bit = 8, 182862306a36Sopenharmony_ci .clkr = { 182962306a36Sopenharmony_ci .enable_reg = 0x0104, 183062306a36Sopenharmony_ci .enable_mask = BIT(12), 183162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 183262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 183362306a36Sopenharmony_ci &vfe_src.clkr.hw 183462306a36Sopenharmony_ci }, 183562306a36Sopenharmony_ci .num_parents = 1, 183662306a36Sopenharmony_ci .name = "vfe_csi_clk", 183762306a36Sopenharmony_ci .ops = &clk_branch_ops, 183862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 183962306a36Sopenharmony_ci }, 184062306a36Sopenharmony_ci }, 184162306a36Sopenharmony_ci}; 184262306a36Sopenharmony_ci 184362306a36Sopenharmony_cistatic struct clk_branch gmem_axi_clk = { 184462306a36Sopenharmony_ci .halt_reg = 0x01d8, 184562306a36Sopenharmony_ci .halt_bit = 6, 184662306a36Sopenharmony_ci .clkr = { 184762306a36Sopenharmony_ci .enable_reg = 0x0018, 184862306a36Sopenharmony_ci .enable_mask = BIT(24), 184962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 185062306a36Sopenharmony_ci .name = "gmem_axi_clk", 185162306a36Sopenharmony_ci .ops = &clk_branch_ops, 185262306a36Sopenharmony_ci }, 185362306a36Sopenharmony_ci }, 185462306a36Sopenharmony_ci}; 185562306a36Sopenharmony_ci 185662306a36Sopenharmony_cistatic struct clk_branch ijpeg_axi_clk = { 185762306a36Sopenharmony_ci .hwcg_reg = 0x0018, 185862306a36Sopenharmony_ci .hwcg_bit = 11, 185962306a36Sopenharmony_ci .halt_reg = 0x01d8, 186062306a36Sopenharmony_ci .halt_bit = 4, 186162306a36Sopenharmony_ci .clkr = { 186262306a36Sopenharmony_ci .enable_reg = 0x0018, 186362306a36Sopenharmony_ci .enable_mask = BIT(21), 186462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 186562306a36Sopenharmony_ci .name = "ijpeg_axi_clk", 186662306a36Sopenharmony_ci .ops = &clk_branch_ops, 186762306a36Sopenharmony_ci }, 186862306a36Sopenharmony_ci }, 186962306a36Sopenharmony_ci}; 187062306a36Sopenharmony_ci 187162306a36Sopenharmony_cistatic struct clk_branch mmss_imem_axi_clk = { 187262306a36Sopenharmony_ci .hwcg_reg = 0x0018, 187362306a36Sopenharmony_ci .hwcg_bit = 15, 187462306a36Sopenharmony_ci .halt_reg = 0x01d8, 187562306a36Sopenharmony_ci .halt_bit = 7, 187662306a36Sopenharmony_ci .clkr = { 187762306a36Sopenharmony_ci .enable_reg = 0x0018, 187862306a36Sopenharmony_ci .enable_mask = BIT(22), 187962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 188062306a36Sopenharmony_ci .name = "mmss_imem_axi_clk", 188162306a36Sopenharmony_ci .ops = &clk_branch_ops, 188262306a36Sopenharmony_ci }, 188362306a36Sopenharmony_ci }, 188462306a36Sopenharmony_ci}; 188562306a36Sopenharmony_ci 188662306a36Sopenharmony_cistatic struct clk_branch jpegd_axi_clk = { 188762306a36Sopenharmony_ci .halt_reg = 0x01d8, 188862306a36Sopenharmony_ci .halt_bit = 5, 188962306a36Sopenharmony_ci .clkr = { 189062306a36Sopenharmony_ci .enable_reg = 0x0018, 189162306a36Sopenharmony_ci .enable_mask = BIT(25), 189262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189362306a36Sopenharmony_ci .name = "jpegd_axi_clk", 189462306a36Sopenharmony_ci .ops = &clk_branch_ops, 189562306a36Sopenharmony_ci }, 189662306a36Sopenharmony_ci }, 189762306a36Sopenharmony_ci}; 189862306a36Sopenharmony_ci 189962306a36Sopenharmony_cistatic struct clk_branch vcodec_axi_b_clk = { 190062306a36Sopenharmony_ci .hwcg_reg = 0x0114, 190162306a36Sopenharmony_ci .hwcg_bit = 22, 190262306a36Sopenharmony_ci .halt_reg = 0x01e8, 190362306a36Sopenharmony_ci .halt_bit = 25, 190462306a36Sopenharmony_ci .clkr = { 190562306a36Sopenharmony_ci .enable_reg = 0x0114, 190662306a36Sopenharmony_ci .enable_mask = BIT(23), 190762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 190862306a36Sopenharmony_ci .name = "vcodec_axi_b_clk", 190962306a36Sopenharmony_ci .ops = &clk_branch_ops, 191062306a36Sopenharmony_ci }, 191162306a36Sopenharmony_ci }, 191262306a36Sopenharmony_ci}; 191362306a36Sopenharmony_ci 191462306a36Sopenharmony_cistatic struct clk_branch vcodec_axi_a_clk = { 191562306a36Sopenharmony_ci .hwcg_reg = 0x0114, 191662306a36Sopenharmony_ci .hwcg_bit = 24, 191762306a36Sopenharmony_ci .halt_reg = 0x01e8, 191862306a36Sopenharmony_ci .halt_bit = 26, 191962306a36Sopenharmony_ci .clkr = { 192062306a36Sopenharmony_ci .enable_reg = 0x0114, 192162306a36Sopenharmony_ci .enable_mask = BIT(25), 192262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 192362306a36Sopenharmony_ci .name = "vcodec_axi_a_clk", 192462306a36Sopenharmony_ci .ops = &clk_branch_ops, 192562306a36Sopenharmony_ci }, 192662306a36Sopenharmony_ci }, 192762306a36Sopenharmony_ci}; 192862306a36Sopenharmony_ci 192962306a36Sopenharmony_cistatic struct clk_branch vcodec_axi_clk = { 193062306a36Sopenharmony_ci .hwcg_reg = 0x0018, 193162306a36Sopenharmony_ci .hwcg_bit = 13, 193262306a36Sopenharmony_ci .halt_reg = 0x01d8, 193362306a36Sopenharmony_ci .halt_bit = 3, 193462306a36Sopenharmony_ci .clkr = { 193562306a36Sopenharmony_ci .enable_reg = 0x0018, 193662306a36Sopenharmony_ci .enable_mask = BIT(19), 193762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193862306a36Sopenharmony_ci .name = "vcodec_axi_clk", 193962306a36Sopenharmony_ci .ops = &clk_branch_ops, 194062306a36Sopenharmony_ci }, 194162306a36Sopenharmony_ci }, 194262306a36Sopenharmony_ci}; 194362306a36Sopenharmony_ci 194462306a36Sopenharmony_cistatic struct clk_branch vfe_axi_clk = { 194562306a36Sopenharmony_ci .halt_reg = 0x01d8, 194662306a36Sopenharmony_ci .halt_bit = 0, 194762306a36Sopenharmony_ci .clkr = { 194862306a36Sopenharmony_ci .enable_reg = 0x0018, 194962306a36Sopenharmony_ci .enable_mask = BIT(18), 195062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195162306a36Sopenharmony_ci .name = "vfe_axi_clk", 195262306a36Sopenharmony_ci .ops = &clk_branch_ops, 195362306a36Sopenharmony_ci }, 195462306a36Sopenharmony_ci }, 195562306a36Sopenharmony_ci}; 195662306a36Sopenharmony_ci 195762306a36Sopenharmony_cistatic struct clk_branch mdp_axi_clk = { 195862306a36Sopenharmony_ci .hwcg_reg = 0x0018, 195962306a36Sopenharmony_ci .hwcg_bit = 16, 196062306a36Sopenharmony_ci .halt_reg = 0x01d8, 196162306a36Sopenharmony_ci .halt_bit = 8, 196262306a36Sopenharmony_ci .clkr = { 196362306a36Sopenharmony_ci .enable_reg = 0x0018, 196462306a36Sopenharmony_ci .enable_mask = BIT(23), 196562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 196662306a36Sopenharmony_ci .name = "mdp_axi_clk", 196762306a36Sopenharmony_ci .ops = &clk_branch_ops, 196862306a36Sopenharmony_ci }, 196962306a36Sopenharmony_ci }, 197062306a36Sopenharmony_ci}; 197162306a36Sopenharmony_ci 197262306a36Sopenharmony_cistatic struct clk_branch rot_axi_clk = { 197362306a36Sopenharmony_ci .hwcg_reg = 0x0020, 197462306a36Sopenharmony_ci .hwcg_bit = 25, 197562306a36Sopenharmony_ci .halt_reg = 0x01d8, 197662306a36Sopenharmony_ci .halt_bit = 2, 197762306a36Sopenharmony_ci .clkr = { 197862306a36Sopenharmony_ci .enable_reg = 0x0020, 197962306a36Sopenharmony_ci .enable_mask = BIT(24), 198062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 198162306a36Sopenharmony_ci .name = "rot_axi_clk", 198262306a36Sopenharmony_ci .ops = &clk_branch_ops, 198362306a36Sopenharmony_ci }, 198462306a36Sopenharmony_ci }, 198562306a36Sopenharmony_ci}; 198662306a36Sopenharmony_ci 198762306a36Sopenharmony_cistatic struct clk_branch vcap_axi_clk = { 198862306a36Sopenharmony_ci .halt_reg = 0x0240, 198962306a36Sopenharmony_ci .halt_bit = 20, 199062306a36Sopenharmony_ci .hwcg_reg = 0x0244, 199162306a36Sopenharmony_ci .hwcg_bit = 11, 199262306a36Sopenharmony_ci .clkr = { 199362306a36Sopenharmony_ci .enable_reg = 0x0244, 199462306a36Sopenharmony_ci .enable_mask = BIT(12), 199562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 199662306a36Sopenharmony_ci .name = "vcap_axi_clk", 199762306a36Sopenharmony_ci .ops = &clk_branch_ops, 199862306a36Sopenharmony_ci }, 199962306a36Sopenharmony_ci }, 200062306a36Sopenharmony_ci}; 200162306a36Sopenharmony_ci 200262306a36Sopenharmony_cistatic struct clk_branch vpe_axi_clk = { 200362306a36Sopenharmony_ci .hwcg_reg = 0x0020, 200462306a36Sopenharmony_ci .hwcg_bit = 27, 200562306a36Sopenharmony_ci .halt_reg = 0x01d8, 200662306a36Sopenharmony_ci .halt_bit = 1, 200762306a36Sopenharmony_ci .clkr = { 200862306a36Sopenharmony_ci .enable_reg = 0x0020, 200962306a36Sopenharmony_ci .enable_mask = BIT(26), 201062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 201162306a36Sopenharmony_ci .name = "vpe_axi_clk", 201262306a36Sopenharmony_ci .ops = &clk_branch_ops, 201362306a36Sopenharmony_ci }, 201462306a36Sopenharmony_ci }, 201562306a36Sopenharmony_ci}; 201662306a36Sopenharmony_ci 201762306a36Sopenharmony_cistatic struct clk_branch gfx3d_axi_clk = { 201862306a36Sopenharmony_ci .hwcg_reg = 0x0244, 201962306a36Sopenharmony_ci .hwcg_bit = 24, 202062306a36Sopenharmony_ci .halt_reg = 0x0240, 202162306a36Sopenharmony_ci .halt_bit = 30, 202262306a36Sopenharmony_ci .clkr = { 202362306a36Sopenharmony_ci .enable_reg = 0x0244, 202462306a36Sopenharmony_ci .enable_mask = BIT(25), 202562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 202662306a36Sopenharmony_ci .name = "gfx3d_axi_clk", 202762306a36Sopenharmony_ci .ops = &clk_branch_ops, 202862306a36Sopenharmony_ci }, 202962306a36Sopenharmony_ci }, 203062306a36Sopenharmony_ci}; 203162306a36Sopenharmony_ci 203262306a36Sopenharmony_cistatic struct clk_branch amp_ahb_clk = { 203362306a36Sopenharmony_ci .halt_reg = 0x01dc, 203462306a36Sopenharmony_ci .halt_bit = 18, 203562306a36Sopenharmony_ci .clkr = { 203662306a36Sopenharmony_ci .enable_reg = 0x0008, 203762306a36Sopenharmony_ci .enable_mask = BIT(24), 203862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 203962306a36Sopenharmony_ci .name = "amp_ahb_clk", 204062306a36Sopenharmony_ci .ops = &clk_branch_ops, 204162306a36Sopenharmony_ci }, 204262306a36Sopenharmony_ci }, 204362306a36Sopenharmony_ci}; 204462306a36Sopenharmony_ci 204562306a36Sopenharmony_cistatic struct clk_branch csi_ahb_clk = { 204662306a36Sopenharmony_ci .halt_reg = 0x01dc, 204762306a36Sopenharmony_ci .halt_bit = 16, 204862306a36Sopenharmony_ci .clkr = { 204962306a36Sopenharmony_ci .enable_reg = 0x0008, 205062306a36Sopenharmony_ci .enable_mask = BIT(7), 205162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205262306a36Sopenharmony_ci .name = "csi_ahb_clk", 205362306a36Sopenharmony_ci .ops = &clk_branch_ops, 205462306a36Sopenharmony_ci }, 205562306a36Sopenharmony_ci }, 205662306a36Sopenharmony_ci}; 205762306a36Sopenharmony_ci 205862306a36Sopenharmony_cistatic struct clk_branch dsi_m_ahb_clk = { 205962306a36Sopenharmony_ci .halt_reg = 0x01dc, 206062306a36Sopenharmony_ci .halt_bit = 19, 206162306a36Sopenharmony_ci .clkr = { 206262306a36Sopenharmony_ci .enable_reg = 0x0008, 206362306a36Sopenharmony_ci .enable_mask = BIT(9), 206462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 206562306a36Sopenharmony_ci .name = "dsi_m_ahb_clk", 206662306a36Sopenharmony_ci .ops = &clk_branch_ops, 206762306a36Sopenharmony_ci }, 206862306a36Sopenharmony_ci }, 206962306a36Sopenharmony_ci}; 207062306a36Sopenharmony_ci 207162306a36Sopenharmony_cistatic struct clk_branch dsi_s_ahb_clk = { 207262306a36Sopenharmony_ci .hwcg_reg = 0x0038, 207362306a36Sopenharmony_ci .hwcg_bit = 20, 207462306a36Sopenharmony_ci .halt_reg = 0x01dc, 207562306a36Sopenharmony_ci .halt_bit = 21, 207662306a36Sopenharmony_ci .clkr = { 207762306a36Sopenharmony_ci .enable_reg = 0x0008, 207862306a36Sopenharmony_ci .enable_mask = BIT(18), 207962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208062306a36Sopenharmony_ci .name = "dsi_s_ahb_clk", 208162306a36Sopenharmony_ci .ops = &clk_branch_ops, 208262306a36Sopenharmony_ci }, 208362306a36Sopenharmony_ci }, 208462306a36Sopenharmony_ci}; 208562306a36Sopenharmony_ci 208662306a36Sopenharmony_cistatic struct clk_branch dsi2_m_ahb_clk = { 208762306a36Sopenharmony_ci .halt_reg = 0x01d8, 208862306a36Sopenharmony_ci .halt_bit = 18, 208962306a36Sopenharmony_ci .clkr = { 209062306a36Sopenharmony_ci .enable_reg = 0x0008, 209162306a36Sopenharmony_ci .enable_mask = BIT(17), 209262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 209362306a36Sopenharmony_ci .name = "dsi2_m_ahb_clk", 209462306a36Sopenharmony_ci .ops = &clk_branch_ops, 209562306a36Sopenharmony_ci }, 209662306a36Sopenharmony_ci }, 209762306a36Sopenharmony_ci}; 209862306a36Sopenharmony_ci 209962306a36Sopenharmony_cistatic struct clk_branch dsi2_s_ahb_clk = { 210062306a36Sopenharmony_ci .hwcg_reg = 0x0038, 210162306a36Sopenharmony_ci .hwcg_bit = 15, 210262306a36Sopenharmony_ci .halt_reg = 0x01dc, 210362306a36Sopenharmony_ci .halt_bit = 20, 210462306a36Sopenharmony_ci .clkr = { 210562306a36Sopenharmony_ci .enable_reg = 0x0008, 210662306a36Sopenharmony_ci .enable_mask = BIT(22), 210762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 210862306a36Sopenharmony_ci .name = "dsi2_s_ahb_clk", 210962306a36Sopenharmony_ci .ops = &clk_branch_ops, 211062306a36Sopenharmony_ci }, 211162306a36Sopenharmony_ci }, 211262306a36Sopenharmony_ci}; 211362306a36Sopenharmony_ci 211462306a36Sopenharmony_cistatic struct clk_rcg dsi1_src = { 211562306a36Sopenharmony_ci .ns_reg = 0x0054, 211662306a36Sopenharmony_ci .md_reg = 0x0050, 211762306a36Sopenharmony_ci .mn = { 211862306a36Sopenharmony_ci .mnctr_en_bit = 5, 211962306a36Sopenharmony_ci .mnctr_reset_bit = 7, 212062306a36Sopenharmony_ci .mnctr_mode_shift = 6, 212162306a36Sopenharmony_ci .n_val_shift = 24, 212262306a36Sopenharmony_ci .m_val_shift = 8, 212362306a36Sopenharmony_ci .width = 8, 212462306a36Sopenharmony_ci }, 212562306a36Sopenharmony_ci .p = { 212662306a36Sopenharmony_ci .pre_div_shift = 14, 212762306a36Sopenharmony_ci .pre_div_width = 2, 212862306a36Sopenharmony_ci }, 212962306a36Sopenharmony_ci .s = { 213062306a36Sopenharmony_ci .src_sel_shift = 0, 213162306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 213262306a36Sopenharmony_ci }, 213362306a36Sopenharmony_ci .clkr = { 213462306a36Sopenharmony_ci .enable_reg = 0x004c, 213562306a36Sopenharmony_ci .enable_mask = BIT(2), 213662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 213762306a36Sopenharmony_ci .name = "dsi1_src", 213862306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi2_dsi1, 213962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1), 214062306a36Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 214162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 214262306a36Sopenharmony_ci }, 214362306a36Sopenharmony_ci }, 214462306a36Sopenharmony_ci}; 214562306a36Sopenharmony_ci 214662306a36Sopenharmony_cistatic struct clk_branch dsi1_clk = { 214762306a36Sopenharmony_ci .halt_reg = 0x01d0, 214862306a36Sopenharmony_ci .halt_bit = 2, 214962306a36Sopenharmony_ci .clkr = { 215062306a36Sopenharmony_ci .enable_reg = 0x004c, 215162306a36Sopenharmony_ci .enable_mask = BIT(0), 215262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 215362306a36Sopenharmony_ci .name = "dsi1_clk", 215462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 215562306a36Sopenharmony_ci &dsi1_src.clkr.hw 215662306a36Sopenharmony_ci }, 215762306a36Sopenharmony_ci .num_parents = 1, 215862306a36Sopenharmony_ci .ops = &clk_branch_ops, 215962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 216062306a36Sopenharmony_ci }, 216162306a36Sopenharmony_ci }, 216262306a36Sopenharmony_ci}; 216362306a36Sopenharmony_ci 216462306a36Sopenharmony_cistatic struct clk_rcg dsi2_src = { 216562306a36Sopenharmony_ci .ns_reg = 0x012c, 216662306a36Sopenharmony_ci .md_reg = 0x00a8, 216762306a36Sopenharmony_ci .mn = { 216862306a36Sopenharmony_ci .mnctr_en_bit = 5, 216962306a36Sopenharmony_ci .mnctr_reset_bit = 7, 217062306a36Sopenharmony_ci .mnctr_mode_shift = 6, 217162306a36Sopenharmony_ci .n_val_shift = 24, 217262306a36Sopenharmony_ci .m_val_shift = 8, 217362306a36Sopenharmony_ci .width = 8, 217462306a36Sopenharmony_ci }, 217562306a36Sopenharmony_ci .p = { 217662306a36Sopenharmony_ci .pre_div_shift = 14, 217762306a36Sopenharmony_ci .pre_div_width = 2, 217862306a36Sopenharmony_ci }, 217962306a36Sopenharmony_ci .s = { 218062306a36Sopenharmony_ci .src_sel_shift = 0, 218162306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 218262306a36Sopenharmony_ci }, 218362306a36Sopenharmony_ci .clkr = { 218462306a36Sopenharmony_ci .enable_reg = 0x003c, 218562306a36Sopenharmony_ci .enable_mask = BIT(2), 218662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 218762306a36Sopenharmony_ci .name = "dsi2_src", 218862306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi2_dsi1, 218962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1), 219062306a36Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 219162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 219262306a36Sopenharmony_ci }, 219362306a36Sopenharmony_ci }, 219462306a36Sopenharmony_ci}; 219562306a36Sopenharmony_ci 219662306a36Sopenharmony_cistatic struct clk_branch dsi2_clk = { 219762306a36Sopenharmony_ci .halt_reg = 0x01d0, 219862306a36Sopenharmony_ci .halt_bit = 20, 219962306a36Sopenharmony_ci .clkr = { 220062306a36Sopenharmony_ci .enable_reg = 0x003c, 220162306a36Sopenharmony_ci .enable_mask = BIT(0), 220262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220362306a36Sopenharmony_ci .name = "dsi2_clk", 220462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 220562306a36Sopenharmony_ci &dsi2_src.clkr.hw 220662306a36Sopenharmony_ci }, 220762306a36Sopenharmony_ci .num_parents = 1, 220862306a36Sopenharmony_ci .ops = &clk_branch_ops, 220962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221062306a36Sopenharmony_ci }, 221162306a36Sopenharmony_ci }, 221262306a36Sopenharmony_ci}; 221362306a36Sopenharmony_ci 221462306a36Sopenharmony_cistatic struct clk_rcg dsi1_byte_src = { 221562306a36Sopenharmony_ci .ns_reg = 0x00b0, 221662306a36Sopenharmony_ci .p = { 221762306a36Sopenharmony_ci .pre_div_shift = 12, 221862306a36Sopenharmony_ci .pre_div_width = 4, 221962306a36Sopenharmony_ci }, 222062306a36Sopenharmony_ci .s = { 222162306a36Sopenharmony_ci .src_sel_shift = 0, 222262306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 222362306a36Sopenharmony_ci }, 222462306a36Sopenharmony_ci .clkr = { 222562306a36Sopenharmony_ci .enable_reg = 0x0090, 222662306a36Sopenharmony_ci .enable_mask = BIT(2), 222762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 222862306a36Sopenharmony_ci .name = "dsi1_byte_src", 222962306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi1_dsi2_byte, 223062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte), 223162306a36Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 223262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 223362306a36Sopenharmony_ci }, 223462306a36Sopenharmony_ci }, 223562306a36Sopenharmony_ci}; 223662306a36Sopenharmony_ci 223762306a36Sopenharmony_cistatic struct clk_branch dsi1_byte_clk = { 223862306a36Sopenharmony_ci .halt_reg = 0x01cc, 223962306a36Sopenharmony_ci .halt_bit = 21, 224062306a36Sopenharmony_ci .clkr = { 224162306a36Sopenharmony_ci .enable_reg = 0x0090, 224262306a36Sopenharmony_ci .enable_mask = BIT(0), 224362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 224462306a36Sopenharmony_ci .name = "dsi1_byte_clk", 224562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 224662306a36Sopenharmony_ci &dsi1_byte_src.clkr.hw 224762306a36Sopenharmony_ci }, 224862306a36Sopenharmony_ci .num_parents = 1, 224962306a36Sopenharmony_ci .ops = &clk_branch_ops, 225062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 225162306a36Sopenharmony_ci }, 225262306a36Sopenharmony_ci }, 225362306a36Sopenharmony_ci}; 225462306a36Sopenharmony_ci 225562306a36Sopenharmony_cistatic struct clk_rcg dsi2_byte_src = { 225662306a36Sopenharmony_ci .ns_reg = 0x012c, 225762306a36Sopenharmony_ci .p = { 225862306a36Sopenharmony_ci .pre_div_shift = 12, 225962306a36Sopenharmony_ci .pre_div_width = 4, 226062306a36Sopenharmony_ci }, 226162306a36Sopenharmony_ci .s = { 226262306a36Sopenharmony_ci .src_sel_shift = 0, 226362306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 226462306a36Sopenharmony_ci }, 226562306a36Sopenharmony_ci .clkr = { 226662306a36Sopenharmony_ci .enable_reg = 0x0130, 226762306a36Sopenharmony_ci .enable_mask = BIT(2), 226862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 226962306a36Sopenharmony_ci .name = "dsi2_byte_src", 227062306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi1_dsi2_byte, 227162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte), 227262306a36Sopenharmony_ci .ops = &clk_rcg_bypass2_ops, 227362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 227462306a36Sopenharmony_ci }, 227562306a36Sopenharmony_ci }, 227662306a36Sopenharmony_ci}; 227762306a36Sopenharmony_ci 227862306a36Sopenharmony_cistatic struct clk_branch dsi2_byte_clk = { 227962306a36Sopenharmony_ci .halt_reg = 0x01cc, 228062306a36Sopenharmony_ci .halt_bit = 20, 228162306a36Sopenharmony_ci .clkr = { 228262306a36Sopenharmony_ci .enable_reg = 0x00b4, 228362306a36Sopenharmony_ci .enable_mask = BIT(0), 228462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 228562306a36Sopenharmony_ci .name = "dsi2_byte_clk", 228662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 228762306a36Sopenharmony_ci &dsi2_byte_src.clkr.hw 228862306a36Sopenharmony_ci }, 228962306a36Sopenharmony_ci .num_parents = 1, 229062306a36Sopenharmony_ci .ops = &clk_branch_ops, 229162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 229262306a36Sopenharmony_ci }, 229362306a36Sopenharmony_ci }, 229462306a36Sopenharmony_ci}; 229562306a36Sopenharmony_ci 229662306a36Sopenharmony_cistatic struct clk_rcg dsi1_esc_src = { 229762306a36Sopenharmony_ci .ns_reg = 0x0011c, 229862306a36Sopenharmony_ci .p = { 229962306a36Sopenharmony_ci .pre_div_shift = 12, 230062306a36Sopenharmony_ci .pre_div_width = 4, 230162306a36Sopenharmony_ci }, 230262306a36Sopenharmony_ci .s = { 230362306a36Sopenharmony_ci .src_sel_shift = 0, 230462306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 230562306a36Sopenharmony_ci }, 230662306a36Sopenharmony_ci .clkr = { 230762306a36Sopenharmony_ci .enable_reg = 0x00cc, 230862306a36Sopenharmony_ci .enable_mask = BIT(2), 230962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 231062306a36Sopenharmony_ci .name = "dsi1_esc_src", 231162306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi1_dsi2_byte, 231262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte), 231362306a36Sopenharmony_ci .ops = &clk_rcg_esc_ops, 231462306a36Sopenharmony_ci }, 231562306a36Sopenharmony_ci }, 231662306a36Sopenharmony_ci}; 231762306a36Sopenharmony_ci 231862306a36Sopenharmony_cistatic struct clk_branch dsi1_esc_clk = { 231962306a36Sopenharmony_ci .halt_reg = 0x01e8, 232062306a36Sopenharmony_ci .halt_bit = 1, 232162306a36Sopenharmony_ci .clkr = { 232262306a36Sopenharmony_ci .enable_reg = 0x00cc, 232362306a36Sopenharmony_ci .enable_mask = BIT(0), 232462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 232562306a36Sopenharmony_ci .name = "dsi1_esc_clk", 232662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 232762306a36Sopenharmony_ci &dsi1_esc_src.clkr.hw 232862306a36Sopenharmony_ci }, 232962306a36Sopenharmony_ci .num_parents = 1, 233062306a36Sopenharmony_ci .ops = &clk_branch_ops, 233162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233262306a36Sopenharmony_ci }, 233362306a36Sopenharmony_ci }, 233462306a36Sopenharmony_ci}; 233562306a36Sopenharmony_ci 233662306a36Sopenharmony_cistatic struct clk_rcg dsi2_esc_src = { 233762306a36Sopenharmony_ci .ns_reg = 0x0150, 233862306a36Sopenharmony_ci .p = { 233962306a36Sopenharmony_ci .pre_div_shift = 12, 234062306a36Sopenharmony_ci .pre_div_width = 4, 234162306a36Sopenharmony_ci }, 234262306a36Sopenharmony_ci .s = { 234362306a36Sopenharmony_ci .src_sel_shift = 0, 234462306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi1_dsi2_byte_map, 234562306a36Sopenharmony_ci }, 234662306a36Sopenharmony_ci .clkr = { 234762306a36Sopenharmony_ci .enable_reg = 0x013c, 234862306a36Sopenharmony_ci .enable_mask = BIT(2), 234962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 235062306a36Sopenharmony_ci .name = "dsi2_esc_src", 235162306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi1_dsi2_byte, 235262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte), 235362306a36Sopenharmony_ci .ops = &clk_rcg_esc_ops, 235462306a36Sopenharmony_ci }, 235562306a36Sopenharmony_ci }, 235662306a36Sopenharmony_ci}; 235762306a36Sopenharmony_ci 235862306a36Sopenharmony_cistatic struct clk_branch dsi2_esc_clk = { 235962306a36Sopenharmony_ci .halt_reg = 0x01e8, 236062306a36Sopenharmony_ci .halt_bit = 3, 236162306a36Sopenharmony_ci .clkr = { 236262306a36Sopenharmony_ci .enable_reg = 0x013c, 236362306a36Sopenharmony_ci .enable_mask = BIT(0), 236462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 236562306a36Sopenharmony_ci .name = "dsi2_esc_clk", 236662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 236762306a36Sopenharmony_ci &dsi2_esc_src.clkr.hw 236862306a36Sopenharmony_ci }, 236962306a36Sopenharmony_ci .num_parents = 1, 237062306a36Sopenharmony_ci .ops = &clk_branch_ops, 237162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 237262306a36Sopenharmony_ci }, 237362306a36Sopenharmony_ci }, 237462306a36Sopenharmony_ci}; 237562306a36Sopenharmony_ci 237662306a36Sopenharmony_cistatic struct clk_rcg dsi1_pixel_src = { 237762306a36Sopenharmony_ci .ns_reg = 0x0138, 237862306a36Sopenharmony_ci .md_reg = 0x0134, 237962306a36Sopenharmony_ci .mn = { 238062306a36Sopenharmony_ci .mnctr_en_bit = 5, 238162306a36Sopenharmony_ci .mnctr_reset_bit = 7, 238262306a36Sopenharmony_ci .mnctr_mode_shift = 6, 238362306a36Sopenharmony_ci .n_val_shift = 16, 238462306a36Sopenharmony_ci .m_val_shift = 8, 238562306a36Sopenharmony_ci .width = 8, 238662306a36Sopenharmony_ci }, 238762306a36Sopenharmony_ci .p = { 238862306a36Sopenharmony_ci .pre_div_shift = 12, 238962306a36Sopenharmony_ci .pre_div_width = 4, 239062306a36Sopenharmony_ci }, 239162306a36Sopenharmony_ci .s = { 239262306a36Sopenharmony_ci .src_sel_shift = 0, 239362306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 239462306a36Sopenharmony_ci }, 239562306a36Sopenharmony_ci .clkr = { 239662306a36Sopenharmony_ci .enable_reg = 0x0130, 239762306a36Sopenharmony_ci .enable_mask = BIT(2), 239862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 239962306a36Sopenharmony_ci .name = "dsi1_pixel_src", 240062306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi2_dsi1, 240162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1), 240262306a36Sopenharmony_ci .ops = &clk_rcg_pixel_ops, 240362306a36Sopenharmony_ci }, 240462306a36Sopenharmony_ci }, 240562306a36Sopenharmony_ci}; 240662306a36Sopenharmony_ci 240762306a36Sopenharmony_cistatic struct clk_branch dsi1_pixel_clk = { 240862306a36Sopenharmony_ci .halt_reg = 0x01d0, 240962306a36Sopenharmony_ci .halt_bit = 6, 241062306a36Sopenharmony_ci .clkr = { 241162306a36Sopenharmony_ci .enable_reg = 0x0130, 241262306a36Sopenharmony_ci .enable_mask = BIT(0), 241362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 241462306a36Sopenharmony_ci .name = "mdp_pclk1_clk", 241562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 241662306a36Sopenharmony_ci &dsi1_pixel_src.clkr.hw 241762306a36Sopenharmony_ci }, 241862306a36Sopenharmony_ci .num_parents = 1, 241962306a36Sopenharmony_ci .ops = &clk_branch_ops, 242062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 242162306a36Sopenharmony_ci }, 242262306a36Sopenharmony_ci }, 242362306a36Sopenharmony_ci}; 242462306a36Sopenharmony_ci 242562306a36Sopenharmony_cistatic struct clk_rcg dsi2_pixel_src = { 242662306a36Sopenharmony_ci .ns_reg = 0x00e4, 242762306a36Sopenharmony_ci .md_reg = 0x00b8, 242862306a36Sopenharmony_ci .mn = { 242962306a36Sopenharmony_ci .mnctr_en_bit = 5, 243062306a36Sopenharmony_ci .mnctr_reset_bit = 7, 243162306a36Sopenharmony_ci .mnctr_mode_shift = 6, 243262306a36Sopenharmony_ci .n_val_shift = 16, 243362306a36Sopenharmony_ci .m_val_shift = 8, 243462306a36Sopenharmony_ci .width = 8, 243562306a36Sopenharmony_ci }, 243662306a36Sopenharmony_ci .p = { 243762306a36Sopenharmony_ci .pre_div_shift = 12, 243862306a36Sopenharmony_ci .pre_div_width = 4, 243962306a36Sopenharmony_ci }, 244062306a36Sopenharmony_ci .s = { 244162306a36Sopenharmony_ci .src_sel_shift = 0, 244262306a36Sopenharmony_ci .parent_map = mmcc_pxo_dsi2_dsi1_map, 244362306a36Sopenharmony_ci }, 244462306a36Sopenharmony_ci .clkr = { 244562306a36Sopenharmony_ci .enable_reg = 0x0094, 244662306a36Sopenharmony_ci .enable_mask = BIT(2), 244762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 244862306a36Sopenharmony_ci .name = "dsi2_pixel_src", 244962306a36Sopenharmony_ci .parent_data = mmcc_pxo_dsi2_dsi1, 245062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1), 245162306a36Sopenharmony_ci .ops = &clk_rcg_pixel_ops, 245262306a36Sopenharmony_ci }, 245362306a36Sopenharmony_ci }, 245462306a36Sopenharmony_ci}; 245562306a36Sopenharmony_ci 245662306a36Sopenharmony_cistatic struct clk_branch dsi2_pixel_clk = { 245762306a36Sopenharmony_ci .halt_reg = 0x01d0, 245862306a36Sopenharmony_ci .halt_bit = 19, 245962306a36Sopenharmony_ci .clkr = { 246062306a36Sopenharmony_ci .enable_reg = 0x0094, 246162306a36Sopenharmony_ci .enable_mask = BIT(0), 246262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 246362306a36Sopenharmony_ci .name = "mdp_pclk2_clk", 246462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 246562306a36Sopenharmony_ci &dsi2_pixel_src.clkr.hw 246662306a36Sopenharmony_ci }, 246762306a36Sopenharmony_ci .num_parents = 1, 246862306a36Sopenharmony_ci .ops = &clk_branch_ops, 246962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 247062306a36Sopenharmony_ci }, 247162306a36Sopenharmony_ci }, 247262306a36Sopenharmony_ci}; 247362306a36Sopenharmony_ci 247462306a36Sopenharmony_cistatic struct clk_branch gfx2d0_ahb_clk = { 247562306a36Sopenharmony_ci .hwcg_reg = 0x0038, 247662306a36Sopenharmony_ci .hwcg_bit = 28, 247762306a36Sopenharmony_ci .halt_reg = 0x01dc, 247862306a36Sopenharmony_ci .halt_bit = 2, 247962306a36Sopenharmony_ci .clkr = { 248062306a36Sopenharmony_ci .enable_reg = 0x0008, 248162306a36Sopenharmony_ci .enable_mask = BIT(19), 248262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 248362306a36Sopenharmony_ci .name = "gfx2d0_ahb_clk", 248462306a36Sopenharmony_ci .ops = &clk_branch_ops, 248562306a36Sopenharmony_ci }, 248662306a36Sopenharmony_ci }, 248762306a36Sopenharmony_ci}; 248862306a36Sopenharmony_ci 248962306a36Sopenharmony_cistatic struct clk_branch gfx2d1_ahb_clk = { 249062306a36Sopenharmony_ci .hwcg_reg = 0x0038, 249162306a36Sopenharmony_ci .hwcg_bit = 29, 249262306a36Sopenharmony_ci .halt_reg = 0x01dc, 249362306a36Sopenharmony_ci .halt_bit = 3, 249462306a36Sopenharmony_ci .clkr = { 249562306a36Sopenharmony_ci .enable_reg = 0x0008, 249662306a36Sopenharmony_ci .enable_mask = BIT(2), 249762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 249862306a36Sopenharmony_ci .name = "gfx2d1_ahb_clk", 249962306a36Sopenharmony_ci .ops = &clk_branch_ops, 250062306a36Sopenharmony_ci }, 250162306a36Sopenharmony_ci }, 250262306a36Sopenharmony_ci}; 250362306a36Sopenharmony_ci 250462306a36Sopenharmony_cistatic struct clk_branch gfx3d_ahb_clk = { 250562306a36Sopenharmony_ci .hwcg_reg = 0x0038, 250662306a36Sopenharmony_ci .hwcg_bit = 27, 250762306a36Sopenharmony_ci .halt_reg = 0x01dc, 250862306a36Sopenharmony_ci .halt_bit = 4, 250962306a36Sopenharmony_ci .clkr = { 251062306a36Sopenharmony_ci .enable_reg = 0x0008, 251162306a36Sopenharmony_ci .enable_mask = BIT(3), 251262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 251362306a36Sopenharmony_ci .name = "gfx3d_ahb_clk", 251462306a36Sopenharmony_ci .ops = &clk_branch_ops, 251562306a36Sopenharmony_ci }, 251662306a36Sopenharmony_ci }, 251762306a36Sopenharmony_ci}; 251862306a36Sopenharmony_ci 251962306a36Sopenharmony_cistatic struct clk_branch hdmi_m_ahb_clk = { 252062306a36Sopenharmony_ci .hwcg_reg = 0x0038, 252162306a36Sopenharmony_ci .hwcg_bit = 21, 252262306a36Sopenharmony_ci .halt_reg = 0x01dc, 252362306a36Sopenharmony_ci .halt_bit = 5, 252462306a36Sopenharmony_ci .clkr = { 252562306a36Sopenharmony_ci .enable_reg = 0x0008, 252662306a36Sopenharmony_ci .enable_mask = BIT(14), 252762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 252862306a36Sopenharmony_ci .name = "hdmi_m_ahb_clk", 252962306a36Sopenharmony_ci .ops = &clk_branch_ops, 253062306a36Sopenharmony_ci }, 253162306a36Sopenharmony_ci }, 253262306a36Sopenharmony_ci}; 253362306a36Sopenharmony_ci 253462306a36Sopenharmony_cistatic struct clk_branch hdmi_s_ahb_clk = { 253562306a36Sopenharmony_ci .hwcg_reg = 0x0038, 253662306a36Sopenharmony_ci .hwcg_bit = 22, 253762306a36Sopenharmony_ci .halt_reg = 0x01dc, 253862306a36Sopenharmony_ci .halt_bit = 6, 253962306a36Sopenharmony_ci .clkr = { 254062306a36Sopenharmony_ci .enable_reg = 0x0008, 254162306a36Sopenharmony_ci .enable_mask = BIT(4), 254262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 254362306a36Sopenharmony_ci .name = "hdmi_s_ahb_clk", 254462306a36Sopenharmony_ci .ops = &clk_branch_ops, 254562306a36Sopenharmony_ci }, 254662306a36Sopenharmony_ci }, 254762306a36Sopenharmony_ci}; 254862306a36Sopenharmony_ci 254962306a36Sopenharmony_cistatic struct clk_branch ijpeg_ahb_clk = { 255062306a36Sopenharmony_ci .halt_reg = 0x01dc, 255162306a36Sopenharmony_ci .halt_bit = 9, 255262306a36Sopenharmony_ci .clkr = { 255362306a36Sopenharmony_ci .enable_reg = 0x0008, 255462306a36Sopenharmony_ci .enable_mask = BIT(5), 255562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255662306a36Sopenharmony_ci .name = "ijpeg_ahb_clk", 255762306a36Sopenharmony_ci .ops = &clk_branch_ops, 255862306a36Sopenharmony_ci }, 255962306a36Sopenharmony_ci }, 256062306a36Sopenharmony_ci}; 256162306a36Sopenharmony_ci 256262306a36Sopenharmony_cistatic struct clk_branch mmss_imem_ahb_clk = { 256362306a36Sopenharmony_ci .hwcg_reg = 0x0038, 256462306a36Sopenharmony_ci .hwcg_bit = 12, 256562306a36Sopenharmony_ci .halt_reg = 0x01dc, 256662306a36Sopenharmony_ci .halt_bit = 10, 256762306a36Sopenharmony_ci .clkr = { 256862306a36Sopenharmony_ci .enable_reg = 0x0008, 256962306a36Sopenharmony_ci .enable_mask = BIT(6), 257062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 257162306a36Sopenharmony_ci .name = "mmss_imem_ahb_clk", 257262306a36Sopenharmony_ci .ops = &clk_branch_ops, 257362306a36Sopenharmony_ci }, 257462306a36Sopenharmony_ci }, 257562306a36Sopenharmony_ci}; 257662306a36Sopenharmony_ci 257762306a36Sopenharmony_cistatic struct clk_branch jpegd_ahb_clk = { 257862306a36Sopenharmony_ci .halt_reg = 0x01dc, 257962306a36Sopenharmony_ci .halt_bit = 7, 258062306a36Sopenharmony_ci .clkr = { 258162306a36Sopenharmony_ci .enable_reg = 0x0008, 258262306a36Sopenharmony_ci .enable_mask = BIT(21), 258362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258462306a36Sopenharmony_ci .name = "jpegd_ahb_clk", 258562306a36Sopenharmony_ci .ops = &clk_branch_ops, 258662306a36Sopenharmony_ci }, 258762306a36Sopenharmony_ci }, 258862306a36Sopenharmony_ci}; 258962306a36Sopenharmony_ci 259062306a36Sopenharmony_cistatic struct clk_branch mdp_ahb_clk = { 259162306a36Sopenharmony_ci .halt_reg = 0x01dc, 259262306a36Sopenharmony_ci .halt_bit = 11, 259362306a36Sopenharmony_ci .clkr = { 259462306a36Sopenharmony_ci .enable_reg = 0x0008, 259562306a36Sopenharmony_ci .enable_mask = BIT(10), 259662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 259762306a36Sopenharmony_ci .name = "mdp_ahb_clk", 259862306a36Sopenharmony_ci .ops = &clk_branch_ops, 259962306a36Sopenharmony_ci }, 260062306a36Sopenharmony_ci }, 260162306a36Sopenharmony_ci}; 260262306a36Sopenharmony_ci 260362306a36Sopenharmony_cistatic struct clk_branch rot_ahb_clk = { 260462306a36Sopenharmony_ci .halt_reg = 0x01dc, 260562306a36Sopenharmony_ci .halt_bit = 13, 260662306a36Sopenharmony_ci .clkr = { 260762306a36Sopenharmony_ci .enable_reg = 0x0008, 260862306a36Sopenharmony_ci .enable_mask = BIT(12), 260962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 261062306a36Sopenharmony_ci .name = "rot_ahb_clk", 261162306a36Sopenharmony_ci .ops = &clk_branch_ops, 261262306a36Sopenharmony_ci }, 261362306a36Sopenharmony_ci }, 261462306a36Sopenharmony_ci}; 261562306a36Sopenharmony_ci 261662306a36Sopenharmony_cistatic struct clk_branch smmu_ahb_clk = { 261762306a36Sopenharmony_ci .hwcg_reg = 0x0008, 261862306a36Sopenharmony_ci .hwcg_bit = 26, 261962306a36Sopenharmony_ci .halt_reg = 0x01dc, 262062306a36Sopenharmony_ci .halt_bit = 22, 262162306a36Sopenharmony_ci .clkr = { 262262306a36Sopenharmony_ci .enable_reg = 0x0008, 262362306a36Sopenharmony_ci .enable_mask = BIT(15), 262462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 262562306a36Sopenharmony_ci .name = "smmu_ahb_clk", 262662306a36Sopenharmony_ci .ops = &clk_branch_ops, 262762306a36Sopenharmony_ci }, 262862306a36Sopenharmony_ci }, 262962306a36Sopenharmony_ci}; 263062306a36Sopenharmony_ci 263162306a36Sopenharmony_cistatic struct clk_branch tv_enc_ahb_clk = { 263262306a36Sopenharmony_ci .halt_reg = 0x01dc, 263362306a36Sopenharmony_ci .halt_bit = 23, 263462306a36Sopenharmony_ci .clkr = { 263562306a36Sopenharmony_ci .enable_reg = 0x0008, 263662306a36Sopenharmony_ci .enable_mask = BIT(25), 263762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 263862306a36Sopenharmony_ci .name = "tv_enc_ahb_clk", 263962306a36Sopenharmony_ci .ops = &clk_branch_ops, 264062306a36Sopenharmony_ci }, 264162306a36Sopenharmony_ci }, 264262306a36Sopenharmony_ci}; 264362306a36Sopenharmony_ci 264462306a36Sopenharmony_cistatic struct clk_branch vcap_ahb_clk = { 264562306a36Sopenharmony_ci .halt_reg = 0x0240, 264662306a36Sopenharmony_ci .halt_bit = 23, 264762306a36Sopenharmony_ci .clkr = { 264862306a36Sopenharmony_ci .enable_reg = 0x0248, 264962306a36Sopenharmony_ci .enable_mask = BIT(1), 265062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 265162306a36Sopenharmony_ci .name = "vcap_ahb_clk", 265262306a36Sopenharmony_ci .ops = &clk_branch_ops, 265362306a36Sopenharmony_ci }, 265462306a36Sopenharmony_ci }, 265562306a36Sopenharmony_ci}; 265662306a36Sopenharmony_ci 265762306a36Sopenharmony_cistatic struct clk_branch vcodec_ahb_clk = { 265862306a36Sopenharmony_ci .hwcg_reg = 0x0038, 265962306a36Sopenharmony_ci .hwcg_bit = 26, 266062306a36Sopenharmony_ci .halt_reg = 0x01dc, 266162306a36Sopenharmony_ci .halt_bit = 12, 266262306a36Sopenharmony_ci .clkr = { 266362306a36Sopenharmony_ci .enable_reg = 0x0008, 266462306a36Sopenharmony_ci .enable_mask = BIT(11), 266562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 266662306a36Sopenharmony_ci .name = "vcodec_ahb_clk", 266762306a36Sopenharmony_ci .ops = &clk_branch_ops, 266862306a36Sopenharmony_ci }, 266962306a36Sopenharmony_ci }, 267062306a36Sopenharmony_ci}; 267162306a36Sopenharmony_ci 267262306a36Sopenharmony_cistatic struct clk_branch vfe_ahb_clk = { 267362306a36Sopenharmony_ci .halt_reg = 0x01dc, 267462306a36Sopenharmony_ci .halt_bit = 14, 267562306a36Sopenharmony_ci .clkr = { 267662306a36Sopenharmony_ci .enable_reg = 0x0008, 267762306a36Sopenharmony_ci .enable_mask = BIT(13), 267862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 267962306a36Sopenharmony_ci .name = "vfe_ahb_clk", 268062306a36Sopenharmony_ci .ops = &clk_branch_ops, 268162306a36Sopenharmony_ci }, 268262306a36Sopenharmony_ci }, 268362306a36Sopenharmony_ci}; 268462306a36Sopenharmony_ci 268562306a36Sopenharmony_cistatic struct clk_branch vpe_ahb_clk = { 268662306a36Sopenharmony_ci .halt_reg = 0x01dc, 268762306a36Sopenharmony_ci .halt_bit = 15, 268862306a36Sopenharmony_ci .clkr = { 268962306a36Sopenharmony_ci .enable_reg = 0x0008, 269062306a36Sopenharmony_ci .enable_mask = BIT(16), 269162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 269262306a36Sopenharmony_ci .name = "vpe_ahb_clk", 269362306a36Sopenharmony_ci .ops = &clk_branch_ops, 269462306a36Sopenharmony_ci }, 269562306a36Sopenharmony_ci }, 269662306a36Sopenharmony_ci}; 269762306a36Sopenharmony_ci 269862306a36Sopenharmony_cistatic struct clk_regmap *mmcc_msm8960_clks[] = { 269962306a36Sopenharmony_ci [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr, 270062306a36Sopenharmony_ci [AMP_AHB_CLK] = &_ahb_clk.clkr, 270162306a36Sopenharmony_ci [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr, 270262306a36Sopenharmony_ci [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr, 270362306a36Sopenharmony_ci [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr, 270462306a36Sopenharmony_ci [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr, 270562306a36Sopenharmony_ci [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr, 270662306a36Sopenharmony_ci [VPE_AHB_CLK] = &vpe_ahb_clk.clkr, 270762306a36Sopenharmony_ci [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr, 270862306a36Sopenharmony_ci [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr, 270962306a36Sopenharmony_ci [VFE_AHB_CLK] = &vfe_ahb_clk.clkr, 271062306a36Sopenharmony_ci [ROT_AHB_CLK] = &rot_ahb_clk.clkr, 271162306a36Sopenharmony_ci [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr, 271262306a36Sopenharmony_ci [MDP_AHB_CLK] = &mdp_ahb_clk.clkr, 271362306a36Sopenharmony_ci [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr, 271462306a36Sopenharmony_ci [CSI_AHB_CLK] = &csi_ahb_clk.clkr, 271562306a36Sopenharmony_ci [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr, 271662306a36Sopenharmony_ci [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr, 271762306a36Sopenharmony_ci [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr, 271862306a36Sopenharmony_ci [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr, 271962306a36Sopenharmony_ci [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr, 272062306a36Sopenharmony_ci [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr, 272162306a36Sopenharmony_ci [GMEM_AXI_CLK] = &gmem_axi_clk.clkr, 272262306a36Sopenharmony_ci [MDP_AXI_CLK] = &mdp_axi_clk.clkr, 272362306a36Sopenharmony_ci [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr, 272462306a36Sopenharmony_ci [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr, 272562306a36Sopenharmony_ci [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr, 272662306a36Sopenharmony_ci [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr, 272762306a36Sopenharmony_ci [VFE_AXI_CLK] = &vfe_axi_clk.clkr, 272862306a36Sopenharmony_ci [VPE_AXI_CLK] = &vpe_axi_clk.clkr, 272962306a36Sopenharmony_ci [ROT_AXI_CLK] = &rot_axi_clk.clkr, 273062306a36Sopenharmony_ci [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr, 273162306a36Sopenharmony_ci [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr, 273262306a36Sopenharmony_ci [CSI0_SRC] = &csi0_src.clkr, 273362306a36Sopenharmony_ci [CSI0_CLK] = &csi0_clk.clkr, 273462306a36Sopenharmony_ci [CSI0_PHY_CLK] = &csi0_phy_clk.clkr, 273562306a36Sopenharmony_ci [CSI1_SRC] = &csi1_src.clkr, 273662306a36Sopenharmony_ci [CSI1_CLK] = &csi1_clk.clkr, 273762306a36Sopenharmony_ci [CSI1_PHY_CLK] = &csi1_phy_clk.clkr, 273862306a36Sopenharmony_ci [CSI2_SRC] = &csi2_src.clkr, 273962306a36Sopenharmony_ci [CSI2_CLK] = &csi2_clk.clkr, 274062306a36Sopenharmony_ci [CSI2_PHY_CLK] = &csi2_phy_clk.clkr, 274162306a36Sopenharmony_ci [DSI_SRC] = &dsi1_src.clkr, 274262306a36Sopenharmony_ci [DSI_CLK] = &dsi1_clk.clkr, 274362306a36Sopenharmony_ci [CSI_PIX_CLK] = &csi_pix_clk.clkr, 274462306a36Sopenharmony_ci [CSI_RDI_CLK] = &csi_rdi_clk.clkr, 274562306a36Sopenharmony_ci [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr, 274662306a36Sopenharmony_ci [HDMI_APP_CLK] = &hdmi_app_clk.clkr, 274762306a36Sopenharmony_ci [CSI_PIX1_CLK] = &csi_pix1_clk.clkr, 274862306a36Sopenharmony_ci [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr, 274962306a36Sopenharmony_ci [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr, 275062306a36Sopenharmony_ci [GFX2D0_SRC] = &gfx2d0_src.clkr, 275162306a36Sopenharmony_ci [GFX2D0_CLK] = &gfx2d0_clk.clkr, 275262306a36Sopenharmony_ci [GFX2D1_SRC] = &gfx2d1_src.clkr, 275362306a36Sopenharmony_ci [GFX2D1_CLK] = &gfx2d1_clk.clkr, 275462306a36Sopenharmony_ci [GFX3D_SRC] = &gfx3d_src.clkr, 275562306a36Sopenharmony_ci [GFX3D_CLK] = &gfx3d_clk.clkr, 275662306a36Sopenharmony_ci [IJPEG_SRC] = &ijpeg_src.clkr, 275762306a36Sopenharmony_ci [IJPEG_CLK] = &ijpeg_clk.clkr, 275862306a36Sopenharmony_ci [JPEGD_SRC] = &jpegd_src.clkr, 275962306a36Sopenharmony_ci [JPEGD_CLK] = &jpegd_clk.clkr, 276062306a36Sopenharmony_ci [MDP_SRC] = &mdp_src.clkr, 276162306a36Sopenharmony_ci [MDP_CLK] = &mdp_clk.clkr, 276262306a36Sopenharmony_ci [MDP_LUT_CLK] = &mdp_lut_clk.clkr, 276362306a36Sopenharmony_ci [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr, 276462306a36Sopenharmony_ci [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr, 276562306a36Sopenharmony_ci [DSI2_SRC] = &dsi2_src.clkr, 276662306a36Sopenharmony_ci [DSI2_CLK] = &dsi2_clk.clkr, 276762306a36Sopenharmony_ci [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr, 276862306a36Sopenharmony_ci [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr, 276962306a36Sopenharmony_ci [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr, 277062306a36Sopenharmony_ci [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr, 277162306a36Sopenharmony_ci [DSI1_ESC_SRC] = &dsi1_esc_src.clkr, 277262306a36Sopenharmony_ci [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr, 277362306a36Sopenharmony_ci [DSI2_ESC_SRC] = &dsi2_esc_src.clkr, 277462306a36Sopenharmony_ci [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr, 277562306a36Sopenharmony_ci [ROT_SRC] = &rot_src.clkr, 277662306a36Sopenharmony_ci [ROT_CLK] = &rot_clk.clkr, 277762306a36Sopenharmony_ci [TV_ENC_CLK] = &tv_enc_clk.clkr, 277862306a36Sopenharmony_ci [TV_DAC_CLK] = &tv_dac_clk.clkr, 277962306a36Sopenharmony_ci [HDMI_TV_CLK] = &hdmi_tv_clk.clkr, 278062306a36Sopenharmony_ci [MDP_TV_CLK] = &mdp_tv_clk.clkr, 278162306a36Sopenharmony_ci [TV_SRC] = &tv_src.clkr, 278262306a36Sopenharmony_ci [VCODEC_SRC] = &vcodec_src.clkr, 278362306a36Sopenharmony_ci [VCODEC_CLK] = &vcodec_clk.clkr, 278462306a36Sopenharmony_ci [VFE_SRC] = &vfe_src.clkr, 278562306a36Sopenharmony_ci [VFE_CLK] = &vfe_clk.clkr, 278662306a36Sopenharmony_ci [VFE_CSI_CLK] = &vfe_csi_clk.clkr, 278762306a36Sopenharmony_ci [VPE_SRC] = &vpe_src.clkr, 278862306a36Sopenharmony_ci [VPE_CLK] = &vpe_clk.clkr, 278962306a36Sopenharmony_ci [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr, 279062306a36Sopenharmony_ci [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr, 279162306a36Sopenharmony_ci [CAMCLK0_SRC] = &camclk0_src.clkr, 279262306a36Sopenharmony_ci [CAMCLK0_CLK] = &camclk0_clk.clkr, 279362306a36Sopenharmony_ci [CAMCLK1_SRC] = &camclk1_src.clkr, 279462306a36Sopenharmony_ci [CAMCLK1_CLK] = &camclk1_clk.clkr, 279562306a36Sopenharmony_ci [CAMCLK2_SRC] = &camclk2_src.clkr, 279662306a36Sopenharmony_ci [CAMCLK2_CLK] = &camclk2_clk.clkr, 279762306a36Sopenharmony_ci [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr, 279862306a36Sopenharmony_ci [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr, 279962306a36Sopenharmony_ci [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr, 280062306a36Sopenharmony_ci [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr, 280162306a36Sopenharmony_ci [PLL2] = &pll2.clkr, 280262306a36Sopenharmony_ci}; 280362306a36Sopenharmony_ci 280462306a36Sopenharmony_cistatic const struct qcom_reset_map mmcc_msm8960_resets[] = { 280562306a36Sopenharmony_ci [VPE_AXI_RESET] = { 0x0208, 15 }, 280662306a36Sopenharmony_ci [IJPEG_AXI_RESET] = { 0x0208, 14 }, 280762306a36Sopenharmony_ci [MPD_AXI_RESET] = { 0x0208, 13 }, 280862306a36Sopenharmony_ci [VFE_AXI_RESET] = { 0x0208, 9 }, 280962306a36Sopenharmony_ci [SP_AXI_RESET] = { 0x0208, 8 }, 281062306a36Sopenharmony_ci [VCODEC_AXI_RESET] = { 0x0208, 7 }, 281162306a36Sopenharmony_ci [ROT_AXI_RESET] = { 0x0208, 6 }, 281262306a36Sopenharmony_ci [VCODEC_AXI_A_RESET] = { 0x0208, 5 }, 281362306a36Sopenharmony_ci [VCODEC_AXI_B_RESET] = { 0x0208, 4 }, 281462306a36Sopenharmony_ci [FAB_S3_AXI_RESET] = { 0x0208, 3 }, 281562306a36Sopenharmony_ci [FAB_S2_AXI_RESET] = { 0x0208, 2 }, 281662306a36Sopenharmony_ci [FAB_S1_AXI_RESET] = { 0x0208, 1 }, 281762306a36Sopenharmony_ci [FAB_S0_AXI_RESET] = { 0x0208 }, 281862306a36Sopenharmony_ci [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 }, 281962306a36Sopenharmony_ci [SMMU_VPE_AHB_RESET] = { 0x020c, 30 }, 282062306a36Sopenharmony_ci [SMMU_VFE_AHB_RESET] = { 0x020c, 29 }, 282162306a36Sopenharmony_ci [SMMU_ROT_AHB_RESET] = { 0x020c, 28 }, 282262306a36Sopenharmony_ci [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 }, 282362306a36Sopenharmony_ci [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 }, 282462306a36Sopenharmony_ci [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 }, 282562306a36Sopenharmony_ci [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 }, 282662306a36Sopenharmony_ci [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 }, 282762306a36Sopenharmony_ci [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 }, 282862306a36Sopenharmony_ci [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 }, 282962306a36Sopenharmony_ci [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 }, 283062306a36Sopenharmony_ci [APU_AHB_RESET] = { 0x020c, 18 }, 283162306a36Sopenharmony_ci [CSI_AHB_RESET] = { 0x020c, 17 }, 283262306a36Sopenharmony_ci [TV_ENC_AHB_RESET] = { 0x020c, 15 }, 283362306a36Sopenharmony_ci [VPE_AHB_RESET] = { 0x020c, 14 }, 283462306a36Sopenharmony_ci [FABRIC_AHB_RESET] = { 0x020c, 13 }, 283562306a36Sopenharmony_ci [GFX2D0_AHB_RESET] = { 0x020c, 12 }, 283662306a36Sopenharmony_ci [GFX2D1_AHB_RESET] = { 0x020c, 11 }, 283762306a36Sopenharmony_ci [GFX3D_AHB_RESET] = { 0x020c, 10 }, 283862306a36Sopenharmony_ci [HDMI_AHB_RESET] = { 0x020c, 9 }, 283962306a36Sopenharmony_ci [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 }, 284062306a36Sopenharmony_ci [IJPEG_AHB_RESET] = { 0x020c, 7 }, 284162306a36Sopenharmony_ci [DSI_M_AHB_RESET] = { 0x020c, 6 }, 284262306a36Sopenharmony_ci [DSI_S_AHB_RESET] = { 0x020c, 5 }, 284362306a36Sopenharmony_ci [JPEGD_AHB_RESET] = { 0x020c, 4 }, 284462306a36Sopenharmony_ci [MDP_AHB_RESET] = { 0x020c, 3 }, 284562306a36Sopenharmony_ci [ROT_AHB_RESET] = { 0x020c, 2 }, 284662306a36Sopenharmony_ci [VCODEC_AHB_RESET] = { 0x020c, 1 }, 284762306a36Sopenharmony_ci [VFE_AHB_RESET] = { 0x020c, 0 }, 284862306a36Sopenharmony_ci [DSI2_M_AHB_RESET] = { 0x0210, 31 }, 284962306a36Sopenharmony_ci [DSI2_S_AHB_RESET] = { 0x0210, 30 }, 285062306a36Sopenharmony_ci [CSIPHY2_RESET] = { 0x0210, 29 }, 285162306a36Sopenharmony_ci [CSI_PIX1_RESET] = { 0x0210, 28 }, 285262306a36Sopenharmony_ci [CSIPHY0_RESET] = { 0x0210, 27 }, 285362306a36Sopenharmony_ci [CSIPHY1_RESET] = { 0x0210, 26 }, 285462306a36Sopenharmony_ci [DSI2_RESET] = { 0x0210, 25 }, 285562306a36Sopenharmony_ci [VFE_CSI_RESET] = { 0x0210, 24 }, 285662306a36Sopenharmony_ci [MDP_RESET] = { 0x0210, 21 }, 285762306a36Sopenharmony_ci [AMP_RESET] = { 0x0210, 20 }, 285862306a36Sopenharmony_ci [JPEGD_RESET] = { 0x0210, 19 }, 285962306a36Sopenharmony_ci [CSI1_RESET] = { 0x0210, 18 }, 286062306a36Sopenharmony_ci [VPE_RESET] = { 0x0210, 17 }, 286162306a36Sopenharmony_ci [MMSS_FABRIC_RESET] = { 0x0210, 16 }, 286262306a36Sopenharmony_ci [VFE_RESET] = { 0x0210, 15 }, 286362306a36Sopenharmony_ci [GFX2D0_RESET] = { 0x0210, 14 }, 286462306a36Sopenharmony_ci [GFX2D1_RESET] = { 0x0210, 13 }, 286562306a36Sopenharmony_ci [GFX3D_RESET] = { 0x0210, 12 }, 286662306a36Sopenharmony_ci [HDMI_RESET] = { 0x0210, 11 }, 286762306a36Sopenharmony_ci [MMSS_IMEM_RESET] = { 0x0210, 10 }, 286862306a36Sopenharmony_ci [IJPEG_RESET] = { 0x0210, 9 }, 286962306a36Sopenharmony_ci [CSI0_RESET] = { 0x0210, 8 }, 287062306a36Sopenharmony_ci [DSI_RESET] = { 0x0210, 7 }, 287162306a36Sopenharmony_ci [VCODEC_RESET] = { 0x0210, 6 }, 287262306a36Sopenharmony_ci [MDP_TV_RESET] = { 0x0210, 4 }, 287362306a36Sopenharmony_ci [MDP_VSYNC_RESET] = { 0x0210, 3 }, 287462306a36Sopenharmony_ci [ROT_RESET] = { 0x0210, 2 }, 287562306a36Sopenharmony_ci [TV_HDMI_RESET] = { 0x0210, 1 }, 287662306a36Sopenharmony_ci [TV_ENC_RESET] = { 0x0210 }, 287762306a36Sopenharmony_ci [CSI2_RESET] = { 0x0214, 2 }, 287862306a36Sopenharmony_ci [CSI_RDI1_RESET] = { 0x0214, 1 }, 287962306a36Sopenharmony_ci [CSI_RDI2_RESET] = { 0x0214 }, 288062306a36Sopenharmony_ci}; 288162306a36Sopenharmony_ci 288262306a36Sopenharmony_cistatic struct clk_regmap *mmcc_apq8064_clks[] = { 288362306a36Sopenharmony_ci [AMP_AHB_CLK] = &_ahb_clk.clkr, 288462306a36Sopenharmony_ci [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr, 288562306a36Sopenharmony_ci [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr, 288662306a36Sopenharmony_ci [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr, 288762306a36Sopenharmony_ci [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr, 288862306a36Sopenharmony_ci [VPE_AHB_CLK] = &vpe_ahb_clk.clkr, 288962306a36Sopenharmony_ci [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr, 289062306a36Sopenharmony_ci [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr, 289162306a36Sopenharmony_ci [VFE_AHB_CLK] = &vfe_ahb_clk.clkr, 289262306a36Sopenharmony_ci [ROT_AHB_CLK] = &rot_ahb_clk.clkr, 289362306a36Sopenharmony_ci [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr, 289462306a36Sopenharmony_ci [MDP_AHB_CLK] = &mdp_ahb_clk.clkr, 289562306a36Sopenharmony_ci [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr, 289662306a36Sopenharmony_ci [CSI_AHB_CLK] = &csi_ahb_clk.clkr, 289762306a36Sopenharmony_ci [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr, 289862306a36Sopenharmony_ci [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr, 289962306a36Sopenharmony_ci [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr, 290062306a36Sopenharmony_ci [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr, 290162306a36Sopenharmony_ci [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr, 290262306a36Sopenharmony_ci [GMEM_AXI_CLK] = &gmem_axi_clk.clkr, 290362306a36Sopenharmony_ci [MDP_AXI_CLK] = &mdp_axi_clk.clkr, 290462306a36Sopenharmony_ci [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr, 290562306a36Sopenharmony_ci [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr, 290662306a36Sopenharmony_ci [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr, 290762306a36Sopenharmony_ci [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr, 290862306a36Sopenharmony_ci [VFE_AXI_CLK] = &vfe_axi_clk.clkr, 290962306a36Sopenharmony_ci [VPE_AXI_CLK] = &vpe_axi_clk.clkr, 291062306a36Sopenharmony_ci [ROT_AXI_CLK] = &rot_axi_clk.clkr, 291162306a36Sopenharmony_ci [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr, 291262306a36Sopenharmony_ci [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr, 291362306a36Sopenharmony_ci [CSI0_SRC] = &csi0_src.clkr, 291462306a36Sopenharmony_ci [CSI0_CLK] = &csi0_clk.clkr, 291562306a36Sopenharmony_ci [CSI0_PHY_CLK] = &csi0_phy_clk.clkr, 291662306a36Sopenharmony_ci [CSI1_SRC] = &csi1_src.clkr, 291762306a36Sopenharmony_ci [CSI1_CLK] = &csi1_clk.clkr, 291862306a36Sopenharmony_ci [CSI1_PHY_CLK] = &csi1_phy_clk.clkr, 291962306a36Sopenharmony_ci [CSI2_SRC] = &csi2_src.clkr, 292062306a36Sopenharmony_ci [CSI2_CLK] = &csi2_clk.clkr, 292162306a36Sopenharmony_ci [CSI2_PHY_CLK] = &csi2_phy_clk.clkr, 292262306a36Sopenharmony_ci [DSI_SRC] = &dsi1_src.clkr, 292362306a36Sopenharmony_ci [DSI_CLK] = &dsi1_clk.clkr, 292462306a36Sopenharmony_ci [CSI_PIX_CLK] = &csi_pix_clk.clkr, 292562306a36Sopenharmony_ci [CSI_RDI_CLK] = &csi_rdi_clk.clkr, 292662306a36Sopenharmony_ci [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr, 292762306a36Sopenharmony_ci [HDMI_APP_CLK] = &hdmi_app_clk.clkr, 292862306a36Sopenharmony_ci [CSI_PIX1_CLK] = &csi_pix1_clk.clkr, 292962306a36Sopenharmony_ci [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr, 293062306a36Sopenharmony_ci [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr, 293162306a36Sopenharmony_ci [GFX3D_SRC] = &gfx3d_src.clkr, 293262306a36Sopenharmony_ci [GFX3D_CLK] = &gfx3d_clk.clkr, 293362306a36Sopenharmony_ci [IJPEG_SRC] = &ijpeg_src.clkr, 293462306a36Sopenharmony_ci [IJPEG_CLK] = &ijpeg_clk.clkr, 293562306a36Sopenharmony_ci [JPEGD_SRC] = &jpegd_src.clkr, 293662306a36Sopenharmony_ci [JPEGD_CLK] = &jpegd_clk.clkr, 293762306a36Sopenharmony_ci [MDP_SRC] = &mdp_src.clkr, 293862306a36Sopenharmony_ci [MDP_CLK] = &mdp_clk.clkr, 293962306a36Sopenharmony_ci [MDP_LUT_CLK] = &mdp_lut_clk.clkr, 294062306a36Sopenharmony_ci [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr, 294162306a36Sopenharmony_ci [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr, 294262306a36Sopenharmony_ci [DSI2_SRC] = &dsi2_src.clkr, 294362306a36Sopenharmony_ci [DSI2_CLK] = &dsi2_clk.clkr, 294462306a36Sopenharmony_ci [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr, 294562306a36Sopenharmony_ci [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr, 294662306a36Sopenharmony_ci [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr, 294762306a36Sopenharmony_ci [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr, 294862306a36Sopenharmony_ci [DSI1_ESC_SRC] = &dsi1_esc_src.clkr, 294962306a36Sopenharmony_ci [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr, 295062306a36Sopenharmony_ci [DSI2_ESC_SRC] = &dsi2_esc_src.clkr, 295162306a36Sopenharmony_ci [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr, 295262306a36Sopenharmony_ci [ROT_SRC] = &rot_src.clkr, 295362306a36Sopenharmony_ci [ROT_CLK] = &rot_clk.clkr, 295462306a36Sopenharmony_ci [TV_DAC_CLK] = &tv_dac_clk.clkr, 295562306a36Sopenharmony_ci [HDMI_TV_CLK] = &hdmi_tv_clk.clkr, 295662306a36Sopenharmony_ci [MDP_TV_CLK] = &mdp_tv_clk.clkr, 295762306a36Sopenharmony_ci [TV_SRC] = &tv_src.clkr, 295862306a36Sopenharmony_ci [VCODEC_SRC] = &vcodec_src.clkr, 295962306a36Sopenharmony_ci [VCODEC_CLK] = &vcodec_clk.clkr, 296062306a36Sopenharmony_ci [VFE_SRC] = &vfe_src.clkr, 296162306a36Sopenharmony_ci [VFE_CLK] = &vfe_clk.clkr, 296262306a36Sopenharmony_ci [VFE_CSI_CLK] = &vfe_csi_clk.clkr, 296362306a36Sopenharmony_ci [VPE_SRC] = &vpe_src.clkr, 296462306a36Sopenharmony_ci [VPE_CLK] = &vpe_clk.clkr, 296562306a36Sopenharmony_ci [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr, 296662306a36Sopenharmony_ci [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr, 296762306a36Sopenharmony_ci [CAMCLK0_SRC] = &camclk0_src.clkr, 296862306a36Sopenharmony_ci [CAMCLK0_CLK] = &camclk0_clk.clkr, 296962306a36Sopenharmony_ci [CAMCLK1_SRC] = &camclk1_src.clkr, 297062306a36Sopenharmony_ci [CAMCLK1_CLK] = &camclk1_clk.clkr, 297162306a36Sopenharmony_ci [CAMCLK2_SRC] = &camclk2_src.clkr, 297262306a36Sopenharmony_ci [CAMCLK2_CLK] = &camclk2_clk.clkr, 297362306a36Sopenharmony_ci [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr, 297462306a36Sopenharmony_ci [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr, 297562306a36Sopenharmony_ci [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr, 297662306a36Sopenharmony_ci [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr, 297762306a36Sopenharmony_ci [PLL2] = &pll2.clkr, 297862306a36Sopenharmony_ci [RGB_TV_CLK] = &rgb_tv_clk.clkr, 297962306a36Sopenharmony_ci [NPL_TV_CLK] = &npl_tv_clk.clkr, 298062306a36Sopenharmony_ci [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr, 298162306a36Sopenharmony_ci [VCAP_AXI_CLK] = &vcap_axi_clk.clkr, 298262306a36Sopenharmony_ci [VCAP_SRC] = &vcap_src.clkr, 298362306a36Sopenharmony_ci [VCAP_CLK] = &vcap_clk.clkr, 298462306a36Sopenharmony_ci [VCAP_NPL_CLK] = &vcap_npl_clk.clkr, 298562306a36Sopenharmony_ci [PLL15] = &pll15.clkr, 298662306a36Sopenharmony_ci}; 298762306a36Sopenharmony_ci 298862306a36Sopenharmony_cistatic const struct qcom_reset_map mmcc_apq8064_resets[] = { 298962306a36Sopenharmony_ci [GFX3D_AXI_RESET] = { 0x0208, 17 }, 299062306a36Sopenharmony_ci [VCAP_AXI_RESET] = { 0x0208, 16 }, 299162306a36Sopenharmony_ci [VPE_AXI_RESET] = { 0x0208, 15 }, 299262306a36Sopenharmony_ci [IJPEG_AXI_RESET] = { 0x0208, 14 }, 299362306a36Sopenharmony_ci [MPD_AXI_RESET] = { 0x0208, 13 }, 299462306a36Sopenharmony_ci [VFE_AXI_RESET] = { 0x0208, 9 }, 299562306a36Sopenharmony_ci [SP_AXI_RESET] = { 0x0208, 8 }, 299662306a36Sopenharmony_ci [VCODEC_AXI_RESET] = { 0x0208, 7 }, 299762306a36Sopenharmony_ci [ROT_AXI_RESET] = { 0x0208, 6 }, 299862306a36Sopenharmony_ci [VCODEC_AXI_A_RESET] = { 0x0208, 5 }, 299962306a36Sopenharmony_ci [VCODEC_AXI_B_RESET] = { 0x0208, 4 }, 300062306a36Sopenharmony_ci [FAB_S3_AXI_RESET] = { 0x0208, 3 }, 300162306a36Sopenharmony_ci [FAB_S2_AXI_RESET] = { 0x0208, 2 }, 300262306a36Sopenharmony_ci [FAB_S1_AXI_RESET] = { 0x0208, 1 }, 300362306a36Sopenharmony_ci [FAB_S0_AXI_RESET] = { 0x0208 }, 300462306a36Sopenharmony_ci [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 }, 300562306a36Sopenharmony_ci [SMMU_VPE_AHB_RESET] = { 0x020c, 30 }, 300662306a36Sopenharmony_ci [SMMU_VFE_AHB_RESET] = { 0x020c, 29 }, 300762306a36Sopenharmony_ci [SMMU_ROT_AHB_RESET] = { 0x020c, 28 }, 300862306a36Sopenharmony_ci [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 }, 300962306a36Sopenharmony_ci [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 }, 301062306a36Sopenharmony_ci [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 }, 301162306a36Sopenharmony_ci [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 }, 301262306a36Sopenharmony_ci [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 }, 301362306a36Sopenharmony_ci [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 }, 301462306a36Sopenharmony_ci [APU_AHB_RESET] = { 0x020c, 18 }, 301562306a36Sopenharmony_ci [CSI_AHB_RESET] = { 0x020c, 17 }, 301662306a36Sopenharmony_ci [TV_ENC_AHB_RESET] = { 0x020c, 15 }, 301762306a36Sopenharmony_ci [VPE_AHB_RESET] = { 0x020c, 14 }, 301862306a36Sopenharmony_ci [FABRIC_AHB_RESET] = { 0x020c, 13 }, 301962306a36Sopenharmony_ci [GFX3D_AHB_RESET] = { 0x020c, 10 }, 302062306a36Sopenharmony_ci [HDMI_AHB_RESET] = { 0x020c, 9 }, 302162306a36Sopenharmony_ci [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 }, 302262306a36Sopenharmony_ci [IJPEG_AHB_RESET] = { 0x020c, 7 }, 302362306a36Sopenharmony_ci [DSI_M_AHB_RESET] = { 0x020c, 6 }, 302462306a36Sopenharmony_ci [DSI_S_AHB_RESET] = { 0x020c, 5 }, 302562306a36Sopenharmony_ci [JPEGD_AHB_RESET] = { 0x020c, 4 }, 302662306a36Sopenharmony_ci [MDP_AHB_RESET] = { 0x020c, 3 }, 302762306a36Sopenharmony_ci [ROT_AHB_RESET] = { 0x020c, 2 }, 302862306a36Sopenharmony_ci [VCODEC_AHB_RESET] = { 0x020c, 1 }, 302962306a36Sopenharmony_ci [VFE_AHB_RESET] = { 0x020c, 0 }, 303062306a36Sopenharmony_ci [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 }, 303162306a36Sopenharmony_ci [VCAP_AHB_RESET] = { 0x0200, 2 }, 303262306a36Sopenharmony_ci [DSI2_M_AHB_RESET] = { 0x0200, 1 }, 303362306a36Sopenharmony_ci [DSI2_S_AHB_RESET] = { 0x0200, 0 }, 303462306a36Sopenharmony_ci [CSIPHY2_RESET] = { 0x0210, 31 }, 303562306a36Sopenharmony_ci [CSI_PIX1_RESET] = { 0x0210, 30 }, 303662306a36Sopenharmony_ci [CSIPHY0_RESET] = { 0x0210, 29 }, 303762306a36Sopenharmony_ci [CSIPHY1_RESET] = { 0x0210, 28 }, 303862306a36Sopenharmony_ci [CSI_RDI_RESET] = { 0x0210, 27 }, 303962306a36Sopenharmony_ci [CSI_PIX_RESET] = { 0x0210, 26 }, 304062306a36Sopenharmony_ci [DSI2_RESET] = { 0x0210, 25 }, 304162306a36Sopenharmony_ci [VFE_CSI_RESET] = { 0x0210, 24 }, 304262306a36Sopenharmony_ci [MDP_RESET] = { 0x0210, 21 }, 304362306a36Sopenharmony_ci [AMP_RESET] = { 0x0210, 20 }, 304462306a36Sopenharmony_ci [JPEGD_RESET] = { 0x0210, 19 }, 304562306a36Sopenharmony_ci [CSI1_RESET] = { 0x0210, 18 }, 304662306a36Sopenharmony_ci [VPE_RESET] = { 0x0210, 17 }, 304762306a36Sopenharmony_ci [MMSS_FABRIC_RESET] = { 0x0210, 16 }, 304862306a36Sopenharmony_ci [VFE_RESET] = { 0x0210, 15 }, 304962306a36Sopenharmony_ci [GFX3D_RESET] = { 0x0210, 12 }, 305062306a36Sopenharmony_ci [HDMI_RESET] = { 0x0210, 11 }, 305162306a36Sopenharmony_ci [MMSS_IMEM_RESET] = { 0x0210, 10 }, 305262306a36Sopenharmony_ci [IJPEG_RESET] = { 0x0210, 9 }, 305362306a36Sopenharmony_ci [CSI0_RESET] = { 0x0210, 8 }, 305462306a36Sopenharmony_ci [DSI_RESET] = { 0x0210, 7 }, 305562306a36Sopenharmony_ci [VCODEC_RESET] = { 0x0210, 6 }, 305662306a36Sopenharmony_ci [MDP_TV_RESET] = { 0x0210, 4 }, 305762306a36Sopenharmony_ci [MDP_VSYNC_RESET] = { 0x0210, 3 }, 305862306a36Sopenharmony_ci [ROT_RESET] = { 0x0210, 2 }, 305962306a36Sopenharmony_ci [TV_HDMI_RESET] = { 0x0210, 1 }, 306062306a36Sopenharmony_ci [VCAP_NPL_RESET] = { 0x0214, 4 }, 306162306a36Sopenharmony_ci [VCAP_RESET] = { 0x0214, 3 }, 306262306a36Sopenharmony_ci [CSI2_RESET] = { 0x0214, 2 }, 306362306a36Sopenharmony_ci [CSI_RDI1_RESET] = { 0x0214, 1 }, 306462306a36Sopenharmony_ci [CSI_RDI2_RESET] = { 0x0214 }, 306562306a36Sopenharmony_ci}; 306662306a36Sopenharmony_ci 306762306a36Sopenharmony_cistatic const struct regmap_config mmcc_msm8960_regmap_config = { 306862306a36Sopenharmony_ci .reg_bits = 32, 306962306a36Sopenharmony_ci .reg_stride = 4, 307062306a36Sopenharmony_ci .val_bits = 32, 307162306a36Sopenharmony_ci .max_register = 0x334, 307262306a36Sopenharmony_ci .fast_io = true, 307362306a36Sopenharmony_ci}; 307462306a36Sopenharmony_ci 307562306a36Sopenharmony_cistatic const struct regmap_config mmcc_apq8064_regmap_config = { 307662306a36Sopenharmony_ci .reg_bits = 32, 307762306a36Sopenharmony_ci .reg_stride = 4, 307862306a36Sopenharmony_ci .val_bits = 32, 307962306a36Sopenharmony_ci .max_register = 0x350, 308062306a36Sopenharmony_ci .fast_io = true, 308162306a36Sopenharmony_ci}; 308262306a36Sopenharmony_ci 308362306a36Sopenharmony_cistatic const struct qcom_cc_desc mmcc_msm8960_desc = { 308462306a36Sopenharmony_ci .config = &mmcc_msm8960_regmap_config, 308562306a36Sopenharmony_ci .clks = mmcc_msm8960_clks, 308662306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(mmcc_msm8960_clks), 308762306a36Sopenharmony_ci .resets = mmcc_msm8960_resets, 308862306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(mmcc_msm8960_resets), 308962306a36Sopenharmony_ci}; 309062306a36Sopenharmony_ci 309162306a36Sopenharmony_cistatic const struct qcom_cc_desc mmcc_apq8064_desc = { 309262306a36Sopenharmony_ci .config = &mmcc_apq8064_regmap_config, 309362306a36Sopenharmony_ci .clks = mmcc_apq8064_clks, 309462306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(mmcc_apq8064_clks), 309562306a36Sopenharmony_ci .resets = mmcc_apq8064_resets, 309662306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(mmcc_apq8064_resets), 309762306a36Sopenharmony_ci}; 309862306a36Sopenharmony_ci 309962306a36Sopenharmony_cistatic const struct of_device_id mmcc_msm8960_match_table[] = { 310062306a36Sopenharmony_ci { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc }, 310162306a36Sopenharmony_ci { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc }, 310262306a36Sopenharmony_ci { } 310362306a36Sopenharmony_ci}; 310462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table); 310562306a36Sopenharmony_ci 310662306a36Sopenharmony_cistatic int mmcc_msm8960_probe(struct platform_device *pdev) 310762306a36Sopenharmony_ci{ 310862306a36Sopenharmony_ci const struct of_device_id *match; 310962306a36Sopenharmony_ci struct regmap *regmap; 311062306a36Sopenharmony_ci bool is_8064; 311162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 311262306a36Sopenharmony_ci 311362306a36Sopenharmony_ci match = of_match_device(mmcc_msm8960_match_table, dev); 311462306a36Sopenharmony_ci if (!match) 311562306a36Sopenharmony_ci return -EINVAL; 311662306a36Sopenharmony_ci 311762306a36Sopenharmony_ci is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064"); 311862306a36Sopenharmony_ci if (is_8064) { 311962306a36Sopenharmony_ci gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064; 312062306a36Sopenharmony_ci gfx3d_src.clkr.hw.init = &gfx3d_8064_init; 312162306a36Sopenharmony_ci gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map; 312262306a36Sopenharmony_ci gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map; 312362306a36Sopenharmony_ci } 312462306a36Sopenharmony_ci 312562306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, match->data); 312662306a36Sopenharmony_ci if (IS_ERR(regmap)) 312762306a36Sopenharmony_ci return PTR_ERR(regmap); 312862306a36Sopenharmony_ci 312962306a36Sopenharmony_ci clk_pll_configure_sr(&pll15, regmap, &pll15_config, false); 313062306a36Sopenharmony_ci 313162306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, match->data, regmap); 313262306a36Sopenharmony_ci} 313362306a36Sopenharmony_ci 313462306a36Sopenharmony_cistatic struct platform_driver mmcc_msm8960_driver = { 313562306a36Sopenharmony_ci .probe = mmcc_msm8960_probe, 313662306a36Sopenharmony_ci .driver = { 313762306a36Sopenharmony_ci .name = "mmcc-msm8960", 313862306a36Sopenharmony_ci .of_match_table = mmcc_msm8960_match_table, 313962306a36Sopenharmony_ci }, 314062306a36Sopenharmony_ci}; 314162306a36Sopenharmony_ci 314262306a36Sopenharmony_cimodule_platform_driver(mmcc_msm8960_driver); 314362306a36Sopenharmony_ci 314462306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver"); 314562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 314662306a36Sopenharmony_ciMODULE_ALIAS("platform:mmcc-msm8960"); 3147