162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/err.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/pm_clock.h>
1262306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,lpasscorecc-sc7280.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1862306a36Sopenharmony_ci#include "clk-branch.h"
1962306a36Sopenharmony_ci#include "clk-rcg.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2262306a36Sopenharmony_ci#include "common.h"
2362306a36Sopenharmony_ci#include "gdsc.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	P_BI_TCXO,
2762306a36Sopenharmony_ci	P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN,
2862306a36Sopenharmony_ci	P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN_DIV_CLK_SRC,
2962306a36Sopenharmony_ci	P_LPASS_CORE_CC_DIG_PLL_OUT_ODD,
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic const struct pll_vco lucid_vco[] = {
3362306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3462306a36Sopenharmony_ci};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/* 614.4MHz configuration */
3762306a36Sopenharmony_cistatic const struct alpha_pll_config lpass_core_cc_dig_pll_config = {
3862306a36Sopenharmony_ci	.l = 0x20,
3962306a36Sopenharmony_ci	.alpha = 0x0,
4062306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4162306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
4262306a36Sopenharmony_ci	.config_ctl_hi1_val = 0xB2923BBC,
4362306a36Sopenharmony_ci	.user_ctl_val = 0x00005100,
4462306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00050805,
4562306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistatic struct clk_alpha_pll lpass_core_cc_dig_pll = {
4962306a36Sopenharmony_ci	.offset = 0x1000,
5062306a36Sopenharmony_ci	.vco_table = lucid_vco,
5162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
5262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
5362306a36Sopenharmony_ci	.clkr = {
5462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5562306a36Sopenharmony_ci			.name = "lpass_core_cc_dig_pll",
5662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
5762306a36Sopenharmony_ci				.index = 0,
5862306a36Sopenharmony_ci			},
5962306a36Sopenharmony_ci			.num_parents = 1,
6062306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
6162306a36Sopenharmony_ci		},
6262306a36Sopenharmony_ci	},
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_lpass_core_cc_dig_pll_out_odd[] = {
6662306a36Sopenharmony_ci	{ 0x5, 5 },
6762306a36Sopenharmony_ci	{ }
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv lpass_core_cc_dig_pll_out_odd = {
7162306a36Sopenharmony_ci	.offset = 0x1000,
7262306a36Sopenharmony_ci	.post_div_shift = 12,
7362306a36Sopenharmony_ci	.post_div_table = post_div_table_lpass_core_cc_dig_pll_out_odd,
7462306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_lpass_core_cc_dig_pll_out_odd),
7562306a36Sopenharmony_ci	.width = 4,
7662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
7762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7862306a36Sopenharmony_ci		.name = "lpass_core_cc_dig_pll_out_odd",
7962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8062306a36Sopenharmony_ci			&lpass_core_cc_dig_pll.clkr.hw,
8162306a36Sopenharmony_ci		},
8262306a36Sopenharmony_ci		.num_parents = 1,
8362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
8462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
8562306a36Sopenharmony_ci	},
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic struct clk_regmap_div lpass_core_cc_dig_pll_out_main_div_clk_src = {
8962306a36Sopenharmony_ci	.reg = 0x1054,
9062306a36Sopenharmony_ci	.shift = 0,
9162306a36Sopenharmony_ci	.width = 4,
9262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
9362306a36Sopenharmony_ci		.name = "lpass_core_cc_dig_pll_out_main_div_clk_src",
9462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
9562306a36Sopenharmony_ci			&lpass_core_cc_dig_pll.clkr.hw,
9662306a36Sopenharmony_ci		},
9762306a36Sopenharmony_ci		.num_parents = 1,
9862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
9962306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
10062306a36Sopenharmony_ci	},
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic const struct parent_map lpass_core_cc_parent_map_0[] = {
10562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10662306a36Sopenharmony_ci	{ P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 5 },
10762306a36Sopenharmony_ci};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic const struct clk_parent_data lpass_core_cc_parent_data_0[] = {
11062306a36Sopenharmony_ci	{ .index = 0 },
11162306a36Sopenharmony_ci	{ .hw = &lpass_core_cc_dig_pll_out_odd.clkr.hw },
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic const struct parent_map lpass_core_cc_parent_map_2[] = {
11562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11662306a36Sopenharmony_ci	{ P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN, 1 },
11762306a36Sopenharmony_ci	{ P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN_DIV_CLK_SRC, 2 },
11862306a36Sopenharmony_ci};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic const struct clk_parent_data lpass_core_cc_parent_data_ao_2[] = {
12162306a36Sopenharmony_ci	{ .index = 1 },
12262306a36Sopenharmony_ci	{ .hw = &lpass_core_cc_dig_pll.clkr.hw },
12362306a36Sopenharmony_ci	{ .hw = &lpass_core_cc_dig_pll_out_main_div_clk_src.clkr.hw },
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_lpass_core_cc_core_clk_src[] = {
12762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
12862306a36Sopenharmony_ci	F(51200000, P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN_DIV_CLK_SRC, 6, 0, 0),
12962306a36Sopenharmony_ci	F(102400000, P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN_DIV_CLK_SRC, 3, 0, 0),
13062306a36Sopenharmony_ci	F(204800000, P_LPASS_CORE_CC_DIG_PLL_OUT_MAIN, 3, 0, 0),
13162306a36Sopenharmony_ci	{ }
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic struct clk_rcg2 lpass_core_cc_core_clk_src = {
13562306a36Sopenharmony_ci	.cmd_rcgr = 0x1d000,
13662306a36Sopenharmony_ci	.mnd_width = 8,
13762306a36Sopenharmony_ci	.hid_width = 5,
13862306a36Sopenharmony_ci	.parent_map = lpass_core_cc_parent_map_2,
13962306a36Sopenharmony_ci	.freq_tbl = ftbl_lpass_core_cc_core_clk_src,
14062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
14162306a36Sopenharmony_ci		.name = "lpass_core_cc_core_clk_src",
14262306a36Sopenharmony_ci		.parent_data = lpass_core_cc_parent_data_ao_2,
14362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(lpass_core_cc_parent_data_ao_2),
14462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
14562306a36Sopenharmony_ci	},
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_lpass_core_cc_ext_if0_clk_src[] = {
14962306a36Sopenharmony_ci	F(256000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 15, 1, 32),
15062306a36Sopenharmony_ci	F(512000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 15, 1, 16),
15162306a36Sopenharmony_ci	F(768000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 10, 1, 16),
15262306a36Sopenharmony_ci	F(1024000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 15, 1, 8),
15362306a36Sopenharmony_ci	F(1536000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 10, 1, 8),
15462306a36Sopenharmony_ci	F(2048000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 15, 1, 4),
15562306a36Sopenharmony_ci	F(3072000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 10, 1, 4),
15662306a36Sopenharmony_ci	F(4096000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 15, 1, 2),
15762306a36Sopenharmony_ci	F(6144000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 10, 1, 2),
15862306a36Sopenharmony_ci	F(8192000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 15, 0, 0),
15962306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
16062306a36Sopenharmony_ci	F(12288000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 10, 0, 0),
16162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
16262306a36Sopenharmony_ci	F(24576000, P_LPASS_CORE_CC_DIG_PLL_OUT_ODD, 5, 0, 0),
16362306a36Sopenharmony_ci	{ }
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic struct clk_rcg2 lpass_core_cc_ext_if0_clk_src = {
16762306a36Sopenharmony_ci	.cmd_rcgr = 0x10000,
16862306a36Sopenharmony_ci	.mnd_width = 16,
16962306a36Sopenharmony_ci	.hid_width = 5,
17062306a36Sopenharmony_ci	.parent_map = lpass_core_cc_parent_map_0,
17162306a36Sopenharmony_ci	.freq_tbl = ftbl_lpass_core_cc_ext_if0_clk_src,
17262306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
17362306a36Sopenharmony_ci		.name = "lpass_core_cc_ext_if0_clk_src",
17462306a36Sopenharmony_ci		.parent_data = lpass_core_cc_parent_data_0,
17562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(lpass_core_cc_parent_data_0),
17662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
17762306a36Sopenharmony_ci	},
17862306a36Sopenharmony_ci};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic struct clk_rcg2 lpass_core_cc_ext_if1_clk_src = {
18162306a36Sopenharmony_ci	.cmd_rcgr = 0x11000,
18262306a36Sopenharmony_ci	.mnd_width = 16,
18362306a36Sopenharmony_ci	.hid_width = 5,
18462306a36Sopenharmony_ci	.parent_map = lpass_core_cc_parent_map_0,
18562306a36Sopenharmony_ci	.freq_tbl = ftbl_lpass_core_cc_ext_if0_clk_src,
18662306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
18762306a36Sopenharmony_ci		.name = "lpass_core_cc_ext_if1_clk_src",
18862306a36Sopenharmony_ci		.parent_data = lpass_core_cc_parent_data_0,
18962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(lpass_core_cc_parent_data_0),
19062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
19162306a36Sopenharmony_ci	},
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic struct clk_rcg2 lpass_core_cc_ext_mclk0_clk_src = {
19562306a36Sopenharmony_ci	.cmd_rcgr = 0x20000,
19662306a36Sopenharmony_ci	.mnd_width = 8,
19762306a36Sopenharmony_ci	.hid_width = 5,
19862306a36Sopenharmony_ci	.parent_map = lpass_core_cc_parent_map_0,
19962306a36Sopenharmony_ci	.freq_tbl = ftbl_lpass_core_cc_ext_if0_clk_src,
20062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
20162306a36Sopenharmony_ci		.name = "lpass_core_cc_ext_mclk0_clk_src",
20262306a36Sopenharmony_ci		.parent_data = lpass_core_cc_parent_data_0,
20362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(lpass_core_cc_parent_data_0),
20462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
20562306a36Sopenharmony_ci	},
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_core_clk = {
20962306a36Sopenharmony_ci	.halt_reg = 0x1f000,
21062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
21162306a36Sopenharmony_ci	.hwcg_reg = 0x1f000,
21262306a36Sopenharmony_ci	.hwcg_bit = 1,
21362306a36Sopenharmony_ci	.clkr = {
21462306a36Sopenharmony_ci		.enable_reg = 0x1f000,
21562306a36Sopenharmony_ci		.enable_mask = BIT(0),
21662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
21762306a36Sopenharmony_ci			.name = "lpass_core_cc_core_clk",
21862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
21962306a36Sopenharmony_ci				&lpass_core_cc_core_clk_src.clkr.hw,
22062306a36Sopenharmony_ci			},
22162306a36Sopenharmony_ci			.num_parents = 1,
22262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
22362306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
22462306a36Sopenharmony_ci		},
22562306a36Sopenharmony_ci	},
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_ext_if0_ibit_clk = {
22962306a36Sopenharmony_ci	.halt_reg = 0x10018,
23062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
23162306a36Sopenharmony_ci	.clkr = {
23262306a36Sopenharmony_ci		.enable_reg = 0x10018,
23362306a36Sopenharmony_ci		.enable_mask = BIT(0),
23462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
23562306a36Sopenharmony_ci			.name = "lpass_core_cc_ext_if0_ibit_clk",
23662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
23762306a36Sopenharmony_ci				&lpass_core_cc_ext_if0_clk_src.clkr.hw,
23862306a36Sopenharmony_ci			},
23962306a36Sopenharmony_ci			.num_parents = 1,
24062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
24162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
24262306a36Sopenharmony_ci		},
24362306a36Sopenharmony_ci	},
24462306a36Sopenharmony_ci};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_ext_if1_ibit_clk = {
24762306a36Sopenharmony_ci	.halt_reg = 0x11018,
24862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
24962306a36Sopenharmony_ci	.clkr = {
25062306a36Sopenharmony_ci		.enable_reg = 0x11018,
25162306a36Sopenharmony_ci		.enable_mask = BIT(0),
25262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
25362306a36Sopenharmony_ci			.name = "lpass_core_cc_ext_if1_ibit_clk",
25462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
25562306a36Sopenharmony_ci				&lpass_core_cc_ext_if1_clk_src.clkr.hw,
25662306a36Sopenharmony_ci			},
25762306a36Sopenharmony_ci			.num_parents = 1,
25862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
25962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
26062306a36Sopenharmony_ci		},
26162306a36Sopenharmony_ci	},
26262306a36Sopenharmony_ci};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_lpm_core_clk = {
26562306a36Sopenharmony_ci	.halt_reg = 0x1e000,
26662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
26762306a36Sopenharmony_ci	.clkr = {
26862306a36Sopenharmony_ci		.enable_reg = 0x1e000,
26962306a36Sopenharmony_ci		.enable_mask = BIT(0),
27062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
27162306a36Sopenharmony_ci			.name = "lpass_core_cc_lpm_core_clk",
27262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
27362306a36Sopenharmony_ci				&lpass_core_cc_core_clk_src.clkr.hw,
27462306a36Sopenharmony_ci			},
27562306a36Sopenharmony_ci			.num_parents = 1,
27662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
27862306a36Sopenharmony_ci		},
27962306a36Sopenharmony_ci	},
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_lpm_mem0_core_clk = {
28362306a36Sopenharmony_ci	.halt_reg = 0x1e004,
28462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
28562306a36Sopenharmony_ci	.clkr = {
28662306a36Sopenharmony_ci		.enable_reg = 0x1e004,
28762306a36Sopenharmony_ci		.enable_mask = BIT(0),
28862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
28962306a36Sopenharmony_ci			.name = "lpass_core_cc_lpm_mem0_core_clk",
29062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
29162306a36Sopenharmony_ci				&lpass_core_cc_core_clk_src.clkr.hw,
29262306a36Sopenharmony_ci			},
29362306a36Sopenharmony_ci			.num_parents = 1,
29462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
29662306a36Sopenharmony_ci		},
29762306a36Sopenharmony_ci	},
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_ext_mclk0_clk = {
30162306a36Sopenharmony_ci	.halt_reg = 0x20014,
30262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
30362306a36Sopenharmony_ci	.clkr = {
30462306a36Sopenharmony_ci		.enable_reg = 0x20014,
30562306a36Sopenharmony_ci		.enable_mask = BIT(0),
30662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
30762306a36Sopenharmony_ci			.name = "lpass_core_cc_ext_mclk0_clk",
30862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
30962306a36Sopenharmony_ci				&lpass_core_cc_ext_mclk0_clk_src.clkr.hw,
31062306a36Sopenharmony_ci			},
31162306a36Sopenharmony_ci			.num_parents = 1,
31262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
31462306a36Sopenharmony_ci		},
31562306a36Sopenharmony_ci	},
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic struct clk_branch lpass_core_cc_sysnoc_mport_core_clk = {
31962306a36Sopenharmony_ci	.halt_reg = 0x23000,
32062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
32162306a36Sopenharmony_ci	.hwcg_reg = 0x23000,
32262306a36Sopenharmony_ci	.hwcg_bit = 1,
32362306a36Sopenharmony_ci	.clkr = {
32462306a36Sopenharmony_ci		.enable_reg = 0x23000,
32562306a36Sopenharmony_ci		.enable_mask = BIT(0),
32662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
32762306a36Sopenharmony_ci			.name = "lpass_core_cc_sysnoc_mport_core_clk",
32862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
32962306a36Sopenharmony_ci				&lpass_core_cc_core_clk_src.clkr.hw,
33062306a36Sopenharmony_ci			},
33162306a36Sopenharmony_ci			.num_parents = 1,
33262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33462306a36Sopenharmony_ci		},
33562306a36Sopenharmony_ci	},
33662306a36Sopenharmony_ci};
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic struct gdsc lpass_core_cc_lpass_core_hm_gdsc = {
33962306a36Sopenharmony_ci	.gdscr = 0x0,
34062306a36Sopenharmony_ci	.pd = {
34162306a36Sopenharmony_ci		.name = "lpass_core_cc_lpass_core_hm_gdsc",
34262306a36Sopenharmony_ci	},
34362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
34462306a36Sopenharmony_ci	.flags = RETAIN_FF_ENABLE,
34562306a36Sopenharmony_ci};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic struct clk_regmap *lpass_core_cc_sc7280_clocks[] = {
34862306a36Sopenharmony_ci	[LPASS_CORE_CC_CORE_CLK] = &lpass_core_cc_core_clk.clkr,
34962306a36Sopenharmony_ci	[LPASS_CORE_CC_CORE_CLK_SRC] = &lpass_core_cc_core_clk_src.clkr,
35062306a36Sopenharmony_ci	[LPASS_CORE_CC_DIG_PLL] = &lpass_core_cc_dig_pll.clkr,
35162306a36Sopenharmony_ci	[LPASS_CORE_CC_DIG_PLL_OUT_MAIN_DIV_CLK_SRC] =
35262306a36Sopenharmony_ci		&lpass_core_cc_dig_pll_out_main_div_clk_src.clkr,
35362306a36Sopenharmony_ci	[LPASS_CORE_CC_DIG_PLL_OUT_ODD] = &lpass_core_cc_dig_pll_out_odd.clkr,
35462306a36Sopenharmony_ci	[LPASS_CORE_CC_EXT_IF0_CLK_SRC] = &lpass_core_cc_ext_if0_clk_src.clkr,
35562306a36Sopenharmony_ci	[LPASS_CORE_CC_EXT_IF0_IBIT_CLK] = &lpass_core_cc_ext_if0_ibit_clk.clkr,
35662306a36Sopenharmony_ci	[LPASS_CORE_CC_EXT_IF1_CLK_SRC] = &lpass_core_cc_ext_if1_clk_src.clkr,
35762306a36Sopenharmony_ci	[LPASS_CORE_CC_EXT_IF1_IBIT_CLK] = &lpass_core_cc_ext_if1_ibit_clk.clkr,
35862306a36Sopenharmony_ci	[LPASS_CORE_CC_LPM_CORE_CLK] = &lpass_core_cc_lpm_core_clk.clkr,
35962306a36Sopenharmony_ci	[LPASS_CORE_CC_LPM_MEM0_CORE_CLK] = &lpass_core_cc_lpm_mem0_core_clk.clkr,
36062306a36Sopenharmony_ci	[LPASS_CORE_CC_SYSNOC_MPORT_CORE_CLK] = &lpass_core_cc_sysnoc_mport_core_clk.clkr,
36162306a36Sopenharmony_ci	[LPASS_CORE_CC_EXT_MCLK0_CLK] = &lpass_core_cc_ext_mclk0_clk.clkr,
36262306a36Sopenharmony_ci	[LPASS_CORE_CC_EXT_MCLK0_CLK_SRC] = &lpass_core_cc_ext_mclk0_clk_src.clkr,
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic struct regmap_config lpass_core_cc_sc7280_regmap_config = {
36662306a36Sopenharmony_ci	.reg_bits = 32,
36762306a36Sopenharmony_ci	.reg_stride = 4,
36862306a36Sopenharmony_ci	.val_bits = 32,
36962306a36Sopenharmony_ci	.fast_io = true,
37062306a36Sopenharmony_ci};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic const struct qcom_cc_desc lpass_core_cc_sc7280_desc = {
37362306a36Sopenharmony_ci	.config = &lpass_core_cc_sc7280_regmap_config,
37462306a36Sopenharmony_ci	.clks = lpass_core_cc_sc7280_clocks,
37562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(lpass_core_cc_sc7280_clocks),
37662306a36Sopenharmony_ci};
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_cistatic const struct of_device_id lpass_core_cc_sc7280_match_table[] = {
37962306a36Sopenharmony_ci	{ .compatible = "qcom,sc7280-lpasscorecc" },
38062306a36Sopenharmony_ci	{ }
38162306a36Sopenharmony_ci};
38262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, lpass_core_cc_sc7280_match_table);
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic struct gdsc *lpass_core_hm_sc7280_gdscs[] = {
38562306a36Sopenharmony_ci	[LPASS_CORE_CC_LPASS_CORE_HM_GDSC] = &lpass_core_cc_lpass_core_hm_gdsc,
38662306a36Sopenharmony_ci};
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_cistatic const struct qcom_cc_desc lpass_core_hm_sc7280_desc = {
38962306a36Sopenharmony_ci	.config = &lpass_core_cc_sc7280_regmap_config,
39062306a36Sopenharmony_ci	.gdscs = lpass_core_hm_sc7280_gdscs,
39162306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(lpass_core_hm_sc7280_gdscs),
39262306a36Sopenharmony_ci};
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic int lpass_core_cc_sc7280_probe(struct platform_device *pdev)
39562306a36Sopenharmony_ci{
39662306a36Sopenharmony_ci	const struct qcom_cc_desc *desc;
39762306a36Sopenharmony_ci	struct regmap *regmap;
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	lpass_core_cc_sc7280_regmap_config.name = "lpass_core_cc";
40062306a36Sopenharmony_ci	lpass_core_cc_sc7280_regmap_config.max_register = 0x4f004;
40162306a36Sopenharmony_ci	desc = &lpass_core_cc_sc7280_desc;
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, desc);
40462306a36Sopenharmony_ci	if (IS_ERR(regmap))
40562306a36Sopenharmony_ci		return PTR_ERR(regmap);
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	clk_lucid_pll_configure(&lpass_core_cc_dig_pll, regmap, &lpass_core_cc_dig_pll_config);
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &lpass_core_cc_sc7280_desc, regmap);
41062306a36Sopenharmony_ci}
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic struct platform_driver lpass_core_cc_sc7280_driver = {
41362306a36Sopenharmony_ci	.probe = lpass_core_cc_sc7280_probe,
41462306a36Sopenharmony_ci	.driver = {
41562306a36Sopenharmony_ci		.name = "lpass_core_cc-sc7280",
41662306a36Sopenharmony_ci		.of_match_table = lpass_core_cc_sc7280_match_table,
41762306a36Sopenharmony_ci	},
41862306a36Sopenharmony_ci};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic int lpass_hm_core_probe(struct platform_device *pdev)
42162306a36Sopenharmony_ci{
42262306a36Sopenharmony_ci	const struct qcom_cc_desc *desc;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	lpass_core_cc_sc7280_regmap_config.name = "lpass_hm_core";
42562306a36Sopenharmony_ci	lpass_core_cc_sc7280_regmap_config.max_register = 0x24;
42662306a36Sopenharmony_ci	desc = &lpass_core_hm_sc7280_desc;
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	return qcom_cc_probe_by_index(pdev, 0, desc);
42962306a36Sopenharmony_ci}
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic const struct of_device_id lpass_hm_sc7280_match_table[] = {
43262306a36Sopenharmony_ci	{ .compatible = "qcom,sc7280-lpasshm" },
43362306a36Sopenharmony_ci	{ }
43462306a36Sopenharmony_ci};
43562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, lpass_hm_sc7280_match_table);
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_cistatic struct platform_driver lpass_hm_sc7280_driver = {
43862306a36Sopenharmony_ci	.probe = lpass_hm_core_probe,
43962306a36Sopenharmony_ci	.driver = {
44062306a36Sopenharmony_ci		.name = "lpass_hm-sc7280",
44162306a36Sopenharmony_ci		.of_match_table = lpass_hm_sc7280_match_table,
44262306a36Sopenharmony_ci	},
44362306a36Sopenharmony_ci};
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_cistatic int __init lpass_core_cc_sc7280_init(void)
44662306a36Sopenharmony_ci{
44762306a36Sopenharmony_ci	int ret;
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	ret = platform_driver_register(&lpass_hm_sc7280_driver);
45062306a36Sopenharmony_ci	if (ret)
45162306a36Sopenharmony_ci		return ret;
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	return platform_driver_register(&lpass_core_cc_sc7280_driver);
45462306a36Sopenharmony_ci}
45562306a36Sopenharmony_cisubsys_initcall(lpass_core_cc_sc7280_init);
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic void __exit lpass_core_cc_sc7280_exit(void)
45862306a36Sopenharmony_ci{
45962306a36Sopenharmony_ci	platform_driver_unregister(&lpass_core_cc_sc7280_driver);
46062306a36Sopenharmony_ci	platform_driver_unregister(&lpass_hm_sc7280_driver);
46162306a36Sopenharmony_ci}
46262306a36Sopenharmony_cimodule_exit(lpass_core_cc_sc7280_exit);
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI LPASS_CORE_CC SC7280 Driver");
46562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
466