162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,lcc-ipq806x.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "common.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "clk-pll.h"
2062306a36Sopenharmony_ci#include "clk-rcg.h"
2162306a36Sopenharmony_ci#include "clk-branch.h"
2262306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2362306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic struct clk_pll pll4 = {
2762306a36Sopenharmony_ci	.l_reg = 0x4,
2862306a36Sopenharmony_ci	.m_reg = 0x8,
2962306a36Sopenharmony_ci	.n_reg = 0xc,
3062306a36Sopenharmony_ci	.config_reg = 0x14,
3162306a36Sopenharmony_ci	.mode_reg = 0x0,
3262306a36Sopenharmony_ci	.status_reg = 0x18,
3362306a36Sopenharmony_ci	.status_bit = 16,
3462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
3562306a36Sopenharmony_ci		.name = "pll4",
3662306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
3762306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
3862306a36Sopenharmony_ci		},
3962306a36Sopenharmony_ci		.num_parents = 1,
4062306a36Sopenharmony_ci		.ops = &clk_pll_ops,
4162306a36Sopenharmony_ci	},
4262306a36Sopenharmony_ci};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic const struct pll_config pll4_config = {
4562306a36Sopenharmony_ci	.l = 0xf,
4662306a36Sopenharmony_ci	.m = 0x91,
4762306a36Sopenharmony_ci	.n = 0xc7,
4862306a36Sopenharmony_ci	.vco_val = 0x0,
4962306a36Sopenharmony_ci	.vco_mask = BIT(17) | BIT(16),
5062306a36Sopenharmony_ci	.pre_div_val = 0x0,
5162306a36Sopenharmony_ci	.pre_div_mask = BIT(19),
5262306a36Sopenharmony_ci	.post_div_val = 0x0,
5362306a36Sopenharmony_ci	.post_div_mask = BIT(21) | BIT(20),
5462306a36Sopenharmony_ci	.mn_ena_mask = BIT(22),
5562306a36Sopenharmony_ci	.main_output_mask = BIT(23),
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cienum {
5962306a36Sopenharmony_ci	P_PXO,
6062306a36Sopenharmony_ci	P_PLL4,
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic const struct parent_map lcc_pxo_pll4_map[] = {
6462306a36Sopenharmony_ci	{ P_PXO, 0 },
6562306a36Sopenharmony_ci	{ P_PLL4, 2 }
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic const struct clk_parent_data lcc_pxo_pll4[] = {
6962306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo_board" },
7062306a36Sopenharmony_ci	{ .fw_name = "pll4_vote", .name = "pll4_vote" },
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_aif_mi2s[] = {
7462306a36Sopenharmony_ci	{  1024000, P_PLL4, 4,  1,  96 },
7562306a36Sopenharmony_ci	{  1411200, P_PLL4, 4,  2, 139 },
7662306a36Sopenharmony_ci	{  1536000, P_PLL4, 4,  1,  64 },
7762306a36Sopenharmony_ci	{  2048000, P_PLL4, 4,  1,  48 },
7862306a36Sopenharmony_ci	{  2116800, P_PLL4, 4,  2,  93 },
7962306a36Sopenharmony_ci	{  2304000, P_PLL4, 4,  2,  85 },
8062306a36Sopenharmony_ci	{  2822400, P_PLL4, 4,  6, 209 },
8162306a36Sopenharmony_ci	{  3072000, P_PLL4, 4,  1,  32 },
8262306a36Sopenharmony_ci	{  3175200, P_PLL4, 4,  1,  31 },
8362306a36Sopenharmony_ci	{  4096000, P_PLL4, 4,  1,  24 },
8462306a36Sopenharmony_ci	{  4233600, P_PLL4, 4,  9, 209 },
8562306a36Sopenharmony_ci	{  4608000, P_PLL4, 4,  3,  64 },
8662306a36Sopenharmony_ci	{  5644800, P_PLL4, 4, 12, 209 },
8762306a36Sopenharmony_ci	{  6144000, P_PLL4, 4,  1,  16 },
8862306a36Sopenharmony_ci	{  6350400, P_PLL4, 4,  2,  31 },
8962306a36Sopenharmony_ci	{  8192000, P_PLL4, 4,  1,  12 },
9062306a36Sopenharmony_ci	{  8467200, P_PLL4, 4, 18, 209 },
9162306a36Sopenharmony_ci	{  9216000, P_PLL4, 4,  3,  32 },
9262306a36Sopenharmony_ci	{ 11289600, P_PLL4, 4, 24, 209 },
9362306a36Sopenharmony_ci	{ 12288000, P_PLL4, 4,  1,   8 },
9462306a36Sopenharmony_ci	{ 12700800, P_PLL4, 4, 27, 209 },
9562306a36Sopenharmony_ci	{ 13824000, P_PLL4, 4,  9,  64 },
9662306a36Sopenharmony_ci	{ 16384000, P_PLL4, 4,  1,   6 },
9762306a36Sopenharmony_ci	{ 16934400, P_PLL4, 4, 41, 238 },
9862306a36Sopenharmony_ci	{ 18432000, P_PLL4, 4,  3,  16 },
9962306a36Sopenharmony_ci	{ 22579200, P_PLL4, 2, 24, 209 },
10062306a36Sopenharmony_ci	{ 24576000, P_PLL4, 4,  1,   4 },
10162306a36Sopenharmony_ci	{ 27648000, P_PLL4, 4,  9,  32 },
10262306a36Sopenharmony_ci	{ 33868800, P_PLL4, 4, 41, 119 },
10362306a36Sopenharmony_ci	{ 36864000, P_PLL4, 4,  3,   8 },
10462306a36Sopenharmony_ci	{ 45158400, P_PLL4, 1, 24, 209 },
10562306a36Sopenharmony_ci	{ 49152000, P_PLL4, 4,  1,   2 },
10662306a36Sopenharmony_ci	{ 50803200, P_PLL4, 1, 27, 209 },
10762306a36Sopenharmony_ci	{ }
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic struct clk_rcg mi2s_osr_src = {
11162306a36Sopenharmony_ci	.ns_reg = 0x48,
11262306a36Sopenharmony_ci	.md_reg = 0x4c,
11362306a36Sopenharmony_ci	.mn = {
11462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
11562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
11662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
11762306a36Sopenharmony_ci		.n_val_shift = 24,
11862306a36Sopenharmony_ci		.m_val_shift = 8,
11962306a36Sopenharmony_ci		.width = 8,
12062306a36Sopenharmony_ci	},
12162306a36Sopenharmony_ci	.p = {
12262306a36Sopenharmony_ci		.pre_div_shift = 3,
12362306a36Sopenharmony_ci		.pre_div_width = 2,
12462306a36Sopenharmony_ci	},
12562306a36Sopenharmony_ci	.s = {
12662306a36Sopenharmony_ci		.src_sel_shift = 0,
12762306a36Sopenharmony_ci		.parent_map = lcc_pxo_pll4_map,
12862306a36Sopenharmony_ci	},
12962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_aif_mi2s,
13062306a36Sopenharmony_ci	.clkr = {
13162306a36Sopenharmony_ci		.enable_reg = 0x48,
13262306a36Sopenharmony_ci		.enable_mask = BIT(9),
13362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13462306a36Sopenharmony_ci			.name = "mi2s_osr_src",
13562306a36Sopenharmony_ci			.parent_data = lcc_pxo_pll4,
13662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(lcc_pxo_pll4),
13762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
13862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
13962306a36Sopenharmony_ci		},
14062306a36Sopenharmony_ci	},
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic struct clk_branch mi2s_osr_clk = {
14462306a36Sopenharmony_ci	.halt_reg = 0x50,
14562306a36Sopenharmony_ci	.halt_bit = 1,
14662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_ENABLE,
14762306a36Sopenharmony_ci	.clkr = {
14862306a36Sopenharmony_ci		.enable_reg = 0x48,
14962306a36Sopenharmony_ci		.enable_mask = BIT(17),
15062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15162306a36Sopenharmony_ci			.name = "mi2s_osr_clk",
15262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
15362306a36Sopenharmony_ci				&mi2s_osr_src.clkr.hw,
15462306a36Sopenharmony_ci			},
15562306a36Sopenharmony_ci			.num_parents = 1,
15662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
15762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15862306a36Sopenharmony_ci		},
15962306a36Sopenharmony_ci	},
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic struct clk_regmap_div mi2s_div_clk = {
16362306a36Sopenharmony_ci	.reg = 0x48,
16462306a36Sopenharmony_ci	.shift = 10,
16562306a36Sopenharmony_ci	.width = 4,
16662306a36Sopenharmony_ci	.clkr = {
16762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16862306a36Sopenharmony_ci			.name = "mi2s_div_clk",
16962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
17062306a36Sopenharmony_ci				&mi2s_osr_src.clkr.hw,
17162306a36Sopenharmony_ci			},
17262306a36Sopenharmony_ci			.num_parents = 1,
17362306a36Sopenharmony_ci			.ops = &clk_regmap_div_ops,
17462306a36Sopenharmony_ci		},
17562306a36Sopenharmony_ci	},
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic struct clk_branch mi2s_bit_div_clk = {
17962306a36Sopenharmony_ci	.halt_reg = 0x50,
18062306a36Sopenharmony_ci	.halt_bit = 0,
18162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_ENABLE,
18262306a36Sopenharmony_ci	.clkr = {
18362306a36Sopenharmony_ci		.enable_reg = 0x48,
18462306a36Sopenharmony_ci		.enable_mask = BIT(15),
18562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18662306a36Sopenharmony_ci			.name = "mi2s_bit_div_clk",
18762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
18862306a36Sopenharmony_ci				&mi2s_div_clk.clkr.hw,
18962306a36Sopenharmony_ci			},
19062306a36Sopenharmony_ci			.num_parents = 1,
19162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
19262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19362306a36Sopenharmony_ci		},
19462306a36Sopenharmony_ci	},
19562306a36Sopenharmony_ci};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic const struct clk_parent_data lcc_mi2s_bit_div_codec_clk[] = {
19862306a36Sopenharmony_ci	{ .hw = &mi2s_bit_div_clk.clkr.hw, },
19962306a36Sopenharmony_ci	{ .fw_name = "mi2s_codec", .name = "mi2s_codec_clk" },
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic struct clk_regmap_mux mi2s_bit_clk = {
20362306a36Sopenharmony_ci	.reg = 0x48,
20462306a36Sopenharmony_ci	.shift = 14,
20562306a36Sopenharmony_ci	.width = 1,
20662306a36Sopenharmony_ci	.clkr = {
20762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20862306a36Sopenharmony_ci			.name = "mi2s_bit_clk",
20962306a36Sopenharmony_ci			.parent_data = lcc_mi2s_bit_div_codec_clk,
21062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(lcc_mi2s_bit_div_codec_clk),
21162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
21262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21362306a36Sopenharmony_ci		},
21462306a36Sopenharmony_ci	},
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_pcm[] = {
21862306a36Sopenharmony_ci	{   64000, P_PLL4, 4, 1, 1536 },
21962306a36Sopenharmony_ci	{  128000, P_PLL4, 4, 1,  768 },
22062306a36Sopenharmony_ci	{  256000, P_PLL4, 4, 1,  384 },
22162306a36Sopenharmony_ci	{  512000, P_PLL4, 4, 1,  192 },
22262306a36Sopenharmony_ci	{ 1024000, P_PLL4, 4, 1,   96 },
22362306a36Sopenharmony_ci	{ 2048000, P_PLL4, 4, 1,   48 },
22462306a36Sopenharmony_ci	{ },
22562306a36Sopenharmony_ci};
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic struct clk_rcg pcm_src = {
22862306a36Sopenharmony_ci	.ns_reg = 0x54,
22962306a36Sopenharmony_ci	.md_reg = 0x58,
23062306a36Sopenharmony_ci	.mn = {
23162306a36Sopenharmony_ci		.mnctr_en_bit = 8,
23262306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
23362306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
23462306a36Sopenharmony_ci		.n_val_shift = 16,
23562306a36Sopenharmony_ci		.m_val_shift = 16,
23662306a36Sopenharmony_ci		.width = 16,
23762306a36Sopenharmony_ci	},
23862306a36Sopenharmony_ci	.p = {
23962306a36Sopenharmony_ci		.pre_div_shift = 3,
24062306a36Sopenharmony_ci		.pre_div_width = 2,
24162306a36Sopenharmony_ci	},
24262306a36Sopenharmony_ci	.s = {
24362306a36Sopenharmony_ci		.src_sel_shift = 0,
24462306a36Sopenharmony_ci		.parent_map = lcc_pxo_pll4_map,
24562306a36Sopenharmony_ci	},
24662306a36Sopenharmony_ci	.freq_tbl = clk_tbl_pcm,
24762306a36Sopenharmony_ci	.clkr = {
24862306a36Sopenharmony_ci		.enable_reg = 0x54,
24962306a36Sopenharmony_ci		.enable_mask = BIT(9),
25062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25162306a36Sopenharmony_ci			.name = "pcm_src",
25262306a36Sopenharmony_ci			.parent_data = lcc_pxo_pll4,
25362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(lcc_pxo_pll4),
25462306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
25562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
25662306a36Sopenharmony_ci		},
25762306a36Sopenharmony_ci	},
25862306a36Sopenharmony_ci};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_cistatic struct clk_branch pcm_clk_out = {
26162306a36Sopenharmony_ci	.halt_reg = 0x5c,
26262306a36Sopenharmony_ci	.halt_bit = 0,
26362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_ENABLE,
26462306a36Sopenharmony_ci	.clkr = {
26562306a36Sopenharmony_ci		.enable_reg = 0x54,
26662306a36Sopenharmony_ci		.enable_mask = BIT(11),
26762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26862306a36Sopenharmony_ci			.name = "pcm_clk_out",
26962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
27062306a36Sopenharmony_ci				&pcm_src.clkr.hw,
27162306a36Sopenharmony_ci			},
27262306a36Sopenharmony_ci			.num_parents = 1,
27362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
27462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27562306a36Sopenharmony_ci		},
27662306a36Sopenharmony_ci	},
27762306a36Sopenharmony_ci};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistatic const struct clk_parent_data lcc_pcm_clk_out_codec_clk[] = {
28062306a36Sopenharmony_ci	{ .hw = &pcm_clk_out.clkr.hw, },
28162306a36Sopenharmony_ci	{ .fw_name = "pcm_codec_clk", .name = "pcm_codec_clk" },
28262306a36Sopenharmony_ci};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic struct clk_regmap_mux pcm_clk = {
28562306a36Sopenharmony_ci	.reg = 0x54,
28662306a36Sopenharmony_ci	.shift = 10,
28762306a36Sopenharmony_ci	.width = 1,
28862306a36Sopenharmony_ci	.clkr = {
28962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29062306a36Sopenharmony_ci			.name = "pcm_clk",
29162306a36Sopenharmony_ci			.parent_data = lcc_pcm_clk_out_codec_clk,
29262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(lcc_pcm_clk_out_codec_clk),
29362306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
29462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29562306a36Sopenharmony_ci		},
29662306a36Sopenharmony_ci	},
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_aif_osr[] = {
30062306a36Sopenharmony_ci	{  2822400, P_PLL4, 1, 147, 20480 },
30162306a36Sopenharmony_ci	{  4096000, P_PLL4, 1,   1,    96 },
30262306a36Sopenharmony_ci	{  5644800, P_PLL4, 1, 147, 10240 },
30362306a36Sopenharmony_ci	{  6144000, P_PLL4, 1,   1,    64 },
30462306a36Sopenharmony_ci	{ 11289600, P_PLL4, 1, 147,  5120 },
30562306a36Sopenharmony_ci	{ 12288000, P_PLL4, 1,   1,    32 },
30662306a36Sopenharmony_ci	{ 22579200, P_PLL4, 1, 147,  2560 },
30762306a36Sopenharmony_ci	{ 24576000, P_PLL4, 1,   1,    16 },
30862306a36Sopenharmony_ci	{ },
30962306a36Sopenharmony_ci};
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_cistatic struct clk_rcg spdif_src = {
31262306a36Sopenharmony_ci	.ns_reg = 0xcc,
31362306a36Sopenharmony_ci	.md_reg = 0xd0,
31462306a36Sopenharmony_ci	.mn = {
31562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
31662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
31762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
31862306a36Sopenharmony_ci		.n_val_shift = 16,
31962306a36Sopenharmony_ci		.m_val_shift = 16,
32062306a36Sopenharmony_ci		.width = 8,
32162306a36Sopenharmony_ci	},
32262306a36Sopenharmony_ci	.p = {
32362306a36Sopenharmony_ci		.pre_div_shift = 3,
32462306a36Sopenharmony_ci		.pre_div_width = 2,
32562306a36Sopenharmony_ci	},
32662306a36Sopenharmony_ci	.s = {
32762306a36Sopenharmony_ci		.src_sel_shift = 0,
32862306a36Sopenharmony_ci		.parent_map = lcc_pxo_pll4_map,
32962306a36Sopenharmony_ci	},
33062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_aif_osr,
33162306a36Sopenharmony_ci	.clkr = {
33262306a36Sopenharmony_ci		.enable_reg = 0xcc,
33362306a36Sopenharmony_ci		.enable_mask = BIT(9),
33462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33562306a36Sopenharmony_ci			.name = "spdif_src",
33662306a36Sopenharmony_ci			.parent_data = lcc_pxo_pll4,
33762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(lcc_pxo_pll4),
33862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
33962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
34062306a36Sopenharmony_ci		},
34162306a36Sopenharmony_ci	},
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic struct clk_branch spdif_clk = {
34562306a36Sopenharmony_ci	.halt_reg = 0xd4,
34662306a36Sopenharmony_ci	.halt_bit = 1,
34762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_ENABLE,
34862306a36Sopenharmony_ci	.clkr = {
34962306a36Sopenharmony_ci		.enable_reg = 0xcc,
35062306a36Sopenharmony_ci		.enable_mask = BIT(12),
35162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35262306a36Sopenharmony_ci			.name = "spdif_clk",
35362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
35462306a36Sopenharmony_ci				&spdif_src.clkr.hw,
35562306a36Sopenharmony_ci			},
35662306a36Sopenharmony_ci			.num_parents = 1,
35762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
35862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35962306a36Sopenharmony_ci		},
36062306a36Sopenharmony_ci	},
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_ahbix[] = {
36462306a36Sopenharmony_ci	{ 131072000, P_PLL4, 1, 1, 3 },
36562306a36Sopenharmony_ci	{ },
36662306a36Sopenharmony_ci};
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_cistatic struct clk_rcg ahbix_clk = {
36962306a36Sopenharmony_ci	.ns_reg = 0x38,
37062306a36Sopenharmony_ci	.md_reg = 0x3c,
37162306a36Sopenharmony_ci	.mn = {
37262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
37362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
37462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
37562306a36Sopenharmony_ci		.n_val_shift = 24,
37662306a36Sopenharmony_ci		.m_val_shift = 8,
37762306a36Sopenharmony_ci		.width = 8,
37862306a36Sopenharmony_ci	},
37962306a36Sopenharmony_ci	.p = {
38062306a36Sopenharmony_ci		.pre_div_shift = 3,
38162306a36Sopenharmony_ci		.pre_div_width = 2,
38262306a36Sopenharmony_ci	},
38362306a36Sopenharmony_ci	.s = {
38462306a36Sopenharmony_ci		.src_sel_shift = 0,
38562306a36Sopenharmony_ci		.parent_map = lcc_pxo_pll4_map,
38662306a36Sopenharmony_ci	},
38762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_ahbix,
38862306a36Sopenharmony_ci	.clkr = {
38962306a36Sopenharmony_ci		.enable_reg = 0x38,
39062306a36Sopenharmony_ci		.enable_mask = BIT(11),
39162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39262306a36Sopenharmony_ci			.name = "ahbix",
39362306a36Sopenharmony_ci			.parent_data = lcc_pxo_pll4,
39462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(lcc_pxo_pll4),
39562306a36Sopenharmony_ci			.ops = &clk_rcg_lcc_ops,
39662306a36Sopenharmony_ci		},
39762306a36Sopenharmony_ci	},
39862306a36Sopenharmony_ci};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_cistatic struct clk_regmap *lcc_ipq806x_clks[] = {
40162306a36Sopenharmony_ci	[PLL4] = &pll4.clkr,
40262306a36Sopenharmony_ci	[MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
40362306a36Sopenharmony_ci	[MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
40462306a36Sopenharmony_ci	[MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
40562306a36Sopenharmony_ci	[MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
40662306a36Sopenharmony_ci	[MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
40762306a36Sopenharmony_ci	[PCM_SRC] = &pcm_src.clkr,
40862306a36Sopenharmony_ci	[PCM_CLK_OUT] = &pcm_clk_out.clkr,
40962306a36Sopenharmony_ci	[PCM_CLK] = &pcm_clk.clkr,
41062306a36Sopenharmony_ci	[SPDIF_SRC] = &spdif_src.clkr,
41162306a36Sopenharmony_ci	[SPDIF_CLK] = &spdif_clk.clkr,
41262306a36Sopenharmony_ci	[AHBIX_CLK] = &ahbix_clk.clkr,
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic const struct qcom_reset_map lcc_ipq806x_resets[] = {
41662306a36Sopenharmony_ci	[LCC_PCM_RESET] = { 0x54, 13 },
41762306a36Sopenharmony_ci};
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_cistatic const struct regmap_config lcc_ipq806x_regmap_config = {
42062306a36Sopenharmony_ci	.reg_bits	= 32,
42162306a36Sopenharmony_ci	.reg_stride	= 4,
42262306a36Sopenharmony_ci	.val_bits	= 32,
42362306a36Sopenharmony_ci	.max_register	= 0xfc,
42462306a36Sopenharmony_ci	.fast_io	= true,
42562306a36Sopenharmony_ci};
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_cistatic const struct qcom_cc_desc lcc_ipq806x_desc = {
42862306a36Sopenharmony_ci	.config = &lcc_ipq806x_regmap_config,
42962306a36Sopenharmony_ci	.clks = lcc_ipq806x_clks,
43062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(lcc_ipq806x_clks),
43162306a36Sopenharmony_ci	.resets = lcc_ipq806x_resets,
43262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(lcc_ipq806x_resets),
43362306a36Sopenharmony_ci};
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_cistatic const struct of_device_id lcc_ipq806x_match_table[] = {
43662306a36Sopenharmony_ci	{ .compatible = "qcom,lcc-ipq8064" },
43762306a36Sopenharmony_ci	{ }
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, lcc_ipq806x_match_table);
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_cistatic int lcc_ipq806x_probe(struct platform_device *pdev)
44262306a36Sopenharmony_ci{
44362306a36Sopenharmony_ci	u32 val;
44462306a36Sopenharmony_ci	struct regmap *regmap;
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &lcc_ipq806x_desc);
44762306a36Sopenharmony_ci	if (IS_ERR(regmap))
44862306a36Sopenharmony_ci		return PTR_ERR(regmap);
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	/* Configure the rate of PLL4 if the bootloader hasn't already */
45162306a36Sopenharmony_ci	regmap_read(regmap, 0x0, &val);
45262306a36Sopenharmony_ci	if (!val)
45362306a36Sopenharmony_ci		clk_pll_configure_sr(&pll4, regmap, &pll4_config, true);
45462306a36Sopenharmony_ci	/* Enable PLL4 source on the LPASS Primary PLL Mux */
45562306a36Sopenharmony_ci	regmap_write(regmap, 0xc4, 0x1);
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &lcc_ipq806x_desc, regmap);
45862306a36Sopenharmony_ci}
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_cistatic struct platform_driver lcc_ipq806x_driver = {
46162306a36Sopenharmony_ci	.probe		= lcc_ipq806x_probe,
46262306a36Sopenharmony_ci	.driver		= {
46362306a36Sopenharmony_ci		.name	= "lcc-ipq806x",
46462306a36Sopenharmony_ci		.of_match_table = lcc_ipq806x_match_table,
46562306a36Sopenharmony_ci	},
46662306a36Sopenharmony_ci};
46762306a36Sopenharmony_cimodule_platform_driver(lcc_ipq806x_driver);
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM LCC IPQ806x Driver");
47062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
47162306a36Sopenharmony_ciMODULE_ALIAS("platform:lcc-ipq806x");
472