162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm8550-gpucc.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1562306a36Sopenharmony_ci#include "clk-branch.h" 1662306a36Sopenharmony_ci#include "clk-rcg.h" 1762306a36Sopenharmony_ci#include "clk-regmap.h" 1862306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1962306a36Sopenharmony_ci#include "common.h" 2062306a36Sopenharmony_ci#include "gdsc.h" 2162306a36Sopenharmony_ci#include "reset.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cienum { 2462306a36Sopenharmony_ci DT_BI_TCXO, 2562306a36Sopenharmony_ci DT_GPLL0_OUT_MAIN, 2662306a36Sopenharmony_ci DT_GPLL0_OUT_MAIN_DIV, 2762306a36Sopenharmony_ci}; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cienum { 3062306a36Sopenharmony_ci P_BI_TCXO, 3162306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 3262306a36Sopenharmony_ci P_GPLL0_OUT_MAIN_DIV, 3362306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_MAIN, 3462306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_MAIN, 3562306a36Sopenharmony_ci}; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic const struct pll_vco lucid_ole_vco[] = { 3862306a36Sopenharmony_ci { 249600000, 2300000000, 0 }, 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll0_config = { 4262306a36Sopenharmony_ci /* .l includes RINGOSC_CAL_L_VAL, CAL_L_VAL, L_VAL fields */ 4362306a36Sopenharmony_ci .l = 0x4444000d, 4462306a36Sopenharmony_ci .alpha = 0x0, 4562306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 4662306a36Sopenharmony_ci .config_ctl_hi_val = 0x00182261, 4762306a36Sopenharmony_ci .config_ctl_hi1_val = 0x82aa299c, 4862306a36Sopenharmony_ci .test_ctl_val = 0x00000000, 4962306a36Sopenharmony_ci .test_ctl_hi_val = 0x00000003, 5062306a36Sopenharmony_ci .test_ctl_hi1_val = 0x00009000, 5162306a36Sopenharmony_ci .test_ctl_hi2_val = 0x00000034, 5262306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 5362306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000005, 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = { 5762306a36Sopenharmony_ci .offset = 0x0, 5862306a36Sopenharmony_ci .vco_table = lucid_ole_vco, 5962306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_ole_vco), 6062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 6162306a36Sopenharmony_ci .clkr = { 6262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 6362306a36Sopenharmony_ci .name = "gpu_cc_pll0", 6462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 6562306a36Sopenharmony_ci .index = DT_BI_TCXO, 6662306a36Sopenharmony_ci }, 6762306a36Sopenharmony_ci .num_parents = 1, 6862306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_evo_ops, 6962306a36Sopenharmony_ci }, 7062306a36Sopenharmony_ci }, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = { 7462306a36Sopenharmony_ci /* .l includes RINGOSC_CAL_L_VAL, CAL_L_VAL, L_VAL fields */ 7562306a36Sopenharmony_ci .l = 0x44440016, 7662306a36Sopenharmony_ci .alpha = 0xeaaa, 7762306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 7862306a36Sopenharmony_ci .config_ctl_hi_val = 0x00182261, 7962306a36Sopenharmony_ci .config_ctl_hi1_val = 0x82aa299c, 8062306a36Sopenharmony_ci .test_ctl_val = 0x00000000, 8162306a36Sopenharmony_ci .test_ctl_hi_val = 0x00000003, 8262306a36Sopenharmony_ci .test_ctl_hi1_val = 0x00009000, 8362306a36Sopenharmony_ci .test_ctl_hi2_val = 0x00000034, 8462306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 8562306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000005, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = { 8962306a36Sopenharmony_ci .offset = 0x1000, 9062306a36Sopenharmony_ci .vco_table = lucid_ole_vco, 9162306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_ole_vco), 9262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 9362306a36Sopenharmony_ci .clkr = { 9462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 9562306a36Sopenharmony_ci .name = "gpu_cc_pll1", 9662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 9762306a36Sopenharmony_ci .index = DT_BI_TCXO, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci .num_parents = 1, 10062306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_evo_ops, 10162306a36Sopenharmony_ci }, 10262306a36Sopenharmony_ci }, 10362306a36Sopenharmony_ci}; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = { 10662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 10762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 10862306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN_DIV, 6 }, 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = { 11262306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 11362306a36Sopenharmony_ci { .index = DT_GPLL0_OUT_MAIN }, 11462306a36Sopenharmony_ci { .index = DT_GPLL0_OUT_MAIN_DIV }, 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = { 11862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 11962306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_MAIN, 1 }, 12062306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 12162306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 12262306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN_DIV, 6 }, 12362306a36Sopenharmony_ci}; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = { 12662306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 12762306a36Sopenharmony_ci { .hw = &gpu_cc_pll0.clkr.hw }, 12862306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 12962306a36Sopenharmony_ci { .index = DT_GPLL0_OUT_MAIN }, 13062306a36Sopenharmony_ci { .index = DT_GPLL0_OUT_MAIN_DIV }, 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_2[] = { 13462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 13562306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 13662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 13762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN_DIV, 6 }, 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_2[] = { 14162306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 14262306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 14362306a36Sopenharmony_ci { .index = DT_GPLL0_OUT_MAIN }, 14462306a36Sopenharmony_ci { .index = DT_GPLL0_OUT_MAIN_DIV }, 14562306a36Sopenharmony_ci}; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_3[] = { 14862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_3[] = { 15262306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_ff_clk_src[] = { 15662306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 15762306a36Sopenharmony_ci { } 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_ff_clk_src = { 16162306a36Sopenharmony_ci .cmd_rcgr = 0x9474, 16262306a36Sopenharmony_ci .mnd_width = 0, 16362306a36Sopenharmony_ci .hid_width = 5, 16462306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_0, 16562306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_ff_clk_src, 16662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 16762306a36Sopenharmony_ci .name = "gpu_cc_ff_clk_src", 16862306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_0, 16962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0), 17062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17162306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 17262306a36Sopenharmony_ci }, 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = { 17662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 17762306a36Sopenharmony_ci F(220000000, P_GPU_CC_PLL1_OUT_MAIN, 2, 0, 0), 17862306a36Sopenharmony_ci F(550000000, P_GPU_CC_PLL1_OUT_MAIN, 2, 0, 0), 17962306a36Sopenharmony_ci { } 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = { 18362306a36Sopenharmony_ci .cmd_rcgr = 0x9318, 18462306a36Sopenharmony_ci .mnd_width = 0, 18562306a36Sopenharmony_ci .hid_width = 5, 18662306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_1, 18762306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_gmu_clk_src, 18862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 18962306a36Sopenharmony_ci .name = "gpu_cc_gmu_clk_src", 19062306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_1, 19162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1), 19262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 19362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 19462306a36Sopenharmony_ci }, 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = { 19862306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 19962306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 20062306a36Sopenharmony_ci F(400000000, P_GPLL0_OUT_MAIN, 1.5, 0, 0), 20162306a36Sopenharmony_ci { } 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_hub_clk_src = { 20562306a36Sopenharmony_ci .cmd_rcgr = 0x93ec, 20662306a36Sopenharmony_ci .mnd_width = 0, 20762306a36Sopenharmony_ci .hid_width = 5, 20862306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_2, 20962306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_hub_clk_src, 21062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 21162306a36Sopenharmony_ci .name = "gpu_cc_hub_clk_src", 21262306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_2, 21362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_2), 21462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21562306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 21662306a36Sopenharmony_ci }, 21762306a36Sopenharmony_ci}; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_xo_clk_src[] = { 22062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 22162306a36Sopenharmony_ci { } 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_xo_clk_src = { 22562306a36Sopenharmony_ci .cmd_rcgr = 0x9010, 22662306a36Sopenharmony_ci .mnd_width = 0, 22762306a36Sopenharmony_ci .hid_width = 5, 22862306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_3, 22962306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_xo_clk_src, 23062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 23162306a36Sopenharmony_ci .name = "gpu_cc_xo_clk_src", 23262306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_3, 23362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_3), 23462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23562306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 23662306a36Sopenharmony_ci }, 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_demet_div_clk_src = { 24062306a36Sopenharmony_ci .reg = 0x9054, 24162306a36Sopenharmony_ci .shift = 0, 24262306a36Sopenharmony_ci .width = 4, 24362306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 24462306a36Sopenharmony_ci .name = "gpu_cc_demet_div_clk_src", 24562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 24662306a36Sopenharmony_ci &gpu_cc_xo_clk_src.clkr.hw, 24762306a36Sopenharmony_ci }, 24862306a36Sopenharmony_ci .num_parents = 1, 24962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25062306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 25162306a36Sopenharmony_ci }, 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_xo_div_clk_src = { 25562306a36Sopenharmony_ci .reg = 0x9050, 25662306a36Sopenharmony_ci .shift = 0, 25762306a36Sopenharmony_ci .width = 4, 25862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 25962306a36Sopenharmony_ci .name = "gpu_cc_xo_div_clk_src", 26062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 26162306a36Sopenharmony_ci &gpu_cc_xo_clk_src.clkr.hw, 26262306a36Sopenharmony_ci }, 26362306a36Sopenharmony_ci .num_parents = 1, 26462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 26562306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 26662306a36Sopenharmony_ci }, 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = { 27062306a36Sopenharmony_ci .halt_reg = 0x911c, 27162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 27262306a36Sopenharmony_ci .clkr = { 27362306a36Sopenharmony_ci .enable_reg = 0x911c, 27462306a36Sopenharmony_ci .enable_mask = BIT(0), 27562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 27662306a36Sopenharmony_ci .name = "gpu_cc_ahb_clk", 27762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 27862306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 27962306a36Sopenharmony_ci }, 28062306a36Sopenharmony_ci .num_parents = 1, 28162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 28262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 28362306a36Sopenharmony_ci }, 28462306a36Sopenharmony_ci }, 28562306a36Sopenharmony_ci}; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = { 28862306a36Sopenharmony_ci .halt_reg = 0x9120, 28962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 29062306a36Sopenharmony_ci .clkr = { 29162306a36Sopenharmony_ci .enable_reg = 0x9120, 29262306a36Sopenharmony_ci .enable_mask = BIT(0), 29362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 29462306a36Sopenharmony_ci .name = "gpu_cc_crc_ahb_clk", 29562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 29662306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 29762306a36Sopenharmony_ci }, 29862306a36Sopenharmony_ci .num_parents = 1, 29962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 30062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 30162306a36Sopenharmony_ci }, 30262306a36Sopenharmony_ci }, 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_ff_clk = { 30662306a36Sopenharmony_ci .halt_reg = 0x914c, 30762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 30862306a36Sopenharmony_ci .clkr = { 30962306a36Sopenharmony_ci .enable_reg = 0x914c, 31062306a36Sopenharmony_ci .enable_mask = BIT(0), 31162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 31262306a36Sopenharmony_ci .name = "gpu_cc_cx_ff_clk", 31362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 31462306a36Sopenharmony_ci &gpu_cc_ff_clk_src.clkr.hw, 31562306a36Sopenharmony_ci }, 31662306a36Sopenharmony_ci .num_parents = 1, 31762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 31862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 31962306a36Sopenharmony_ci }, 32062306a36Sopenharmony_ci }, 32162306a36Sopenharmony_ci}; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = { 32462306a36Sopenharmony_ci .halt_reg = 0x913c, 32562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 32662306a36Sopenharmony_ci .clkr = { 32762306a36Sopenharmony_ci .enable_reg = 0x913c, 32862306a36Sopenharmony_ci .enable_mask = BIT(0), 32962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 33062306a36Sopenharmony_ci .name = "gpu_cc_cx_gmu_clk", 33162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 33262306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 33362306a36Sopenharmony_ci }, 33462306a36Sopenharmony_ci .num_parents = 1, 33562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 33662306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 33762306a36Sopenharmony_ci }, 33862306a36Sopenharmony_ci }, 33962306a36Sopenharmony_ci}; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = { 34262306a36Sopenharmony_ci .halt_reg = 0x9144, 34362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 34462306a36Sopenharmony_ci .clkr = { 34562306a36Sopenharmony_ci .enable_reg = 0x9144, 34662306a36Sopenharmony_ci .enable_mask = BIT(0), 34762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 34862306a36Sopenharmony_ci .name = "gpu_cc_cxo_clk", 34962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 35062306a36Sopenharmony_ci &gpu_cc_xo_clk_src.clkr.hw, 35162306a36Sopenharmony_ci }, 35262306a36Sopenharmony_ci .num_parents = 1, 35362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 35462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 35562306a36Sopenharmony_ci }, 35662306a36Sopenharmony_ci }, 35762306a36Sopenharmony_ci}; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_freq_measure_clk = { 36062306a36Sopenharmony_ci .halt_reg = 0x9008, 36162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 36262306a36Sopenharmony_ci .clkr = { 36362306a36Sopenharmony_ci .enable_reg = 0x9008, 36462306a36Sopenharmony_ci .enable_mask = BIT(0), 36562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 36662306a36Sopenharmony_ci .name = "gpu_cc_freq_measure_clk", 36762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 36862306a36Sopenharmony_ci &gpu_cc_xo_div_clk_src.clkr.hw, 36962306a36Sopenharmony_ci }, 37062306a36Sopenharmony_ci .num_parents = 1, 37162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 37262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 37362306a36Sopenharmony_ci }, 37462306a36Sopenharmony_ci }, 37562306a36Sopenharmony_ci}; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = { 37862306a36Sopenharmony_ci .halt_reg = 0x7000, 37962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 38062306a36Sopenharmony_ci .clkr = { 38162306a36Sopenharmony_ci .enable_reg = 0x7000, 38262306a36Sopenharmony_ci .enable_mask = BIT(0), 38362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 38462306a36Sopenharmony_ci .name = "gpu_cc_hlos1_vote_gpu_smmu_clk", 38562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 38662306a36Sopenharmony_ci }, 38762306a36Sopenharmony_ci }, 38862306a36Sopenharmony_ci}; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_aon_clk = { 39162306a36Sopenharmony_ci .halt_reg = 0x93e8, 39262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 39362306a36Sopenharmony_ci .clkr = { 39462306a36Sopenharmony_ci .enable_reg = 0x93e8, 39562306a36Sopenharmony_ci .enable_mask = BIT(0), 39662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 39762306a36Sopenharmony_ci .name = "gpu_cc_hub_aon_clk", 39862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 39962306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 40062306a36Sopenharmony_ci }, 40162306a36Sopenharmony_ci .num_parents = 1, 40262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 40362306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 40462306a36Sopenharmony_ci }, 40562306a36Sopenharmony_ci }, 40662306a36Sopenharmony_ci}; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_cx_int_clk = { 40962306a36Sopenharmony_ci .halt_reg = 0x9148, 41062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 41162306a36Sopenharmony_ci .clkr = { 41262306a36Sopenharmony_ci .enable_reg = 0x9148, 41362306a36Sopenharmony_ci .enable_mask = BIT(0), 41462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 41562306a36Sopenharmony_ci .name = "gpu_cc_hub_cx_int_clk", 41662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 41762306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 41862306a36Sopenharmony_ci }, 41962306a36Sopenharmony_ci .num_parents = 1, 42062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 42162306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 42262306a36Sopenharmony_ci }, 42362306a36Sopenharmony_ci }, 42462306a36Sopenharmony_ci}; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_memnoc_gfx_clk = { 42762306a36Sopenharmony_ci .halt_reg = 0x9150, 42862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 42962306a36Sopenharmony_ci .clkr = { 43062306a36Sopenharmony_ci .enable_reg = 0x9150, 43162306a36Sopenharmony_ci .enable_mask = BIT(0), 43262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 43362306a36Sopenharmony_ci .name = "gpu_cc_memnoc_gfx_clk", 43462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 43562306a36Sopenharmony_ci }, 43662306a36Sopenharmony_ci }, 43762306a36Sopenharmony_ci}; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_0_gfx3d_clk = { 44062306a36Sopenharmony_ci .halt_reg = 0x9288, 44162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 44262306a36Sopenharmony_ci .clkr = { 44362306a36Sopenharmony_ci .enable_reg = 0x9288, 44462306a36Sopenharmony_ci .enable_mask = BIT(0), 44562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 44662306a36Sopenharmony_ci .name = "gpu_cc_mnd1x_0_gfx3d_clk", 44762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 44862306a36Sopenharmony_ci }, 44962306a36Sopenharmony_ci }, 45062306a36Sopenharmony_ci}; 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_1_gfx3d_clk = { 45362306a36Sopenharmony_ci .halt_reg = 0x928c, 45462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 45562306a36Sopenharmony_ci .clkr = { 45662306a36Sopenharmony_ci .enable_reg = 0x928c, 45762306a36Sopenharmony_ci .enable_mask = BIT(0), 45862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 45962306a36Sopenharmony_ci .name = "gpu_cc_mnd1x_1_gfx3d_clk", 46062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 46162306a36Sopenharmony_ci }, 46262306a36Sopenharmony_ci }, 46362306a36Sopenharmony_ci}; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = { 46662306a36Sopenharmony_ci .halt_reg = 0x9134, 46762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 46862306a36Sopenharmony_ci .clkr = { 46962306a36Sopenharmony_ci .enable_reg = 0x9134, 47062306a36Sopenharmony_ci .enable_mask = BIT(0), 47162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 47262306a36Sopenharmony_ci .name = "gpu_cc_sleep_clk", 47362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 47462306a36Sopenharmony_ci }, 47562306a36Sopenharmony_ci }, 47662306a36Sopenharmony_ci}; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_cistatic struct gdsc gpu_cc_cx_gdsc = { 47962306a36Sopenharmony_ci .gdscr = 0x9108, 48062306a36Sopenharmony_ci .gds_hw_ctrl = 0x953c, 48162306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 48262306a36Sopenharmony_ci .en_few_wait_val = 0x2, 48362306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 48462306a36Sopenharmony_ci .pd = { 48562306a36Sopenharmony_ci .name = "gpu_cc_cx_gdsc", 48662306a36Sopenharmony_ci }, 48762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 48862306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE | VOTABLE, 48962306a36Sopenharmony_ci}; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_cistatic struct gdsc gpu_cc_gx_gdsc = { 49262306a36Sopenharmony_ci .gdscr = 0x905c, 49362306a36Sopenharmony_ci .clamp_io_ctrl = 0x9504, 49462306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 49562306a36Sopenharmony_ci .en_few_wait_val = 0x2, 49662306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 49762306a36Sopenharmony_ci .pd = { 49862306a36Sopenharmony_ci .name = "gpu_cc_gx_gdsc", 49962306a36Sopenharmony_ci .power_on = gdsc_gx_do_nothing_enable, 50062306a36Sopenharmony_ci }, 50162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 50262306a36Sopenharmony_ci .flags = CLAMP_IO | POLL_CFG_GDSCR | RETAIN_FF_ENABLE, 50362306a36Sopenharmony_ci}; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm8550_clocks[] = { 50662306a36Sopenharmony_ci [GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr, 50762306a36Sopenharmony_ci [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr, 50862306a36Sopenharmony_ci [GPU_CC_CX_FF_CLK] = &gpu_cc_cx_ff_clk.clkr, 50962306a36Sopenharmony_ci [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr, 51062306a36Sopenharmony_ci [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr, 51162306a36Sopenharmony_ci [GPU_CC_DEMET_DIV_CLK_SRC] = &gpu_cc_demet_div_clk_src.clkr, 51262306a36Sopenharmony_ci [GPU_CC_FF_CLK_SRC] = &gpu_cc_ff_clk_src.clkr, 51362306a36Sopenharmony_ci [GPU_CC_FREQ_MEASURE_CLK] = &gpu_cc_freq_measure_clk.clkr, 51462306a36Sopenharmony_ci [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr, 51562306a36Sopenharmony_ci [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr, 51662306a36Sopenharmony_ci [GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr, 51762306a36Sopenharmony_ci [GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr, 51862306a36Sopenharmony_ci [GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr, 51962306a36Sopenharmony_ci [GPU_CC_MEMNOC_GFX_CLK] = &gpu_cc_memnoc_gfx_clk.clkr, 52062306a36Sopenharmony_ci [GPU_CC_MND1X_0_GFX3D_CLK] = &gpu_cc_mnd1x_0_gfx3d_clk.clkr, 52162306a36Sopenharmony_ci [GPU_CC_MND1X_1_GFX3D_CLK] = &gpu_cc_mnd1x_1_gfx3d_clk.clkr, 52262306a36Sopenharmony_ci [GPU_CC_PLL0] = &gpu_cc_pll0.clkr, 52362306a36Sopenharmony_ci [GPU_CC_PLL1] = &gpu_cc_pll1.clkr, 52462306a36Sopenharmony_ci [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr, 52562306a36Sopenharmony_ci [GPU_CC_XO_CLK_SRC] = &gpu_cc_xo_clk_src.clkr, 52662306a36Sopenharmony_ci [GPU_CC_XO_DIV_CLK_SRC] = &gpu_cc_xo_div_clk_src.clkr, 52762306a36Sopenharmony_ci}; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm8550_gdscs[] = { 53062306a36Sopenharmony_ci [GPU_CC_CX_GDSC] = &gpu_cc_cx_gdsc, 53162306a36Sopenharmony_ci [GPU_CC_GX_GDSC] = &gpu_cc_gx_gdsc, 53262306a36Sopenharmony_ci}; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sm8550_resets[] = { 53562306a36Sopenharmony_ci [GPUCC_GPU_CC_ACD_BCR] = { 0x9358 }, 53662306a36Sopenharmony_ci [GPUCC_GPU_CC_CX_BCR] = { 0x9104 }, 53762306a36Sopenharmony_ci [GPUCC_GPU_CC_FAST_HUB_BCR] = { 0x93e4 }, 53862306a36Sopenharmony_ci [GPUCC_GPU_CC_FF_BCR] = { 0x9470 }, 53962306a36Sopenharmony_ci [GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x9198 }, 54062306a36Sopenharmony_ci [GPUCC_GPU_CC_GMU_BCR] = { 0x9314 }, 54162306a36Sopenharmony_ci [GPUCC_GPU_CC_GX_BCR] = { 0x9058 }, 54262306a36Sopenharmony_ci [GPUCC_GPU_CC_XO_BCR] = { 0x9000 }, 54362306a36Sopenharmony_ci}; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm8550_regmap_config = { 54662306a36Sopenharmony_ci .reg_bits = 32, 54762306a36Sopenharmony_ci .reg_stride = 4, 54862306a36Sopenharmony_ci .val_bits = 32, 54962306a36Sopenharmony_ci .max_register = 0x9988, 55062306a36Sopenharmony_ci .fast_io = true, 55162306a36Sopenharmony_ci}; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm8550_desc = { 55462306a36Sopenharmony_ci .config = &gpu_cc_sm8550_regmap_config, 55562306a36Sopenharmony_ci .clks = gpu_cc_sm8550_clocks, 55662306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gpu_cc_sm8550_clocks), 55762306a36Sopenharmony_ci .resets = gpu_cc_sm8550_resets, 55862306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gpu_cc_sm8550_resets), 55962306a36Sopenharmony_ci .gdscs = gpu_cc_sm8550_gdscs, 56062306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gpu_cc_sm8550_gdscs), 56162306a36Sopenharmony_ci}; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm8550_match_table[] = { 56462306a36Sopenharmony_ci { .compatible = "qcom,sm8550-gpucc" }, 56562306a36Sopenharmony_ci { } 56662306a36Sopenharmony_ci}; 56762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm8550_match_table); 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_cistatic int gpu_cc_sm8550_probe(struct platform_device *pdev) 57062306a36Sopenharmony_ci{ 57162306a36Sopenharmony_ci struct regmap *regmap; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gpu_cc_sm8550_desc); 57462306a36Sopenharmony_ci if (IS_ERR(regmap)) 57562306a36Sopenharmony_ci return PTR_ERR(regmap); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci clk_lucid_evo_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config); 57862306a36Sopenharmony_ci clk_lucid_evo_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config); 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci /* 58162306a36Sopenharmony_ci * Keep clocks always enabled: 58262306a36Sopenharmony_ci * gpu_cc_cxo_aon_clk 58362306a36Sopenharmony_ci * gpu_cc_demet_clk 58462306a36Sopenharmony_ci */ 58562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x9004, BIT(0), BIT(0)); 58662306a36Sopenharmony_ci regmap_update_bits(regmap, 0x900c, BIT(0), BIT(0)); 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gpu_cc_sm8550_desc, regmap); 58962306a36Sopenharmony_ci} 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm8550_driver = { 59262306a36Sopenharmony_ci .probe = gpu_cc_sm8550_probe, 59362306a36Sopenharmony_ci .driver = { 59462306a36Sopenharmony_ci .name = "gpu_cc-sm8550", 59562306a36Sopenharmony_ci .of_match_table = gpu_cc_sm8550_match_table, 59662306a36Sopenharmony_ci }, 59762306a36Sopenharmony_ci}; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_cistatic int __init gpu_cc_sm8550_init(void) 60062306a36Sopenharmony_ci{ 60162306a36Sopenharmony_ci return platform_driver_register(&gpu_cc_sm8550_driver); 60262306a36Sopenharmony_ci} 60362306a36Sopenharmony_cisubsys_initcall(gpu_cc_sm8550_init); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_cistatic void __exit gpu_cc_sm8550_exit(void) 60662306a36Sopenharmony_ci{ 60762306a36Sopenharmony_ci platform_driver_unregister(&gpu_cc_sm8550_driver); 60862306a36Sopenharmony_ci} 60962306a36Sopenharmony_cimodule_exit(gpu_cc_sm8550_exit); 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPUCC SM8550 Driver"); 61262306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 613