162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm8450-gpucc.h>
1362306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,sm8450-gpucc.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1662306a36Sopenharmony_ci#include "clk-branch.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2062306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2162306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h"
2262306a36Sopenharmony_ci#include "gdsc.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	DT_BI_TCXO,
2762306a36Sopenharmony_ci	DT_GPLL0_OUT_MAIN,
2862306a36Sopenharmony_ci	DT_GPLL0_OUT_MAIN_DIV,
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cienum {
3262306a36Sopenharmony_ci	P_BI_TCXO,
3362306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3462306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3562306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_MAIN,
3662306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic struct pll_vco lucid_evo_vco[] = {
4062306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll0_config = {
4462306a36Sopenharmony_ci	.l = 0x1d,
4562306a36Sopenharmony_ci	.alpha = 0xb000,
4662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
4862306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x32aa299c,
4962306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
5062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = {
5462306a36Sopenharmony_ci	.offset = 0x0,
5562306a36Sopenharmony_ci	.vco_table = lucid_evo_vco,
5662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_evo_vco),
5762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
5862306a36Sopenharmony_ci	.clkr = {
5962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6062306a36Sopenharmony_ci			.name = "gpu_cc_pll0",
6162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6262306a36Sopenharmony_ci				.index = DT_BI_TCXO,
6362306a36Sopenharmony_ci			},
6462306a36Sopenharmony_ci			.num_parents = 1,
6562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_evo_ops,
6662306a36Sopenharmony_ci		},
6762306a36Sopenharmony_ci	},
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll1_config = {
7162306a36Sopenharmony_ci	.l = 0x34,
7262306a36Sopenharmony_ci	.alpha = 0x1555,
7362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
7462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
7562306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x32aa299c,
7662306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
7762306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
8162306a36Sopenharmony_ci	.offset = 0x1000,
8262306a36Sopenharmony_ci	.vco_table = lucid_evo_vco,
8362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_evo_vco),
8462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
8562306a36Sopenharmony_ci	.clkr = {
8662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
8762306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
8862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
8962306a36Sopenharmony_ci				.index = DT_BI_TCXO,
9062306a36Sopenharmony_ci			},
9162306a36Sopenharmony_ci			.num_parents = 1,
9262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_evo_ops,
9362306a36Sopenharmony_ci		},
9462306a36Sopenharmony_ci	},
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
9862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9962306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
10062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
10462306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
10562306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN },
10662306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN_DIV },
10762306a36Sopenharmony_ci};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = {
11062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11162306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
11262306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
11362306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
11462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = {
11862306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
11962306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0.clkr.hw },
12062306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
12162306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN },
12262306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN_DIV },
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_2[] = {
12662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12762306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
12862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
12962306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_2[] = {
13362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
13462306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
13562306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN },
13662306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN_DIV },
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_3[] = {
14062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_3[] = {
14462306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_ff_clk_src[] = {
14862306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
14962306a36Sopenharmony_ci	{ }
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_ff_clk_src = {
15362306a36Sopenharmony_ci	.cmd_rcgr = 0x9474,
15462306a36Sopenharmony_ci	.mnd_width = 0,
15562306a36Sopenharmony_ci	.hid_width = 5,
15662306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
15762306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_ff_clk_src,
15862306a36Sopenharmony_ci	.hw_clk_ctrl = true,
15962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16062306a36Sopenharmony_ci		.name = "gpu_cc_ff_clk_src",
16162306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
16262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
16362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
16462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
16562306a36Sopenharmony_ci	},
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
16962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
17062306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
17162306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 2, 0, 0),
17262306a36Sopenharmony_ci	{ }
17362306a36Sopenharmony_ci};
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
17662306a36Sopenharmony_ci	.cmd_rcgr = 0x9318,
17762306a36Sopenharmony_ci	.mnd_width = 0,
17862306a36Sopenharmony_ci	.hid_width = 5,
17962306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_1,
18062306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
18162306a36Sopenharmony_ci	.hw_clk_ctrl = true,
18262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18362306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
18462306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_1,
18562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
18662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
18762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
18862306a36Sopenharmony_ci	},
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = {
19262306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN_DIV, 2, 0, 0),
19362306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
19462306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
19562306a36Sopenharmony_ci	{ }
19662306a36Sopenharmony_ci};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_hub_clk_src = {
19962306a36Sopenharmony_ci	.cmd_rcgr = 0x93ec,
20062306a36Sopenharmony_ci	.mnd_width = 0,
20162306a36Sopenharmony_ci	.hid_width = 5,
20262306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_2,
20362306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_hub_clk_src,
20462306a36Sopenharmony_ci	.hw_clk_ctrl = true,
20562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20662306a36Sopenharmony_ci		.name = "gpu_cc_hub_clk_src",
20762306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_2,
20862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_2),
20962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
21062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
21162306a36Sopenharmony_ci	},
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_xo_clk_src[] = {
21562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
21662306a36Sopenharmony_ci	{ }
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_xo_clk_src = {
22062306a36Sopenharmony_ci	.cmd_rcgr = 0x9010,
22162306a36Sopenharmony_ci	.mnd_width = 0,
22262306a36Sopenharmony_ci	.hid_width = 5,
22362306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_3,
22462306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_xo_clk_src,
22562306a36Sopenharmony_ci	.hw_clk_ctrl = true,
22662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22762306a36Sopenharmony_ci		.name = "gpu_cc_xo_clk_src",
22862306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_3,
22962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_3),
23062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
23162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
23262306a36Sopenharmony_ci	},
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_demet_div_clk_src = {
23662306a36Sopenharmony_ci	.reg = 0x9054,
23762306a36Sopenharmony_ci	.shift = 0,
23862306a36Sopenharmony_ci	.width = 4,
23962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
24062306a36Sopenharmony_ci		.name = "gpu_cc_demet_div_clk_src",
24162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
24262306a36Sopenharmony_ci			&gpu_cc_xo_clk_src.clkr.hw,
24362306a36Sopenharmony_ci		},
24462306a36Sopenharmony_ci		.num_parents = 1,
24562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
24662306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
24762306a36Sopenharmony_ci	},
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = {
25162306a36Sopenharmony_ci	.reg = 0x9430,
25262306a36Sopenharmony_ci	.shift = 0,
25362306a36Sopenharmony_ci	.width = 4,
25462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
25562306a36Sopenharmony_ci		.name = "gpu_cc_hub_ahb_div_clk_src",
25662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
25762306a36Sopenharmony_ci			&gpu_cc_hub_clk_src.clkr.hw,
25862306a36Sopenharmony_ci		},
25962306a36Sopenharmony_ci		.num_parents = 1,
26062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
26162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
26262306a36Sopenharmony_ci	},
26362306a36Sopenharmony_ci};
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = {
26662306a36Sopenharmony_ci	.reg = 0x942c,
26762306a36Sopenharmony_ci	.shift = 0,
26862306a36Sopenharmony_ci	.width = 4,
26962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
27062306a36Sopenharmony_ci		.name = "gpu_cc_hub_cx_int_div_clk_src",
27162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
27262306a36Sopenharmony_ci			&gpu_cc_hub_clk_src.clkr.hw,
27362306a36Sopenharmony_ci		},
27462306a36Sopenharmony_ci		.num_parents = 1,
27562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
27662306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
27762306a36Sopenharmony_ci	},
27862306a36Sopenharmony_ci};
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_xo_div_clk_src = {
28162306a36Sopenharmony_ci	.reg = 0x9050,
28262306a36Sopenharmony_ci	.shift = 0,
28362306a36Sopenharmony_ci	.width = 4,
28462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
28562306a36Sopenharmony_ci		.name = "gpu_cc_xo_div_clk_src",
28662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
28762306a36Sopenharmony_ci			&gpu_cc_xo_clk_src.clkr.hw,
28862306a36Sopenharmony_ci		},
28962306a36Sopenharmony_ci		.num_parents = 1,
29062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
29162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
29262306a36Sopenharmony_ci	},
29362306a36Sopenharmony_ci};
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
29662306a36Sopenharmony_ci	.halt_reg = 0x911c,
29762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
29862306a36Sopenharmony_ci	.clkr = {
29962306a36Sopenharmony_ci		.enable_reg = 0x911c,
30062306a36Sopenharmony_ci		.enable_mask = BIT(0),
30162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30262306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
30362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
30462306a36Sopenharmony_ci				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
30562306a36Sopenharmony_ci			},
30662306a36Sopenharmony_ci			.num_parents = 1,
30762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
30962306a36Sopenharmony_ci		},
31062306a36Sopenharmony_ci	},
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
31462306a36Sopenharmony_ci	.halt_reg = 0x9120,
31562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
31662306a36Sopenharmony_ci	.clkr = {
31762306a36Sopenharmony_ci		.enable_reg = 0x9120,
31862306a36Sopenharmony_ci		.enable_mask = BIT(0),
31962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32062306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
32162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
32262306a36Sopenharmony_ci				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
32362306a36Sopenharmony_ci			},
32462306a36Sopenharmony_ci			.num_parents = 1,
32562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
32662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
32762306a36Sopenharmony_ci		},
32862306a36Sopenharmony_ci	},
32962306a36Sopenharmony_ci};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_apb_clk = {
33262306a36Sopenharmony_ci	.halt_reg = 0x912c,
33362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
33462306a36Sopenharmony_ci	.clkr = {
33562306a36Sopenharmony_ci		.enable_reg = 0x912c,
33662306a36Sopenharmony_ci		.enable_mask = BIT(0),
33762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33862306a36Sopenharmony_ci			.name = "gpu_cc_cx_apb_clk",
33962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34062306a36Sopenharmony_ci		},
34162306a36Sopenharmony_ci	},
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_ff_clk = {
34562306a36Sopenharmony_ci	.halt_reg = 0x914c,
34662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
34762306a36Sopenharmony_ci	.clkr = {
34862306a36Sopenharmony_ci		.enable_reg = 0x914c,
34962306a36Sopenharmony_ci		.enable_mask = BIT(0),
35062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35162306a36Sopenharmony_ci			.name = "gpu_cc_cx_ff_clk",
35262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
35362306a36Sopenharmony_ci				&gpu_cc_ff_clk_src.clkr.hw,
35462306a36Sopenharmony_ci			},
35562306a36Sopenharmony_ci			.num_parents = 1,
35662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
35862306a36Sopenharmony_ci		},
35962306a36Sopenharmony_ci	},
36062306a36Sopenharmony_ci};
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
36362306a36Sopenharmony_ci	.halt_reg = 0x913c,
36462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
36562306a36Sopenharmony_ci	.clkr = {
36662306a36Sopenharmony_ci		.enable_reg = 0x913c,
36762306a36Sopenharmony_ci		.enable_mask = BIT(0),
36862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36962306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
37062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
37162306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
37262306a36Sopenharmony_ci			},
37362306a36Sopenharmony_ci			.num_parents = 1,
37462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37562306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
37662306a36Sopenharmony_ci		},
37762306a36Sopenharmony_ci	},
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
38162306a36Sopenharmony_ci	.halt_reg = 0x9130,
38262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
38362306a36Sopenharmony_ci	.clkr = {
38462306a36Sopenharmony_ci		.enable_reg = 0x9130,
38562306a36Sopenharmony_ci		.enable_mask = BIT(0),
38662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38762306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
38862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
38962306a36Sopenharmony_ci		},
39062306a36Sopenharmony_ci	},
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
39462306a36Sopenharmony_ci	.halt_reg = 0x9004,
39562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
39662306a36Sopenharmony_ci	.clkr = {
39762306a36Sopenharmony_ci		.enable_reg = 0x9004,
39862306a36Sopenharmony_ci		.enable_mask = BIT(0),
39962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40062306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
40162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
40262306a36Sopenharmony_ci				&gpu_cc_xo_clk_src.clkr.hw,
40362306a36Sopenharmony_ci			},
40462306a36Sopenharmony_ci			.num_parents = 1,
40562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40762306a36Sopenharmony_ci		},
40862306a36Sopenharmony_ci	},
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
41262306a36Sopenharmony_ci	.halt_reg = 0x9144,
41362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41462306a36Sopenharmony_ci	.clkr = {
41562306a36Sopenharmony_ci		.enable_reg = 0x9144,
41662306a36Sopenharmony_ci		.enable_mask = BIT(0),
41762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41862306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
41962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
42062306a36Sopenharmony_ci				&gpu_cc_xo_clk_src.clkr.hw,
42162306a36Sopenharmony_ci			},
42262306a36Sopenharmony_ci			.num_parents = 1,
42362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42562306a36Sopenharmony_ci		},
42662306a36Sopenharmony_ci	},
42762306a36Sopenharmony_ci};
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_demet_clk = {
43062306a36Sopenharmony_ci	.halt_reg = 0x900c,
43162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
43262306a36Sopenharmony_ci	.clkr = {
43362306a36Sopenharmony_ci		.enable_reg = 0x900c,
43462306a36Sopenharmony_ci		.enable_mask = BIT(0),
43562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43662306a36Sopenharmony_ci			.name = "gpu_cc_demet_clk",
43762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
43862306a36Sopenharmony_ci				&gpu_cc_demet_div_clk_src.clkr.hw,
43962306a36Sopenharmony_ci			},
44062306a36Sopenharmony_ci			.num_parents = 1,
44162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
44262306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
44362306a36Sopenharmony_ci		},
44462306a36Sopenharmony_ci	},
44562306a36Sopenharmony_ci};
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_freq_measure_clk = {
44862306a36Sopenharmony_ci	.halt_reg = 0x9008,
44962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
45062306a36Sopenharmony_ci	.clkr = {
45162306a36Sopenharmony_ci		.enable_reg = 0x9008,
45262306a36Sopenharmony_ci		.enable_mask = BIT(0),
45362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45462306a36Sopenharmony_ci			.name = "gpu_cc_freq_measure_clk",
45562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
45662306a36Sopenharmony_ci				&gpu_cc_xo_div_clk_src.clkr.hw,
45762306a36Sopenharmony_ci			},
45862306a36Sopenharmony_ci			.num_parents = 1,
45962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
46062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
46162306a36Sopenharmony_ci		},
46262306a36Sopenharmony_ci	},
46362306a36Sopenharmony_ci};
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_ff_clk = {
46662306a36Sopenharmony_ci	.halt_reg = 0x90c0,
46762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
46862306a36Sopenharmony_ci	.clkr = {
46962306a36Sopenharmony_ci		.enable_reg = 0x90c0,
47062306a36Sopenharmony_ci		.enable_mask = BIT(0),
47162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
47262306a36Sopenharmony_ci			.name = "gpu_cc_gx_ff_clk",
47362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
47462306a36Sopenharmony_ci				&gpu_cc_ff_clk_src.clkr.hw,
47562306a36Sopenharmony_ci			},
47662306a36Sopenharmony_ci			.num_parents = 1,
47762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
47862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
47962306a36Sopenharmony_ci		},
48062306a36Sopenharmony_ci	},
48162306a36Sopenharmony_ci};
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gfx3d_clk = {
48462306a36Sopenharmony_ci	.halt_reg = 0x90a8,
48562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
48662306a36Sopenharmony_ci	.clkr = {
48762306a36Sopenharmony_ci		.enable_reg = 0x90a8,
48862306a36Sopenharmony_ci		.enable_mask = BIT(0),
48962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49062306a36Sopenharmony_ci			.name = "gpu_cc_gx_gfx3d_clk",
49162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
49262306a36Sopenharmony_ci		},
49362306a36Sopenharmony_ci	},
49462306a36Sopenharmony_ci};
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gfx3d_rdvm_clk = {
49762306a36Sopenharmony_ci	.halt_reg = 0x90c8,
49862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
49962306a36Sopenharmony_ci	.clkr = {
50062306a36Sopenharmony_ci		.enable_reg = 0x90c8,
50162306a36Sopenharmony_ci		.enable_mask = BIT(0),
50262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
50362306a36Sopenharmony_ci			.name = "gpu_cc_gx_gfx3d_rdvm_clk",
50462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
50562306a36Sopenharmony_ci		},
50662306a36Sopenharmony_ci	},
50762306a36Sopenharmony_ci};
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = {
51062306a36Sopenharmony_ci	.halt_reg = 0x90bc,
51162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
51262306a36Sopenharmony_ci	.clkr = {
51362306a36Sopenharmony_ci		.enable_reg = 0x90bc,
51462306a36Sopenharmony_ci		.enable_mask = BIT(0),
51562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
51662306a36Sopenharmony_ci			.name = "gpu_cc_gx_gmu_clk",
51762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
51862306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
51962306a36Sopenharmony_ci			},
52062306a36Sopenharmony_ci			.num_parents = 1,
52162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
52262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
52362306a36Sopenharmony_ci		},
52462306a36Sopenharmony_ci	},
52562306a36Sopenharmony_ci};
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_vsense_clk = {
52862306a36Sopenharmony_ci	.halt_reg = 0x90b0,
52962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
53062306a36Sopenharmony_ci	.clkr = {
53162306a36Sopenharmony_ci		.enable_reg = 0x90b0,
53262306a36Sopenharmony_ci		.enable_mask = BIT(0),
53362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
53462306a36Sopenharmony_ci			.name = "gpu_cc_gx_vsense_clk",
53562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
53662306a36Sopenharmony_ci		},
53762306a36Sopenharmony_ci	},
53862306a36Sopenharmony_ci};
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
54162306a36Sopenharmony_ci	.halt_reg = 0x7000,
54262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
54362306a36Sopenharmony_ci	.clkr = {
54462306a36Sopenharmony_ci		.enable_reg = 0x7000,
54562306a36Sopenharmony_ci		.enable_mask = BIT(0),
54662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
54762306a36Sopenharmony_ci			.name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
54862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
54962306a36Sopenharmony_ci		},
55062306a36Sopenharmony_ci	},
55162306a36Sopenharmony_ci};
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_aon_clk = {
55462306a36Sopenharmony_ci	.halt_reg = 0x93e8,
55562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
55662306a36Sopenharmony_ci	.clkr = {
55762306a36Sopenharmony_ci		.enable_reg = 0x93e8,
55862306a36Sopenharmony_ci		.enable_mask = BIT(0),
55962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
56062306a36Sopenharmony_ci			.name = "gpu_cc_hub_aon_clk",
56162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
56262306a36Sopenharmony_ci				&gpu_cc_hub_clk_src.clkr.hw,
56362306a36Sopenharmony_ci			},
56462306a36Sopenharmony_ci			.num_parents = 1,
56562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
56662306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
56762306a36Sopenharmony_ci		},
56862306a36Sopenharmony_ci	},
56962306a36Sopenharmony_ci};
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_cx_int_clk = {
57262306a36Sopenharmony_ci	.halt_reg = 0x9148,
57362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
57462306a36Sopenharmony_ci	.clkr = {
57562306a36Sopenharmony_ci		.enable_reg = 0x9148,
57662306a36Sopenharmony_ci		.enable_mask = BIT(0),
57762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
57862306a36Sopenharmony_ci			.name = "gpu_cc_hub_cx_int_clk",
57962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
58062306a36Sopenharmony_ci				&gpu_cc_hub_cx_int_div_clk_src.clkr.hw,
58162306a36Sopenharmony_ci			},
58262306a36Sopenharmony_ci			.num_parents = 1,
58362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
58462306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
58562306a36Sopenharmony_ci		},
58662306a36Sopenharmony_ci	},
58762306a36Sopenharmony_ci};
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_memnoc_gfx_clk = {
59062306a36Sopenharmony_ci	.halt_reg = 0x9150,
59162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
59262306a36Sopenharmony_ci	.clkr = {
59362306a36Sopenharmony_ci		.enable_reg = 0x9150,
59462306a36Sopenharmony_ci		.enable_mask = BIT(0),
59562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
59662306a36Sopenharmony_ci			.name = "gpu_cc_memnoc_gfx_clk",
59762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
59862306a36Sopenharmony_ci		},
59962306a36Sopenharmony_ci	},
60062306a36Sopenharmony_ci};
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_0_gfx3d_clk = {
60362306a36Sopenharmony_ci	.halt_reg = 0x9288,
60462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
60562306a36Sopenharmony_ci	.clkr = {
60662306a36Sopenharmony_ci		.enable_reg = 0x9288,
60762306a36Sopenharmony_ci		.enable_mask = BIT(0),
60862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
60962306a36Sopenharmony_ci			.name = "gpu_cc_mnd1x_0_gfx3d_clk",
61062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
61162306a36Sopenharmony_ci		},
61262306a36Sopenharmony_ci	},
61362306a36Sopenharmony_ci};
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_1_gfx3d_clk = {
61662306a36Sopenharmony_ci	.halt_reg = 0x928c,
61762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
61862306a36Sopenharmony_ci	.clkr = {
61962306a36Sopenharmony_ci		.enable_reg = 0x928c,
62062306a36Sopenharmony_ci		.enable_mask = BIT(0),
62162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
62262306a36Sopenharmony_ci			.name = "gpu_cc_mnd1x_1_gfx3d_clk",
62362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
62462306a36Sopenharmony_ci		},
62562306a36Sopenharmony_ci	},
62662306a36Sopenharmony_ci};
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = {
62962306a36Sopenharmony_ci	.halt_reg = 0x9134,
63062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
63162306a36Sopenharmony_ci	.clkr = {
63262306a36Sopenharmony_ci		.enable_reg = 0x9134,
63362306a36Sopenharmony_ci		.enable_mask = BIT(0),
63462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
63562306a36Sopenharmony_ci			.name = "gpu_cc_sleep_clk",
63662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
63762306a36Sopenharmony_ci		},
63862306a36Sopenharmony_ci	},
63962306a36Sopenharmony_ci};
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = {
64262306a36Sopenharmony_ci	.gdscr = 0x9108,
64362306a36Sopenharmony_ci	.gds_hw_ctrl = 0x953c,
64462306a36Sopenharmony_ci	.clk_dis_wait_val = 8,
64562306a36Sopenharmony_ci	.pd = {
64662306a36Sopenharmony_ci		.name = "gpu_cx_gdsc",
64762306a36Sopenharmony_ci	},
64862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
64962306a36Sopenharmony_ci	.flags = VOTABLE | RETAIN_FF_ENABLE,
65062306a36Sopenharmony_ci};
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = {
65362306a36Sopenharmony_ci	.gdscr = 0x905c,
65462306a36Sopenharmony_ci	.clamp_io_ctrl = 0x9504,
65562306a36Sopenharmony_ci	.resets = (unsigned int []){ GPUCC_GPU_CC_GX_BCR,
65662306a36Sopenharmony_ci				     GPUCC_GPU_CC_ACD_BCR,
65762306a36Sopenharmony_ci				     GPUCC_GPU_CC_GX_ACD_IROOT_BCR },
65862306a36Sopenharmony_ci	.reset_count = 3,
65962306a36Sopenharmony_ci	.pd = {
66062306a36Sopenharmony_ci		.name = "gpu_gx_gdsc",
66162306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
66262306a36Sopenharmony_ci	},
66362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
66462306a36Sopenharmony_ci	.flags = CLAMP_IO | AON_RESET | SW_RESET | POLL_CFG_GDSCR,
66562306a36Sopenharmony_ci};
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm8450_clocks[] = {
66862306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
66962306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
67062306a36Sopenharmony_ci	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
67162306a36Sopenharmony_ci	[GPU_CC_CX_FF_CLK] = &gpu_cc_cx_ff_clk.clkr,
67262306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
67362306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
67462306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
67562306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
67662306a36Sopenharmony_ci	[GPU_CC_DEMET_CLK] = &gpu_cc_demet_clk.clkr,
67762306a36Sopenharmony_ci	[GPU_CC_DEMET_DIV_CLK_SRC] = &gpu_cc_demet_div_clk_src.clkr,
67862306a36Sopenharmony_ci	[GPU_CC_FF_CLK_SRC] = &gpu_cc_ff_clk_src.clkr,
67962306a36Sopenharmony_ci	[GPU_CC_FREQ_MEASURE_CLK] = &gpu_cc_freq_measure_clk.clkr,
68062306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
68162306a36Sopenharmony_ci	[GPU_CC_GX_FF_CLK] = &gpu_cc_gx_ff_clk.clkr,
68262306a36Sopenharmony_ci	[GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr,
68362306a36Sopenharmony_ci	[GPU_CC_GX_GFX3D_RDVM_CLK] = &gpu_cc_gx_gfx3d_rdvm_clk.clkr,
68462306a36Sopenharmony_ci	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
68562306a36Sopenharmony_ci	[GPU_CC_GX_VSENSE_CLK] = &gpu_cc_gx_vsense_clk.clkr,
68662306a36Sopenharmony_ci	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
68762306a36Sopenharmony_ci	[GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr,
68862306a36Sopenharmony_ci	[GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr,
68962306a36Sopenharmony_ci	[GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr,
69062306a36Sopenharmony_ci	[GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr,
69162306a36Sopenharmony_ci	[GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr,
69262306a36Sopenharmony_ci	[GPU_CC_MEMNOC_GFX_CLK] = &gpu_cc_memnoc_gfx_clk.clkr,
69362306a36Sopenharmony_ci	[GPU_CC_MND1X_0_GFX3D_CLK] = &gpu_cc_mnd1x_0_gfx3d_clk.clkr,
69462306a36Sopenharmony_ci	[GPU_CC_MND1X_1_GFX3D_CLK] = &gpu_cc_mnd1x_1_gfx3d_clk.clkr,
69562306a36Sopenharmony_ci	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
69662306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
69762306a36Sopenharmony_ci	[GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
69862306a36Sopenharmony_ci	[GPU_CC_XO_CLK_SRC] = &gpu_cc_xo_clk_src.clkr,
69962306a36Sopenharmony_ci	[GPU_CC_XO_DIV_CLK_SRC] = &gpu_cc_xo_div_clk_src.clkr,
70062306a36Sopenharmony_ci};
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sm8450_resets[] = {
70362306a36Sopenharmony_ci	[GPUCC_GPU_CC_XO_BCR] = { 0x9000 },
70462306a36Sopenharmony_ci	[GPUCC_GPU_CC_GX_BCR] = { 0x9058 },
70562306a36Sopenharmony_ci	[GPUCC_GPU_CC_CX_BCR] = { 0x9104 },
70662306a36Sopenharmony_ci	[GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x9198 },
70762306a36Sopenharmony_ci	[GPUCC_GPU_CC_ACD_BCR] = { 0x9358 },
70862306a36Sopenharmony_ci	[GPUCC_GPU_CC_FAST_HUB_BCR] = { 0x93e4 },
70962306a36Sopenharmony_ci	[GPUCC_GPU_CC_FF_BCR] = { 0x9470 },
71062306a36Sopenharmony_ci	[GPUCC_GPU_CC_GMU_BCR] = { 0x9314 },
71162306a36Sopenharmony_ci	[GPUCC_GPU_CC_GX_ACD_IROOT_BCR] = { 0x958c },
71262306a36Sopenharmony_ci};
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm8450_gdscs[] = {
71562306a36Sopenharmony_ci	[GPU_CX_GDSC] = &gpu_cx_gdsc,
71662306a36Sopenharmony_ci	[GPU_GX_GDSC] = &gpu_gx_gdsc,
71762306a36Sopenharmony_ci};
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm8450_regmap_config = {
72062306a36Sopenharmony_ci	.reg_bits = 32,
72162306a36Sopenharmony_ci	.reg_stride = 4,
72262306a36Sopenharmony_ci	.val_bits = 32,
72362306a36Sopenharmony_ci	.max_register = 0xa000,
72462306a36Sopenharmony_ci	.fast_io = true,
72562306a36Sopenharmony_ci};
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm8450_desc = {
72862306a36Sopenharmony_ci	.config = &gpu_cc_sm8450_regmap_config,
72962306a36Sopenharmony_ci	.clks = gpu_cc_sm8450_clocks,
73062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sm8450_clocks),
73162306a36Sopenharmony_ci	.resets = gpu_cc_sm8450_resets,
73262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gpu_cc_sm8450_resets),
73362306a36Sopenharmony_ci	.gdscs = gpu_cc_sm8450_gdscs,
73462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8450_gdscs),
73562306a36Sopenharmony_ci};
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm8450_match_table[] = {
73862306a36Sopenharmony_ci	{ .compatible = "qcom,sm8450-gpucc" },
73962306a36Sopenharmony_ci	{ }
74062306a36Sopenharmony_ci};
74162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm8450_match_table);
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_cistatic int gpu_cc_sm8450_probe(struct platform_device *pdev)
74462306a36Sopenharmony_ci{
74562306a36Sopenharmony_ci	struct regmap *regmap;
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sm8450_desc);
74862306a36Sopenharmony_ci	if (IS_ERR(regmap))
74962306a36Sopenharmony_ci		return PTR_ERR(regmap);
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
75262306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sm8450_desc, regmap);
75562306a36Sopenharmony_ci}
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm8450_driver = {
75862306a36Sopenharmony_ci	.probe = gpu_cc_sm8450_probe,
75962306a36Sopenharmony_ci	.driver = {
76062306a36Sopenharmony_ci		.name = "sm8450-gpucc",
76162306a36Sopenharmony_ci		.of_match_table = gpu_cc_sm8450_match_table,
76262306a36Sopenharmony_ci	},
76362306a36Sopenharmony_ci};
76462306a36Sopenharmony_cimodule_platform_driver(gpu_cc_sm8450_driver);
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC SM8450 Driver");
76762306a36Sopenharmony_ciMODULE_LICENSE("GPL");
768