162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2022, Linaro Limited 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/regmap.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sm8350.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1862306a36Sopenharmony_ci#include "clk-branch.h" 1962306a36Sopenharmony_ci#include "clk-pll.h" 2062306a36Sopenharmony_ci#include "clk-rcg.h" 2162306a36Sopenharmony_ci#include "clk-regmap.h" 2262306a36Sopenharmony_ci#include "common.h" 2362306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2462306a36Sopenharmony_ci#include "clk-regmap-divider.h" 2562306a36Sopenharmony_ci#include "gdsc.h" 2662306a36Sopenharmony_ci#include "reset.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cienum { 2962306a36Sopenharmony_ci P_BI_TCXO, 3062306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 3162306a36Sopenharmony_ci P_GPLL0_OUT_MAIN_DIV, 3262306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_MAIN, 3362306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_MAIN, 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct pll_vco lucid_5lpe_vco[] = { 3762306a36Sopenharmony_ci { 249600000, 1750000000, 0 }, 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll0_config = { 4162306a36Sopenharmony_ci .l = 0x18, 4262306a36Sopenharmony_ci .alpha = 0x6000, 4362306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 4462306a36Sopenharmony_ci .config_ctl_hi_val = 0x00002261, 4562306a36Sopenharmony_ci .config_ctl_hi1_val = 0x2a9a699c, 4662306a36Sopenharmony_ci .test_ctl_val = 0x00000000, 4762306a36Sopenharmony_ci .test_ctl_hi_val = 0x00000000, 4862306a36Sopenharmony_ci .test_ctl_hi1_val = 0x01800000, 4962306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 5062306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 5162306a36Sopenharmony_ci .user_ctl_hi1_val = 0x00000000, 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent = { 5562306a36Sopenharmony_ci .fw_name = "bi_tcxo", 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = { 5962306a36Sopenharmony_ci .offset = 0x0, 6062306a36Sopenharmony_ci .vco_table = lucid_5lpe_vco, 6162306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_5lpe_vco), 6262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 6362306a36Sopenharmony_ci .clkr = { 6462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 6562306a36Sopenharmony_ci .name = "gpu_cc_pll0", 6662306a36Sopenharmony_ci .parent_data = &gpu_cc_parent, 6762306a36Sopenharmony_ci .num_parents = 1, 6862306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_5lpe_ops, 6962306a36Sopenharmony_ci }, 7062306a36Sopenharmony_ci }, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = { 7462306a36Sopenharmony_ci .l = 0x1a, 7562306a36Sopenharmony_ci .alpha = 0xaaa, 7662306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 7762306a36Sopenharmony_ci .config_ctl_hi_val = 0x00002261, 7862306a36Sopenharmony_ci .config_ctl_hi1_val = 0x2a9a699c, 7962306a36Sopenharmony_ci .test_ctl_val = 0x00000000, 8062306a36Sopenharmony_ci .test_ctl_hi_val = 0x00000000, 8162306a36Sopenharmony_ci .test_ctl_hi1_val = 0x01800000, 8262306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 8362306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 8462306a36Sopenharmony_ci .user_ctl_hi1_val = 0x00000000, 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = { 8862306a36Sopenharmony_ci .offset = 0x100, 8962306a36Sopenharmony_ci .vco_table = lucid_5lpe_vco, 9062306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_5lpe_vco), 9162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 9262306a36Sopenharmony_ci .clkr = { 9362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9462306a36Sopenharmony_ci .name = "gpu_cc_pll1", 9562306a36Sopenharmony_ci .parent_data = &gpu_cc_parent, 9662306a36Sopenharmony_ci .num_parents = 1, 9762306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_5lpe_ops, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci }, 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = { 10362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 10462306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_MAIN, 1 }, 10562306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 10662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 10762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN_DIV, 6 }, 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = { 11162306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 11262306a36Sopenharmony_ci { .hw = &gpu_cc_pll0.clkr.hw }, 11362306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 11462306a36Sopenharmony_ci { .fw_name = "gcc_gpu_gpll0_clk_src" }, 11562306a36Sopenharmony_ci { .fw_name = "gcc_gpu_gpll0_div_clk_src" }, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = { 11962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12062306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 12162306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 12262306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN_DIV, 6 }, 12362306a36Sopenharmony_ci}; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = { 12662306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 12762306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 12862306a36Sopenharmony_ci { .fw_name = "gcc_gpu_gpll0_clk_src" }, 12962306a36Sopenharmony_ci { .fw_name = "gcc_gpu_gpll0_div_clk_src" }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = { 13362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 13462306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0), 13562306a36Sopenharmony_ci F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0), 13662306a36Sopenharmony_ci { } 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = { 14062306a36Sopenharmony_ci .cmd_rcgr = 0x1120, 14162306a36Sopenharmony_ci .mnd_width = 0, 14262306a36Sopenharmony_ci .hid_width = 5, 14362306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_0, 14462306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_gmu_clk_src, 14562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 14662306a36Sopenharmony_ci .name = "gpu_cc_gmu_clk_src", 14762306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_0, 14862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0), 14962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 15162306a36Sopenharmony_ci }, 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = { 15562306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN_DIV, 2, 0, 0), 15662306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 15762306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 15862306a36Sopenharmony_ci { } 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_hub_clk_src = { 16262306a36Sopenharmony_ci .cmd_rcgr = 0x117c, 16362306a36Sopenharmony_ci .mnd_width = 0, 16462306a36Sopenharmony_ci .hid_width = 5, 16562306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_1, 16662306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_hub_clk_src, 16762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 16862306a36Sopenharmony_ci .name = "gpu_cc_hub_clk_src", 16962306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_1, 17062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1), 17162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 17362306a36Sopenharmony_ci }, 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = { 17762306a36Sopenharmony_ci .reg = 0x11c0, 17862306a36Sopenharmony_ci .shift = 0, 17962306a36Sopenharmony_ci .width = 4, 18062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 18162306a36Sopenharmony_ci .name = "gpu_cc_hub_ahb_div_clk_src", 18262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 18362306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 18462306a36Sopenharmony_ci }, 18562306a36Sopenharmony_ci .num_parents = 1, 18662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18762306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 18862306a36Sopenharmony_ci }, 18962306a36Sopenharmony_ci}; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = { 19262306a36Sopenharmony_ci .reg = 0x11bc, 19362306a36Sopenharmony_ci .shift = 0, 19462306a36Sopenharmony_ci .width = 4, 19562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 19662306a36Sopenharmony_ci .name = "gpu_cc_hub_cx_int_div_clk_src", 19762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 19862306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 19962306a36Sopenharmony_ci }, 20062306a36Sopenharmony_ci .num_parents = 1, 20162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20262306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 20362306a36Sopenharmony_ci }, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = { 20762306a36Sopenharmony_ci .halt_reg = 0x1078, 20862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 20962306a36Sopenharmony_ci .clkr = { 21062306a36Sopenharmony_ci .enable_reg = 0x1078, 21162306a36Sopenharmony_ci .enable_mask = BIT(0), 21262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21362306a36Sopenharmony_ci .name = "gpu_cc_ahb_clk", 21462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 21562306a36Sopenharmony_ci &gpu_cc_hub_ahb_div_clk_src.clkr.hw, 21662306a36Sopenharmony_ci }, 21762306a36Sopenharmony_ci .num_parents = 1, 21862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 22062306a36Sopenharmony_ci }, 22162306a36Sopenharmony_ci }, 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cb_clk = { 22562306a36Sopenharmony_ci .halt_reg = 0x1170, 22662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 22762306a36Sopenharmony_ci .clkr = { 22862306a36Sopenharmony_ci .enable_reg = 0x1170, 22962306a36Sopenharmony_ci .enable_mask = BIT(0), 23062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23162306a36Sopenharmony_ci .name = "gpu_cc_cb_clk", 23262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 23362306a36Sopenharmony_ci }, 23462306a36Sopenharmony_ci }, 23562306a36Sopenharmony_ci}; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = { 23862306a36Sopenharmony_ci .halt_reg = 0x107c, 23962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 24062306a36Sopenharmony_ci .clkr = { 24162306a36Sopenharmony_ci .enable_reg = 0x107c, 24262306a36Sopenharmony_ci .enable_mask = BIT(0), 24362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24462306a36Sopenharmony_ci .name = "gpu_cc_crc_ahb_clk", 24562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 24662306a36Sopenharmony_ci &gpu_cc_hub_ahb_div_clk_src.clkr.hw, 24762306a36Sopenharmony_ci }, 24862306a36Sopenharmony_ci .num_parents = 1, 24962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 25162306a36Sopenharmony_ci }, 25262306a36Sopenharmony_ci }, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_apb_clk = { 25662306a36Sopenharmony_ci .halt_reg = 0x1088, 25762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 25862306a36Sopenharmony_ci .clkr = { 25962306a36Sopenharmony_ci .enable_reg = 0x1088, 26062306a36Sopenharmony_ci .enable_mask = BIT(0), 26162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26262306a36Sopenharmony_ci .name = "gpu_cc_cx_apb_clk", 26362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 26462306a36Sopenharmony_ci }, 26562306a36Sopenharmony_ci }, 26662306a36Sopenharmony_ci}; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = { 26962306a36Sopenharmony_ci .halt_reg = 0x1098, 27062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 27162306a36Sopenharmony_ci .clkr = { 27262306a36Sopenharmony_ci .enable_reg = 0x1098, 27362306a36Sopenharmony_ci .enable_mask = BIT(0), 27462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27562306a36Sopenharmony_ci .name = "gpu_cc_cx_gmu_clk", 27662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 27762306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 27862306a36Sopenharmony_ci }, 27962306a36Sopenharmony_ci .num_parents = 1, 28062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 28162306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 28262306a36Sopenharmony_ci }, 28362306a36Sopenharmony_ci }, 28462306a36Sopenharmony_ci}; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_qdss_at_clk = { 28762306a36Sopenharmony_ci .halt_reg = 0x1080, 28862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 28962306a36Sopenharmony_ci .clkr = { 29062306a36Sopenharmony_ci .enable_reg = 0x1080, 29162306a36Sopenharmony_ci .enable_mask = BIT(0), 29262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29362306a36Sopenharmony_ci .name = "gpu_cc_cx_qdss_at_clk", 29462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 29562306a36Sopenharmony_ci }, 29662306a36Sopenharmony_ci }, 29762306a36Sopenharmony_ci}; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_qdss_trig_clk = { 30062306a36Sopenharmony_ci .halt_reg = 0x1094, 30162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 30262306a36Sopenharmony_ci .clkr = { 30362306a36Sopenharmony_ci .enable_reg = 0x1094, 30462306a36Sopenharmony_ci .enable_mask = BIT(0), 30562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30662306a36Sopenharmony_ci .name = "gpu_cc_cx_qdss_trig_clk", 30762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 30862306a36Sopenharmony_ci }, 30962306a36Sopenharmony_ci }, 31062306a36Sopenharmony_ci}; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_qdss_tsctr_clk = { 31362306a36Sopenharmony_ci .halt_reg = 0x1084, 31462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 31562306a36Sopenharmony_ci .clkr = { 31662306a36Sopenharmony_ci .enable_reg = 0x1084, 31762306a36Sopenharmony_ci .enable_mask = BIT(0), 31862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31962306a36Sopenharmony_ci .name = "gpu_cc_cx_qdss_tsctr_clk", 32062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci }, 32362306a36Sopenharmony_ci}; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = { 32662306a36Sopenharmony_ci .halt_reg = 0x108c, 32762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 32862306a36Sopenharmony_ci .clkr = { 32962306a36Sopenharmony_ci .enable_reg = 0x108c, 33062306a36Sopenharmony_ci .enable_mask = BIT(0), 33162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 33262306a36Sopenharmony_ci .name = "gpu_cc_cx_snoc_dvm_clk", 33362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 33462306a36Sopenharmony_ci }, 33562306a36Sopenharmony_ci }, 33662306a36Sopenharmony_ci}; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = { 33962306a36Sopenharmony_ci .halt_reg = 0x1004, 34062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 34162306a36Sopenharmony_ci .clkr = { 34262306a36Sopenharmony_ci .enable_reg = 0x1004, 34362306a36Sopenharmony_ci .enable_mask = BIT(0), 34462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 34562306a36Sopenharmony_ci .name = "gpu_cc_cxo_aon_clk", 34662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 34762306a36Sopenharmony_ci }, 34862306a36Sopenharmony_ci }, 34962306a36Sopenharmony_ci}; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = { 35262306a36Sopenharmony_ci .halt_reg = 0x109c, 35362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 35462306a36Sopenharmony_ci .clkr = { 35562306a36Sopenharmony_ci .enable_reg = 0x109c, 35662306a36Sopenharmony_ci .enable_mask = BIT(0), 35762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 35862306a36Sopenharmony_ci .name = "gpu_cc_cxo_clk", 35962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 36062306a36Sopenharmony_ci }, 36162306a36Sopenharmony_ci }, 36262306a36Sopenharmony_ci}; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_freq_measure_clk = { 36562306a36Sopenharmony_ci .halt_reg = 0x120c, 36662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 36762306a36Sopenharmony_ci .clkr = { 36862306a36Sopenharmony_ci .enable_reg = 0x120c, 36962306a36Sopenharmony_ci .enable_mask = BIT(0), 37062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 37162306a36Sopenharmony_ci .name = "gpu_cc_freq_measure_clk", 37262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 37362306a36Sopenharmony_ci }, 37462306a36Sopenharmony_ci }, 37562306a36Sopenharmony_ci}; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = { 37862306a36Sopenharmony_ci .halt_reg = 0x1064, 37962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 38062306a36Sopenharmony_ci .clkr = { 38162306a36Sopenharmony_ci .enable_reg = 0x1064, 38262306a36Sopenharmony_ci .enable_mask = BIT(0), 38362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 38462306a36Sopenharmony_ci .name = "gpu_cc_gx_gmu_clk", 38562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 38662306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 38762306a36Sopenharmony_ci }, 38862306a36Sopenharmony_ci .num_parents = 1, 38962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 39062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 39162306a36Sopenharmony_ci }, 39262306a36Sopenharmony_ci }, 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_qdss_tsctr_clk = { 39662306a36Sopenharmony_ci .halt_reg = 0x105c, 39762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 39862306a36Sopenharmony_ci .clkr = { 39962306a36Sopenharmony_ci .enable_reg = 0x105c, 40062306a36Sopenharmony_ci .enable_mask = BIT(0), 40162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 40262306a36Sopenharmony_ci .name = "gpu_cc_gx_qdss_tsctr_clk", 40362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 40462306a36Sopenharmony_ci }, 40562306a36Sopenharmony_ci }, 40662306a36Sopenharmony_ci}; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_vsense_clk = { 40962306a36Sopenharmony_ci .halt_reg = 0x1058, 41062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 41162306a36Sopenharmony_ci .clkr = { 41262306a36Sopenharmony_ci .enable_reg = 0x1058, 41362306a36Sopenharmony_ci .enable_mask = BIT(0), 41462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 41562306a36Sopenharmony_ci .name = "gpu_cc_gx_vsense_clk", 41662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 41762306a36Sopenharmony_ci }, 41862306a36Sopenharmony_ci }, 41962306a36Sopenharmony_ci}; 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = { 42262306a36Sopenharmony_ci .halt_reg = 0x5000, 42362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 42462306a36Sopenharmony_ci .clkr = { 42562306a36Sopenharmony_ci .enable_reg = 0x5000, 42662306a36Sopenharmony_ci .enable_mask = BIT(0), 42762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 42862306a36Sopenharmony_ci .name = "gpu_cc_hlos1_vote_gpu_smmu_clk", 42962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 43062306a36Sopenharmony_ci }, 43162306a36Sopenharmony_ci }, 43262306a36Sopenharmony_ci}; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_aon_clk = { 43562306a36Sopenharmony_ci .halt_reg = 0x1178, 43662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 43762306a36Sopenharmony_ci .clkr = { 43862306a36Sopenharmony_ci .enable_reg = 0x1178, 43962306a36Sopenharmony_ci .enable_mask = BIT(0), 44062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 44162306a36Sopenharmony_ci .name = "gpu_cc_hub_aon_clk", 44262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 44362306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 44462306a36Sopenharmony_ci }, 44562306a36Sopenharmony_ci .num_parents = 1, 44662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 44762306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 44862306a36Sopenharmony_ci }, 44962306a36Sopenharmony_ci }, 45062306a36Sopenharmony_ci}; 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_cx_int_clk = { 45362306a36Sopenharmony_ci .halt_reg = 0x1204, 45462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 45562306a36Sopenharmony_ci .clkr = { 45662306a36Sopenharmony_ci .enable_reg = 0x1204, 45762306a36Sopenharmony_ci .enable_mask = BIT(0), 45862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 45962306a36Sopenharmony_ci .name = "gpu_cc_hub_cx_int_clk", 46062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 46162306a36Sopenharmony_ci &gpu_cc_hub_cx_int_div_clk_src.clkr.hw, 46262306a36Sopenharmony_ci }, 46362306a36Sopenharmony_ci .num_parents = 1, 46462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 46562306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 46662306a36Sopenharmony_ci }, 46762306a36Sopenharmony_ci }, 46862306a36Sopenharmony_ci}; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_0_gfx3d_clk = { 47162306a36Sopenharmony_ci .halt_reg = 0x802c, 47262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 47362306a36Sopenharmony_ci .clkr = { 47462306a36Sopenharmony_ci .enable_reg = 0x802c, 47562306a36Sopenharmony_ci .enable_mask = BIT(0), 47662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 47762306a36Sopenharmony_ci .name = "gpu_cc_mnd1x_0_gfx3d_clk", 47862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 47962306a36Sopenharmony_ci }, 48062306a36Sopenharmony_ci }, 48162306a36Sopenharmony_ci}; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_1_gfx3d_clk = { 48462306a36Sopenharmony_ci .halt_reg = 0x8030, 48562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 48662306a36Sopenharmony_ci .clkr = { 48762306a36Sopenharmony_ci .enable_reg = 0x8030, 48862306a36Sopenharmony_ci .enable_mask = BIT(0), 48962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 49062306a36Sopenharmony_ci .name = "gpu_cc_mnd1x_1_gfx3d_clk", 49162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 49262306a36Sopenharmony_ci }, 49362306a36Sopenharmony_ci }, 49462306a36Sopenharmony_ci}; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = { 49762306a36Sopenharmony_ci .halt_reg = 0x1090, 49862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 49962306a36Sopenharmony_ci .clkr = { 50062306a36Sopenharmony_ci .enable_reg = 0x1090, 50162306a36Sopenharmony_ci .enable_mask = BIT(0), 50262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 50362306a36Sopenharmony_ci .name = "gpu_cc_sleep_clk", 50462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 50562306a36Sopenharmony_ci }, 50662306a36Sopenharmony_ci }, 50762306a36Sopenharmony_ci}; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = { 51062306a36Sopenharmony_ci .gdscr = 0x106c, 51162306a36Sopenharmony_ci .gds_hw_ctrl = 0x1540, 51262306a36Sopenharmony_ci .pd = { 51362306a36Sopenharmony_ci .name = "gpu_cx_gdsc", 51462306a36Sopenharmony_ci }, 51562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 51662306a36Sopenharmony_ci .flags = VOTABLE, 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = { 52062306a36Sopenharmony_ci .gdscr = 0x100c, 52162306a36Sopenharmony_ci .clamp_io_ctrl = 0x1508, 52262306a36Sopenharmony_ci .pd = { 52362306a36Sopenharmony_ci .name = "gpu_gx_gdsc", 52462306a36Sopenharmony_ci .power_on = gdsc_gx_do_nothing_enable, 52562306a36Sopenharmony_ci }, 52662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 52762306a36Sopenharmony_ci .flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR, 52862306a36Sopenharmony_ci}; 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm8350_clocks[] = { 53162306a36Sopenharmony_ci [GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr, 53262306a36Sopenharmony_ci [GPU_CC_CB_CLK] = &gpu_cc_cb_clk.clkr, 53362306a36Sopenharmony_ci [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr, 53462306a36Sopenharmony_ci [GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr, 53562306a36Sopenharmony_ci [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr, 53662306a36Sopenharmony_ci [GPU_CC_CX_QDSS_AT_CLK] = &gpu_cc_cx_qdss_at_clk.clkr, 53762306a36Sopenharmony_ci [GPU_CC_CX_QDSS_TRIG_CLK] = &gpu_cc_cx_qdss_trig_clk.clkr, 53862306a36Sopenharmony_ci [GPU_CC_CX_QDSS_TSCTR_CLK] = &gpu_cc_cx_qdss_tsctr_clk.clkr, 53962306a36Sopenharmony_ci [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr, 54062306a36Sopenharmony_ci [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr, 54162306a36Sopenharmony_ci [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr, 54262306a36Sopenharmony_ci [GPU_CC_FREQ_MEASURE_CLK] = &gpu_cc_freq_measure_clk.clkr, 54362306a36Sopenharmony_ci [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr, 54462306a36Sopenharmony_ci [GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr, 54562306a36Sopenharmony_ci [GPU_CC_GX_QDSS_TSCTR_CLK] = &gpu_cc_gx_qdss_tsctr_clk.clkr, 54662306a36Sopenharmony_ci [GPU_CC_GX_VSENSE_CLK] = &gpu_cc_gx_vsense_clk.clkr, 54762306a36Sopenharmony_ci [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr, 54862306a36Sopenharmony_ci [GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr, 54962306a36Sopenharmony_ci [GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr, 55062306a36Sopenharmony_ci [GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr, 55162306a36Sopenharmony_ci [GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr, 55262306a36Sopenharmony_ci [GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr, 55362306a36Sopenharmony_ci [GPU_CC_MND1X_0_GFX3D_CLK] = &gpu_cc_mnd1x_0_gfx3d_clk.clkr, 55462306a36Sopenharmony_ci [GPU_CC_MND1X_1_GFX3D_CLK] = &gpu_cc_mnd1x_1_gfx3d_clk.clkr, 55562306a36Sopenharmony_ci [GPU_CC_PLL0] = &gpu_cc_pll0.clkr, 55662306a36Sopenharmony_ci [GPU_CC_PLL1] = &gpu_cc_pll1.clkr, 55762306a36Sopenharmony_ci [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr, 55862306a36Sopenharmony_ci}; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sm8350_resets[] = { 56162306a36Sopenharmony_ci [GPUCC_GPU_CC_ACD_BCR] = { 0x1160 }, 56262306a36Sopenharmony_ci [GPUCC_GPU_CC_CB_BCR] = { 0x116c }, 56362306a36Sopenharmony_ci [GPUCC_GPU_CC_CX_BCR] = { 0x1068 }, 56462306a36Sopenharmony_ci [GPUCC_GPU_CC_FAST_HUB_BCR] = { 0x1174 }, 56562306a36Sopenharmony_ci [GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x10a0 }, 56662306a36Sopenharmony_ci [GPUCC_GPU_CC_GMU_BCR] = { 0x111c }, 56762306a36Sopenharmony_ci [GPUCC_GPU_CC_GX_BCR] = { 0x1008 }, 56862306a36Sopenharmony_ci [GPUCC_GPU_CC_XO_BCR] = { 0x1000 }, 56962306a36Sopenharmony_ci}; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm8350_gdscs[] = { 57262306a36Sopenharmony_ci [GPU_CX_GDSC] = &gpu_cx_gdsc, 57362306a36Sopenharmony_ci [GPU_GX_GDSC] = &gpu_gx_gdsc, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm8350_regmap_config = { 57762306a36Sopenharmony_ci .reg_bits = 32, 57862306a36Sopenharmony_ci .reg_stride = 4, 57962306a36Sopenharmony_ci .val_bits = 32, 58062306a36Sopenharmony_ci .max_register = 0x8030, 58162306a36Sopenharmony_ci .fast_io = true, 58262306a36Sopenharmony_ci}; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm8350_desc = { 58562306a36Sopenharmony_ci .config = &gpu_cc_sm8350_regmap_config, 58662306a36Sopenharmony_ci .clks = gpu_cc_sm8350_clocks, 58762306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gpu_cc_sm8350_clocks), 58862306a36Sopenharmony_ci .resets = gpu_cc_sm8350_resets, 58962306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gpu_cc_sm8350_resets), 59062306a36Sopenharmony_ci .gdscs = gpu_cc_sm8350_gdscs, 59162306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gpu_cc_sm8350_gdscs), 59262306a36Sopenharmony_ci}; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistatic int gpu_cc_sm8350_probe(struct platform_device *pdev) 59562306a36Sopenharmony_ci{ 59662306a36Sopenharmony_ci struct regmap *regmap; 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gpu_cc_sm8350_desc); 59962306a36Sopenharmony_ci if (IS_ERR(regmap)) { 60062306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to map gpu cc registers\n"); 60162306a36Sopenharmony_ci return PTR_ERR(regmap); 60262306a36Sopenharmony_ci } 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci clk_lucid_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config); 60562306a36Sopenharmony_ci clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config); 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gpu_cc_sm8350_desc, regmap); 60862306a36Sopenharmony_ci} 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm8350_match_table[] = { 61162306a36Sopenharmony_ci { .compatible = "qcom,sm8350-gpucc" }, 61262306a36Sopenharmony_ci { } 61362306a36Sopenharmony_ci}; 61462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm8350_match_table); 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm8350_driver = { 61762306a36Sopenharmony_ci .probe = gpu_cc_sm8350_probe, 61862306a36Sopenharmony_ci .driver = { 61962306a36Sopenharmony_ci .name = "sm8350-gpucc", 62062306a36Sopenharmony_ci .of_match_table = gpu_cc_sm8350_match_table, 62162306a36Sopenharmony_ci }, 62262306a36Sopenharmony_ci}; 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_cistatic int __init gpu_cc_sm8350_init(void) 62562306a36Sopenharmony_ci{ 62662306a36Sopenharmony_ci return platform_driver_register(&gpu_cc_sm8350_driver); 62762306a36Sopenharmony_ci} 62862306a36Sopenharmony_cisubsys_initcall(gpu_cc_sm8350_init); 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_cistatic void __exit gpu_cc_sm8350_exit(void) 63162306a36Sopenharmony_ci{ 63262306a36Sopenharmony_ci platform_driver_unregister(&gpu_cc_sm8350_driver); 63362306a36Sopenharmony_ci} 63462306a36Sopenharmony_cimodule_exit(gpu_cc_sm8350_exit); 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC SM8350 Driver"); 63762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 638