162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sm8250.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "common.h"
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-pll.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "reset.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_MASK		0xf
2362306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_SHIFT		4
2462306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_MASK		0xf
2562306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_SHIFT		8
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_BI_TCXO,
2962306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3062306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3162306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_MAIN,
3262306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct pll_vco lucid_vco[] = {
3662306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = {
4062306a36Sopenharmony_ci	.l = 0x1a,
4162306a36Sopenharmony_ci	.alpha = 0xaaa,
4262306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
4462306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x029a699c,
4562306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
4662306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
4762306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
5162306a36Sopenharmony_ci	.offset = 0x100,
5262306a36Sopenharmony_ci	.vco_table = lucid_vco,
5362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
5462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
5562306a36Sopenharmony_ci	.clkr = {
5662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5762306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
5862306a36Sopenharmony_ci			.parent_data =  &(const struct clk_parent_data){
5962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
6062306a36Sopenharmony_ci			},
6162306a36Sopenharmony_ci			.num_parents = 1,
6262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
6362306a36Sopenharmony_ci		},
6462306a36Sopenharmony_ci	},
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
6862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
6962306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
7062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
7162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
7562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
7662306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
7762306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
7862306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
8262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
8362306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
8462306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
8562306a36Sopenharmony_ci	{ }
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
8962306a36Sopenharmony_ci	.cmd_rcgr = 0x1120,
9062306a36Sopenharmony_ci	.mnd_width = 0,
9162306a36Sopenharmony_ci	.hid_width = 5,
9262306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
9362306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
9462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9562306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
9662306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
9762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
9862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
9962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
10062306a36Sopenharmony_ci	},
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
10462306a36Sopenharmony_ci	.halt_reg = 0x1078,
10562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
10662306a36Sopenharmony_ci	.clkr = {
10762306a36Sopenharmony_ci		.enable_reg = 0x1078,
10862306a36Sopenharmony_ci		.enable_mask = BIT(0),
10962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11062306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
11162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
11262306a36Sopenharmony_ci		},
11362306a36Sopenharmony_ci	},
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
11762306a36Sopenharmony_ci	.halt_reg = 0x107c,
11862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
11962306a36Sopenharmony_ci	.clkr = {
12062306a36Sopenharmony_ci		.enable_reg = 0x107c,
12162306a36Sopenharmony_ci		.enable_mask = BIT(0),
12262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12362306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
12462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
12562306a36Sopenharmony_ci		},
12662306a36Sopenharmony_ci	},
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_apb_clk = {
13062306a36Sopenharmony_ci	.halt_reg = 0x1088,
13162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
13262306a36Sopenharmony_ci	.clkr = {
13362306a36Sopenharmony_ci		.enable_reg = 0x1088,
13462306a36Sopenharmony_ci		.enable_mask = BIT(0),
13562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13662306a36Sopenharmony_ci			.name = "gpu_cc_cx_apb_clk",
13762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
13862306a36Sopenharmony_ci		},
13962306a36Sopenharmony_ci	},
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
14362306a36Sopenharmony_ci	.halt_reg = 0x1098,
14462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
14562306a36Sopenharmony_ci	.clkr = {
14662306a36Sopenharmony_ci		.enable_reg = 0x1098,
14762306a36Sopenharmony_ci		.enable_mask = BIT(0),
14862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
14962306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
15062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
15162306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
15262306a36Sopenharmony_ci			},
15362306a36Sopenharmony_ci			.num_parents = 1,
15462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
15562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
15662306a36Sopenharmony_ci		},
15762306a36Sopenharmony_ci	},
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
16162306a36Sopenharmony_ci	.halt_reg = 0x108c,
16262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
16362306a36Sopenharmony_ci	.clkr = {
16462306a36Sopenharmony_ci		.enable_reg = 0x108c,
16562306a36Sopenharmony_ci		.enable_mask = BIT(0),
16662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16762306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
16862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
16962306a36Sopenharmony_ci		},
17062306a36Sopenharmony_ci	},
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
17462306a36Sopenharmony_ci	.halt_reg = 0x1004,
17562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
17662306a36Sopenharmony_ci	.clkr = {
17762306a36Sopenharmony_ci		.enable_reg = 0x1004,
17862306a36Sopenharmony_ci		.enable_mask = BIT(0),
17962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18062306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
18162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
18262306a36Sopenharmony_ci		},
18362306a36Sopenharmony_ci	},
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
18762306a36Sopenharmony_ci	.halt_reg = 0x109c,
18862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
18962306a36Sopenharmony_ci	.clkr = {
19062306a36Sopenharmony_ci		.enable_reg = 0x109c,
19162306a36Sopenharmony_ci		.enable_mask = BIT(0),
19262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19362306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
19462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
19562306a36Sopenharmony_ci		},
19662306a36Sopenharmony_ci	},
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = {
20062306a36Sopenharmony_ci	.halt_reg = 0x1064,
20162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
20262306a36Sopenharmony_ci	.clkr = {
20362306a36Sopenharmony_ci		.enable_reg = 0x1064,
20462306a36Sopenharmony_ci		.enable_mask = BIT(0),
20562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20662306a36Sopenharmony_ci			.name = "gpu_cc_gx_gmu_clk",
20762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
20862306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
20962306a36Sopenharmony_ci			},
21062306a36Sopenharmony_ci			.num_parents = 1,
21162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
21362306a36Sopenharmony_ci		},
21462306a36Sopenharmony_ci	},
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
21862306a36Sopenharmony_ci	.halt_reg = 0x5000,
21962306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
22062306a36Sopenharmony_ci	.clkr = {
22162306a36Sopenharmony_ci		.enable_reg = 0x5000,
22262306a36Sopenharmony_ci		.enable_mask = BIT(0),
22362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22462306a36Sopenharmony_ci			 .name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
22562306a36Sopenharmony_ci			 .ops = &clk_branch2_ops,
22662306a36Sopenharmony_ci		},
22762306a36Sopenharmony_ci	},
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = {
23162306a36Sopenharmony_ci	.gdscr = 0x106c,
23262306a36Sopenharmony_ci	.gds_hw_ctrl = 0x1540,
23362306a36Sopenharmony_ci	.pd = {
23462306a36Sopenharmony_ci		.name = "gpu_cx_gdsc",
23562306a36Sopenharmony_ci	},
23662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
23762306a36Sopenharmony_ci	.flags = VOTABLE,
23862306a36Sopenharmony_ci};
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = {
24162306a36Sopenharmony_ci	.gdscr = 0x100c,
24262306a36Sopenharmony_ci	.clamp_io_ctrl = 0x1508,
24362306a36Sopenharmony_ci	.pd = {
24462306a36Sopenharmony_ci		.name = "gpu_gx_gdsc",
24562306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
24662306a36Sopenharmony_ci	},
24762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
24862306a36Sopenharmony_ci	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm8250_clocks[] = {
25262306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
25362306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
25462306a36Sopenharmony_ci	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
25562306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
25662306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
25762306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
25862306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
25962306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
26062306a36Sopenharmony_ci	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
26162306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
26262306a36Sopenharmony_ci	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
26362306a36Sopenharmony_ci};
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sm8250_resets[] = {
26662306a36Sopenharmony_ci	[GPUCC_GPU_CC_ACD_BCR] = { 0x1160 },
26762306a36Sopenharmony_ci	[GPUCC_GPU_CC_CX_BCR] = { 0x1068 },
26862306a36Sopenharmony_ci	[GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x10a0 },
26962306a36Sopenharmony_ci	[GPUCC_GPU_CC_GMU_BCR] = { 0x111c },
27062306a36Sopenharmony_ci	[GPUCC_GPU_CC_GX_BCR] = { 0x1008 },
27162306a36Sopenharmony_ci	[GPUCC_GPU_CC_XO_BCR] = { 0x1000 },
27262306a36Sopenharmony_ci};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm8250_gdscs[] = {
27562306a36Sopenharmony_ci	[GPU_CX_GDSC] = &gpu_cx_gdsc,
27662306a36Sopenharmony_ci	[GPU_GX_GDSC] = &gpu_gx_gdsc,
27762306a36Sopenharmony_ci};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm8250_regmap_config = {
28062306a36Sopenharmony_ci	.reg_bits = 32,
28162306a36Sopenharmony_ci	.reg_stride = 4,
28262306a36Sopenharmony_ci	.val_bits = 32,
28362306a36Sopenharmony_ci	.max_register = 0x8008,
28462306a36Sopenharmony_ci	.fast_io = true,
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm8250_desc = {
28862306a36Sopenharmony_ci	.config = &gpu_cc_sm8250_regmap_config,
28962306a36Sopenharmony_ci	.clks = gpu_cc_sm8250_clocks,
29062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sm8250_clocks),
29162306a36Sopenharmony_ci	.resets = gpu_cc_sm8250_resets,
29262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gpu_cc_sm8250_resets),
29362306a36Sopenharmony_ci	.gdscs = gpu_cc_sm8250_gdscs,
29462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8250_gdscs),
29562306a36Sopenharmony_ci};
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm8250_match_table[] = {
29862306a36Sopenharmony_ci	{ .compatible = "qcom,sm8250-gpucc" },
29962306a36Sopenharmony_ci	{ }
30062306a36Sopenharmony_ci};
30162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm8250_match_table);
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic int gpu_cc_sm8250_probe(struct platform_device *pdev)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	struct regmap *regmap;
30662306a36Sopenharmony_ci	unsigned int value, mask;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sm8250_desc);
30962306a36Sopenharmony_ci	if (IS_ERR(regmap))
31062306a36Sopenharmony_ci		return PTR_ERR(regmap);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	/*
31562306a36Sopenharmony_ci	 * Configure gpu_cc_cx_gmu_clk with recommended
31662306a36Sopenharmony_ci	 * wakeup/sleep settings
31762306a36Sopenharmony_ci	 */
31862306a36Sopenharmony_ci	mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
31962306a36Sopenharmony_ci	mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
32062306a36Sopenharmony_ci	value = 0xf << CX_GMU_CBCR_WAKE_SHIFT | 0xf << CX_GMU_CBCR_SLEEP_SHIFT;
32162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1098, mask, value);
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sm8250_desc, regmap);
32462306a36Sopenharmony_ci}
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm8250_driver = {
32762306a36Sopenharmony_ci	.probe = gpu_cc_sm8250_probe,
32862306a36Sopenharmony_ci	.driver = {
32962306a36Sopenharmony_ci		.name = "sm8250-gpucc",
33062306a36Sopenharmony_ci		.of_match_table = gpu_cc_sm8250_match_table,
33162306a36Sopenharmony_ci	},
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic int __init gpu_cc_sm8250_init(void)
33562306a36Sopenharmony_ci{
33662306a36Sopenharmony_ci	return platform_driver_register(&gpu_cc_sm8250_driver);
33762306a36Sopenharmony_ci}
33862306a36Sopenharmony_cisubsys_initcall(gpu_cc_sm8250_init);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic void __exit gpu_cc_sm8250_exit(void)
34162306a36Sopenharmony_ci{
34262306a36Sopenharmony_ci	platform_driver_unregister(&gpu_cc_sm8250_driver);
34362306a36Sopenharmony_ci}
34462306a36Sopenharmony_cimodule_exit(gpu_cc_sm8250_exit);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC SM8250 Driver");
34762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
348