162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sm8150.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "common.h"
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-pll.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "reset.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cienum {
2362306a36Sopenharmony_ci	P_BI_TCXO,
2462306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
2562306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
2662306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
2762306a36Sopenharmony_ci};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistatic const struct pll_vco trion_vco[] = {
3062306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll1_config = {
3462306a36Sopenharmony_ci	.l = 0x1a,
3562306a36Sopenharmony_ci	.alpha = 0xaaa,
3662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
3762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002267,
3862306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x00000024,
3962306a36Sopenharmony_ci	.test_ctl_val = 0x00000000,
4062306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000000,
4162306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x00000020,
4262306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
4362306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
4462306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x000000d0,
4562306a36Sopenharmony_ci};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
4862306a36Sopenharmony_ci	.offset = 0x100,
4962306a36Sopenharmony_ci	.vco_table = trion_vco,
5062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(trion_vco),
5162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
5262306a36Sopenharmony_ci	.clkr = {
5362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5462306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
5562306a36Sopenharmony_ci			.parent_data =  &(const struct clk_parent_data){
5662306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
5762306a36Sopenharmony_ci			},
5862306a36Sopenharmony_ci			.num_parents = 1,
5962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_trion_ops,
6062306a36Sopenharmony_ci		},
6162306a36Sopenharmony_ci	},
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
6562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
6662306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
6762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
6862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
7262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
7362306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
7462306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
7562306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
7962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
8062306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
8162306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
8262306a36Sopenharmony_ci	{ }
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src_sc8180x[] = {
8662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
8762306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
8862306a36Sopenharmony_ci	F(400000000, P_GPLL0_OUT_MAIN, 1.5, 0, 0),
8962306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
9062306a36Sopenharmony_ci	{ }
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
9462306a36Sopenharmony_ci	.cmd_rcgr = 0x1120,
9562306a36Sopenharmony_ci	.mnd_width = 0,
9662306a36Sopenharmony_ci	.hid_width = 5,
9762306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
9862306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
9962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10062306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
10162306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
10262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
10362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
10462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
10562306a36Sopenharmony_ci	},
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
10962306a36Sopenharmony_ci	.halt_reg = 0x1078,
11062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
11162306a36Sopenharmony_ci	.clkr = {
11262306a36Sopenharmony_ci		.enable_reg = 0x1078,
11362306a36Sopenharmony_ci		.enable_mask = BIT(0),
11462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11562306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
11662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
11762306a36Sopenharmony_ci		},
11862306a36Sopenharmony_ci	},
11962306a36Sopenharmony_ci};
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
12262306a36Sopenharmony_ci	.halt_reg = 0x107c,
12362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
12462306a36Sopenharmony_ci	.clkr = {
12562306a36Sopenharmony_ci		.enable_reg = 0x107c,
12662306a36Sopenharmony_ci		.enable_mask = BIT(0),
12762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12862306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
12962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
13062306a36Sopenharmony_ci		},
13162306a36Sopenharmony_ci	},
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_apb_clk = {
13562306a36Sopenharmony_ci	.halt_reg = 0x1088,
13662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
13762306a36Sopenharmony_ci	.clkr = {
13862306a36Sopenharmony_ci		.enable_reg = 0x1088,
13962306a36Sopenharmony_ci		.enable_mask = BIT(0),
14062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
14162306a36Sopenharmony_ci			.name = "gpu_cc_cx_apb_clk",
14262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
14362306a36Sopenharmony_ci		},
14462306a36Sopenharmony_ci	},
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
14862306a36Sopenharmony_ci	.halt_reg = 0x1098,
14962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
15062306a36Sopenharmony_ci	.clkr = {
15162306a36Sopenharmony_ci		.enable_reg = 0x1098,
15262306a36Sopenharmony_ci		.enable_mask = BIT(0),
15362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15462306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
15562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
15662306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
15762306a36Sopenharmony_ci			},
15862306a36Sopenharmony_ci			.num_parents = 1,
15962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
16062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
16162306a36Sopenharmony_ci		},
16262306a36Sopenharmony_ci	},
16362306a36Sopenharmony_ci};
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
16662306a36Sopenharmony_ci	.halt_reg = 0x108c,
16762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
16862306a36Sopenharmony_ci	.clkr = {
16962306a36Sopenharmony_ci		.enable_reg = 0x108c,
17062306a36Sopenharmony_ci		.enable_mask = BIT(0),
17162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17262306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
17362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
17462306a36Sopenharmony_ci		},
17562306a36Sopenharmony_ci	},
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
17962306a36Sopenharmony_ci	.halt_reg = 0x1004,
18062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
18162306a36Sopenharmony_ci	.clkr = {
18262306a36Sopenharmony_ci		.enable_reg = 0x1004,
18362306a36Sopenharmony_ci		.enable_mask = BIT(0),
18462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18562306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
18662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
18762306a36Sopenharmony_ci		},
18862306a36Sopenharmony_ci	},
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
19262306a36Sopenharmony_ci	.halt_reg = 0x109c,
19362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
19462306a36Sopenharmony_ci	.clkr = {
19562306a36Sopenharmony_ci		.enable_reg = 0x109c,
19662306a36Sopenharmony_ci		.enable_mask = BIT(0),
19762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19862306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
19962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
20062306a36Sopenharmony_ci		},
20162306a36Sopenharmony_ci	},
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = {
20562306a36Sopenharmony_ci	.halt_reg = 0x1064,
20662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
20762306a36Sopenharmony_ci	.clkr = {
20862306a36Sopenharmony_ci		.enable_reg = 0x1064,
20962306a36Sopenharmony_ci		.enable_mask = BIT(0),
21062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21162306a36Sopenharmony_ci			.name = "gpu_cc_gx_gmu_clk",
21262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
21362306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
21462306a36Sopenharmony_ci			},
21562306a36Sopenharmony_ci			.num_parents = 1,
21662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
21862306a36Sopenharmony_ci		},
21962306a36Sopenharmony_ci	},
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = {
22362306a36Sopenharmony_ci	.gdscr = 0x106c,
22462306a36Sopenharmony_ci	.gds_hw_ctrl = 0x1540,
22562306a36Sopenharmony_ci	.pd = {
22662306a36Sopenharmony_ci		.name = "gpu_cx_gdsc",
22762306a36Sopenharmony_ci	},
22862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
22962306a36Sopenharmony_ci	.flags = VOTABLE,
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = {
23362306a36Sopenharmony_ci	.gdscr = 0x100c,
23462306a36Sopenharmony_ci	.clamp_io_ctrl = 0x1508,
23562306a36Sopenharmony_ci	.pd = {
23662306a36Sopenharmony_ci		.name = "gpu_gx_gdsc",
23762306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
23862306a36Sopenharmony_ci	},
23962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
24062306a36Sopenharmony_ci	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm8150_clocks[] = {
24462306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
24562306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
24662306a36Sopenharmony_ci	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
24762306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
24862306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
24962306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
25062306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
25162306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
25262306a36Sopenharmony_ci	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
25362306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sm8150_resets[] = {
25762306a36Sopenharmony_ci	[GPUCC_GPU_CC_CX_BCR] = { 0x1068 },
25862306a36Sopenharmony_ci	[GPUCC_GPU_CC_GMU_BCR] = { 0x111c },
25962306a36Sopenharmony_ci	[GPUCC_GPU_CC_GX_BCR] = { 0x1008 },
26062306a36Sopenharmony_ci	[GPUCC_GPU_CC_SPDM_BCR] = { 0x1110 },
26162306a36Sopenharmony_ci	[GPUCC_GPU_CC_XO_BCR] = { 0x1000 },
26262306a36Sopenharmony_ci};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm8150_gdscs[] = {
26562306a36Sopenharmony_ci	[GPU_CX_GDSC] = &gpu_cx_gdsc,
26662306a36Sopenharmony_ci	[GPU_GX_GDSC] = &gpu_gx_gdsc,
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm8150_regmap_config = {
27062306a36Sopenharmony_ci	.reg_bits	= 32,
27162306a36Sopenharmony_ci	.reg_stride	= 4,
27262306a36Sopenharmony_ci	.val_bits	= 32,
27362306a36Sopenharmony_ci	.max_register	= 0x8008,
27462306a36Sopenharmony_ci	.fast_io	= true,
27562306a36Sopenharmony_ci};
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm8150_desc = {
27862306a36Sopenharmony_ci	.config = &gpu_cc_sm8150_regmap_config,
27962306a36Sopenharmony_ci	.clks = gpu_cc_sm8150_clocks,
28062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sm8150_clocks),
28162306a36Sopenharmony_ci	.resets = gpu_cc_sm8150_resets,
28262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gpu_cc_sm8150_resets),
28362306a36Sopenharmony_ci	.gdscs = gpu_cc_sm8150_gdscs,
28462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8150_gdscs),
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm8150_match_table[] = {
28862306a36Sopenharmony_ci	{ .compatible = "qcom,sc8180x-gpucc" },
28962306a36Sopenharmony_ci	{ .compatible = "qcom,sm8150-gpucc" },
29062306a36Sopenharmony_ci	{ }
29162306a36Sopenharmony_ci};
29262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm8150_match_table);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic int gpu_cc_sm8150_probe(struct platform_device *pdev)
29562306a36Sopenharmony_ci{
29662306a36Sopenharmony_ci	struct regmap *regmap;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sm8150_desc);
29962306a36Sopenharmony_ci	if (IS_ERR(regmap))
30062306a36Sopenharmony_ci		return PTR_ERR(regmap);
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	if (of_device_is_compatible(pdev->dev.of_node, "qcom,sc8180x-gpucc"))
30362306a36Sopenharmony_ci		gpu_cc_gmu_clk_src.freq_tbl = ftbl_gpu_cc_gmu_clk_src_sc8180x;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	clk_trion_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sm8150_desc, regmap);
30862306a36Sopenharmony_ci}
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm8150_driver = {
31162306a36Sopenharmony_ci	.probe = gpu_cc_sm8150_probe,
31262306a36Sopenharmony_ci	.driver = {
31362306a36Sopenharmony_ci		.name = "sm8150-gpucc",
31462306a36Sopenharmony_ci		.of_match_table = gpu_cc_sm8150_match_table,
31562306a36Sopenharmony_ci	},
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic int __init gpu_cc_sm8150_init(void)
31962306a36Sopenharmony_ci{
32062306a36Sopenharmony_ci	return platform_driver_register(&gpu_cc_sm8150_driver);
32162306a36Sopenharmony_ci}
32262306a36Sopenharmony_cisubsys_initcall(gpu_cc_sm8150_init);
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic void __exit gpu_cc_sm8150_exit(void)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	platform_driver_unregister(&gpu_cc_sm8150_driver);
32762306a36Sopenharmony_ci}
32862306a36Sopenharmony_cimodule_exit(gpu_cc_sm8150_exit);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPUCC SM8150 Driver");
33162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
332