162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Limited 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1262306a36Sopenharmony_ci#include <linux/regmap.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6375-gpucc.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1762306a36Sopenharmony_ci#include "clk-branch.h" 1862306a36Sopenharmony_ci#include "clk-rcg.h" 1962306a36Sopenharmony_ci#include "clk-regmap.h" 2062306a36Sopenharmony_ci#include "clk-regmap-divider.h" 2162306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2262306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h" 2362306a36Sopenharmony_ci#include "gdsc.h" 2462306a36Sopenharmony_ci#include "reset.h" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cienum { 2762306a36Sopenharmony_ci DT_BI_TCXO, 2862306a36Sopenharmony_ci DT_GCC_GPU_GPLL0_CLK_SRC, 2962306a36Sopenharmony_ci DT_GCC_GPU_GPLL0_DIV_CLK_SRC, 3062306a36Sopenharmony_ci DT_GCC_GPU_SNOC_DVM_GFX_CLK, 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cienum { 3462306a36Sopenharmony_ci P_BI_TCXO, 3562306a36Sopenharmony_ci P_GCC_GPU_GPLL0_CLK_SRC, 3662306a36Sopenharmony_ci P_GCC_GPU_GPLL0_DIV_CLK_SRC, 3762306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_EVEN, 3862306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_MAIN, 3962306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_ODD, 4062306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_EVEN, 4162306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_MAIN, 4262306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_ODD, 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic struct pll_vco lucid_vco[] = { 4662306a36Sopenharmony_ci { 249600000, 2000000000, 0 }, 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci/* 532MHz Configuration */ 5062306a36Sopenharmony_cistatic const struct alpha_pll_config gpucc_pll0_config = { 5162306a36Sopenharmony_ci .l = 0x1b, 5262306a36Sopenharmony_ci .alpha = 0xb555, 5362306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 5462306a36Sopenharmony_ci .config_ctl_hi_val = 0x00002261, 5562306a36Sopenharmony_ci .config_ctl_hi1_val = 0x329a299c, 5662306a36Sopenharmony_ci .user_ctl_val = 0x00000001, 5762306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 5862306a36Sopenharmony_ci .user_ctl_hi1_val = 0x00000000, 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic struct clk_alpha_pll gpucc_pll0 = { 6262306a36Sopenharmony_ci .offset = 0x0, 6362306a36Sopenharmony_ci .vco_table = lucid_vco, 6462306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_vco), 6562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 6662306a36Sopenharmony_ci .clkr = { 6762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6862306a36Sopenharmony_ci .name = "gpucc_pll0", 6962306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 7062306a36Sopenharmony_ci .index = P_BI_TCXO, 7162306a36Sopenharmony_ci }, 7262306a36Sopenharmony_ci .num_parents = 1, 7362306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_ops, 7462306a36Sopenharmony_ci }, 7562306a36Sopenharmony_ci }, 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci/* 514MHz Configuration */ 7962306a36Sopenharmony_cistatic const struct alpha_pll_config gpucc_pll1_config = { 8062306a36Sopenharmony_ci .l = 0x1a, 8162306a36Sopenharmony_ci .alpha = 0xc555, 8262306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 8362306a36Sopenharmony_ci .config_ctl_hi_val = 0x00002261, 8462306a36Sopenharmony_ci .config_ctl_hi1_val = 0x329a299c, 8562306a36Sopenharmony_ci .user_ctl_val = 0x00000001, 8662306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 8762306a36Sopenharmony_ci .user_ctl_hi1_val = 0x00000000, 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistatic struct clk_alpha_pll gpucc_pll1 = { 9162306a36Sopenharmony_ci .offset = 0x100, 9262306a36Sopenharmony_ci .vco_table = lucid_vco, 9362306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_vco), 9462306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 9562306a36Sopenharmony_ci .clkr = { 9662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9762306a36Sopenharmony_ci .name = "gpucc_pll1", 9862306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 9962306a36Sopenharmony_ci .index = P_BI_TCXO, 10062306a36Sopenharmony_ci }, 10162306a36Sopenharmony_ci .num_parents = 1, 10262306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_ops, 10362306a36Sopenharmony_ci }, 10462306a36Sopenharmony_ci }, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const struct parent_map gpucc_parent_map_0[] = { 10862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 10962306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_MAIN, 1 }, 11062306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 11162306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_CLK_SRC, 5 }, 11262306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 }, 11362306a36Sopenharmony_ci}; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic const struct clk_parent_data gpucc_parent_data_0[] = { 11662306a36Sopenharmony_ci { .index = P_BI_TCXO }, 11762306a36Sopenharmony_ci { .hw = &gpucc_pll0.clkr.hw }, 11862306a36Sopenharmony_ci { .hw = &gpucc_pll1.clkr.hw }, 11962306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_CLK_SRC }, 12062306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC }, 12162306a36Sopenharmony_ci}; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic const struct parent_map gpucc_parent_map_1[] = { 12462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12562306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_EVEN, 1 }, 12662306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_ODD, 2 }, 12762306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_EVEN, 3 }, 12862306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_ODD, 4 }, 12962306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_CLK_SRC, 5 }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic const struct clk_parent_data gpucc_parent_data_1[] = { 13362306a36Sopenharmony_ci { .index = P_BI_TCXO }, 13462306a36Sopenharmony_ci { .hw = &gpucc_pll0.clkr.hw }, 13562306a36Sopenharmony_ci { .hw = &gpucc_pll0.clkr.hw }, 13662306a36Sopenharmony_ci { .hw = &gpucc_pll1.clkr.hw }, 13762306a36Sopenharmony_ci { .hw = &gpucc_pll1.clkr.hw }, 13862306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_CLK_SRC }, 13962306a36Sopenharmony_ci}; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpucc_gmu_clk_src[] = { 14262306a36Sopenharmony_ci F(200000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 1.5, 0, 0), 14362306a36Sopenharmony_ci { } 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic struct clk_rcg2 gpucc_gmu_clk_src = { 14762306a36Sopenharmony_ci .cmd_rcgr = 0x1120, 14862306a36Sopenharmony_ci .mnd_width = 0, 14962306a36Sopenharmony_ci .hid_width = 5, 15062306a36Sopenharmony_ci .parent_map = gpucc_parent_map_0, 15162306a36Sopenharmony_ci .freq_tbl = ftbl_gpucc_gmu_clk_src, 15262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 15362306a36Sopenharmony_ci .name = "gpucc_gmu_clk_src", 15462306a36Sopenharmony_ci .parent_data = gpucc_parent_data_0, 15562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpucc_parent_data_0), 15662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 15762306a36Sopenharmony_ci }, 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpucc_gx_gfx3d_clk_src[] = { 16162306a36Sopenharmony_ci F(266000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16262306a36Sopenharmony_ci F(390000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16362306a36Sopenharmony_ci F(490000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16462306a36Sopenharmony_ci F(650000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16562306a36Sopenharmony_ci F(770000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16662306a36Sopenharmony_ci F(840000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16762306a36Sopenharmony_ci F(900000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0), 16862306a36Sopenharmony_ci { } 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic struct clk_rcg2 gpucc_gx_gfx3d_clk_src = { 17262306a36Sopenharmony_ci .cmd_rcgr = 0x101c, 17362306a36Sopenharmony_ci .mnd_width = 0, 17462306a36Sopenharmony_ci .hid_width = 5, 17562306a36Sopenharmony_ci .parent_map = gpucc_parent_map_1, 17662306a36Sopenharmony_ci .freq_tbl = ftbl_gpucc_gx_gfx3d_clk_src, 17762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 17862306a36Sopenharmony_ci .name = "gpucc_gx_gfx3d_clk_src", 17962306a36Sopenharmony_ci .parent_data = gpucc_parent_data_1, 18062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpucc_parent_data_1), 18162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE, 18262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 18362306a36Sopenharmony_ci }, 18462306a36Sopenharmony_ci}; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistatic struct clk_branch gpucc_ahb_clk = { 18762306a36Sopenharmony_ci .halt_reg = 0x1078, 18862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 18962306a36Sopenharmony_ci .clkr = { 19062306a36Sopenharmony_ci .enable_reg = 0x1078, 19162306a36Sopenharmony_ci .enable_mask = BIT(0), 19262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19362306a36Sopenharmony_ci .name = "gpucc_ahb_clk", 19462306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 19562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 19662306a36Sopenharmony_ci }, 19762306a36Sopenharmony_ci }, 19862306a36Sopenharmony_ci}; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic struct clk_branch gpucc_cx_gfx3d_clk = { 20162306a36Sopenharmony_ci .halt_reg = 0x10a4, 20262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 20362306a36Sopenharmony_ci .clkr = { 20462306a36Sopenharmony_ci .enable_reg = 0x10a4, 20562306a36Sopenharmony_ci .enable_mask = BIT(0), 20662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20762306a36Sopenharmony_ci .name = "gpucc_cx_gfx3d_clk", 20862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 20962306a36Sopenharmony_ci &gpucc_gx_gfx3d_clk_src.clkr.hw, 21062306a36Sopenharmony_ci }, 21162306a36Sopenharmony_ci .num_parents = 1, 21262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 21462306a36Sopenharmony_ci }, 21562306a36Sopenharmony_ci }, 21662306a36Sopenharmony_ci}; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic struct clk_branch gpucc_cx_gfx3d_slv_clk = { 21962306a36Sopenharmony_ci .halt_reg = 0x10a8, 22062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 22162306a36Sopenharmony_ci .clkr = { 22262306a36Sopenharmony_ci .enable_reg = 0x10a8, 22362306a36Sopenharmony_ci .enable_mask = BIT(0), 22462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22562306a36Sopenharmony_ci .name = "gpucc_cx_gfx3d_slv_clk", 22662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 22762306a36Sopenharmony_ci &gpucc_gx_gfx3d_clk_src.clkr.hw, 22862306a36Sopenharmony_ci }, 22962306a36Sopenharmony_ci .num_parents = 1, 23062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 23262306a36Sopenharmony_ci }, 23362306a36Sopenharmony_ci }, 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic struct clk_branch gpucc_cx_gmu_clk = { 23762306a36Sopenharmony_ci .halt_reg = 0x1098, 23862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 23962306a36Sopenharmony_ci .clkr = { 24062306a36Sopenharmony_ci .enable_reg = 0x1098, 24162306a36Sopenharmony_ci .enable_mask = BIT(0), 24262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24362306a36Sopenharmony_ci .name = "gpucc_cx_gmu_clk", 24462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 24562306a36Sopenharmony_ci &gpucc_gmu_clk_src.clkr.hw, 24662306a36Sopenharmony_ci }, 24762306a36Sopenharmony_ci .num_parents = 1, 24862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 25062306a36Sopenharmony_ci }, 25162306a36Sopenharmony_ci }, 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic struct clk_branch gpucc_cx_snoc_dvm_clk = { 25562306a36Sopenharmony_ci .halt_reg = 0x108c, 25662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 25762306a36Sopenharmony_ci .clkr = { 25862306a36Sopenharmony_ci .enable_reg = 0x108c, 25962306a36Sopenharmony_ci .enable_mask = BIT(0), 26062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 26162306a36Sopenharmony_ci .name = "gpucc_cx_snoc_dvm_clk", 26262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 26362306a36Sopenharmony_ci .index = DT_GCC_GPU_SNOC_DVM_GFX_CLK, 26462306a36Sopenharmony_ci }, 26562306a36Sopenharmony_ci .num_parents = 1, 26662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 26762306a36Sopenharmony_ci }, 26862306a36Sopenharmony_ci }, 26962306a36Sopenharmony_ci}; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_cistatic struct clk_branch gpucc_cxo_aon_clk = { 27262306a36Sopenharmony_ci .halt_reg = 0x1004, 27362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 27462306a36Sopenharmony_ci .clkr = { 27562306a36Sopenharmony_ci .enable_reg = 0x1004, 27662306a36Sopenharmony_ci .enable_mask = BIT(0), 27762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27862306a36Sopenharmony_ci .name = "gpucc_cxo_aon_clk", 27962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 28062306a36Sopenharmony_ci }, 28162306a36Sopenharmony_ci }, 28262306a36Sopenharmony_ci}; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic struct clk_branch gpucc_cxo_clk = { 28562306a36Sopenharmony_ci .halt_reg = 0x109c, 28662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 28762306a36Sopenharmony_ci .clkr = { 28862306a36Sopenharmony_ci .enable_reg = 0x109c, 28962306a36Sopenharmony_ci .enable_mask = BIT(0), 29062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29162306a36Sopenharmony_ci .name = "gpucc_cxo_clk", 29262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 29362306a36Sopenharmony_ci }, 29462306a36Sopenharmony_ci }, 29562306a36Sopenharmony_ci}; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic struct clk_branch gpucc_gx_cxo_clk = { 29862306a36Sopenharmony_ci .halt_reg = 0x1060, 29962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 30062306a36Sopenharmony_ci .clkr = { 30162306a36Sopenharmony_ci .enable_reg = 0x1060, 30262306a36Sopenharmony_ci .enable_mask = BIT(0), 30362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30462306a36Sopenharmony_ci .name = "gpucc_gx_cxo_clk", 30562306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 30662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 30762306a36Sopenharmony_ci }, 30862306a36Sopenharmony_ci }, 30962306a36Sopenharmony_ci}; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_cistatic struct clk_branch gpucc_gx_gfx3d_clk = { 31262306a36Sopenharmony_ci .halt_reg = 0x1054, 31362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 31462306a36Sopenharmony_ci .clkr = { 31562306a36Sopenharmony_ci .enable_reg = 0x1054, 31662306a36Sopenharmony_ci .enable_mask = BIT(0), 31762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31862306a36Sopenharmony_ci .name = "gpucc_gx_gfx3d_clk", 31962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 32062306a36Sopenharmony_ci &gpucc_gx_gfx3d_clk_src.clkr.hw, 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci .num_parents = 1, 32362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 32462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 32562306a36Sopenharmony_ci }, 32662306a36Sopenharmony_ci }, 32762306a36Sopenharmony_ci}; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic struct clk_branch gpucc_gx_gmu_clk = { 33062306a36Sopenharmony_ci .halt_reg = 0x1064, 33162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 33262306a36Sopenharmony_ci .clkr = { 33362306a36Sopenharmony_ci .enable_reg = 0x1064, 33462306a36Sopenharmony_ci .enable_mask = BIT(0), 33562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 33662306a36Sopenharmony_ci .name = "gpucc_gx_gmu_clk", 33762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 33862306a36Sopenharmony_ci &gpucc_gmu_clk_src.clkr.hw, 33962306a36Sopenharmony_ci }, 34062306a36Sopenharmony_ci .num_parents = 1, 34162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 34262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 34362306a36Sopenharmony_ci }, 34462306a36Sopenharmony_ci }, 34562306a36Sopenharmony_ci}; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic struct clk_branch gpucc_sleep_clk = { 34862306a36Sopenharmony_ci .halt_reg = 0x1090, 34962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 35062306a36Sopenharmony_ci .clkr = { 35162306a36Sopenharmony_ci .enable_reg = 0x1090, 35262306a36Sopenharmony_ci .enable_mask = BIT(0), 35362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 35462306a36Sopenharmony_ci .name = "gpucc_sleep_clk", 35562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 35662306a36Sopenharmony_ci }, 35762306a36Sopenharmony_ci }, 35862306a36Sopenharmony_ci}; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = { 36162306a36Sopenharmony_ci .gdscr = 0x106c, 36262306a36Sopenharmony_ci .gds_hw_ctrl = 0x1540, 36362306a36Sopenharmony_ci .clk_dis_wait_val = 8, 36462306a36Sopenharmony_ci .pd = { 36562306a36Sopenharmony_ci .name = "gpu_cx_gdsc", 36662306a36Sopenharmony_ci }, 36762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 36862306a36Sopenharmony_ci .flags = VOTABLE, 36962306a36Sopenharmony_ci}; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = { 37262306a36Sopenharmony_ci .gdscr = 0x100c, 37362306a36Sopenharmony_ci .clamp_io_ctrl = 0x1508, 37462306a36Sopenharmony_ci .resets = (unsigned int []){ GPU_GX_BCR, GPU_ACD_BCR, GPU_GX_ACD_MISC_BCR }, 37562306a36Sopenharmony_ci .reset_count = 3, 37662306a36Sopenharmony_ci .pd = { 37762306a36Sopenharmony_ci .name = "gpu_gx_gdsc", 37862306a36Sopenharmony_ci }, 37962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 38062306a36Sopenharmony_ci .flags = CLAMP_IO | SW_RESET | AON_RESET, 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic struct clk_regmap *gpucc_sm6375_clocks[] = { 38462306a36Sopenharmony_ci [GPU_CC_AHB_CLK] = &gpucc_ahb_clk.clkr, 38562306a36Sopenharmony_ci [GPU_CC_CX_GFX3D_CLK] = &gpucc_cx_gfx3d_clk.clkr, 38662306a36Sopenharmony_ci [GPU_CC_CX_GFX3D_SLV_CLK] = &gpucc_cx_gfx3d_slv_clk.clkr, 38762306a36Sopenharmony_ci [GPU_CC_CX_GMU_CLK] = &gpucc_cx_gmu_clk.clkr, 38862306a36Sopenharmony_ci [GPU_CC_CX_SNOC_DVM_CLK] = &gpucc_cx_snoc_dvm_clk.clkr, 38962306a36Sopenharmony_ci [GPU_CC_CXO_AON_CLK] = &gpucc_cxo_aon_clk.clkr, 39062306a36Sopenharmony_ci [GPU_CC_CXO_CLK] = &gpucc_cxo_clk.clkr, 39162306a36Sopenharmony_ci [GPU_CC_GMU_CLK_SRC] = &gpucc_gmu_clk_src.clkr, 39262306a36Sopenharmony_ci [GPU_CC_GX_CXO_CLK] = &gpucc_gx_cxo_clk.clkr, 39362306a36Sopenharmony_ci [GPU_CC_GX_GFX3D_CLK] = &gpucc_gx_gfx3d_clk.clkr, 39462306a36Sopenharmony_ci [GPU_CC_GX_GFX3D_CLK_SRC] = &gpucc_gx_gfx3d_clk_src.clkr, 39562306a36Sopenharmony_ci [GPU_CC_GX_GMU_CLK] = &gpucc_gx_gmu_clk.clkr, 39662306a36Sopenharmony_ci [GPU_CC_PLL0] = &gpucc_pll0.clkr, 39762306a36Sopenharmony_ci [GPU_CC_PLL1] = &gpucc_pll1.clkr, 39862306a36Sopenharmony_ci [GPU_CC_SLEEP_CLK] = &gpucc_sleep_clk.clkr, 39962306a36Sopenharmony_ci}; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic const struct qcom_reset_map gpucc_sm6375_resets[] = { 40262306a36Sopenharmony_ci [GPU_GX_BCR] = { 0x1008 }, 40362306a36Sopenharmony_ci [GPU_ACD_BCR] = { 0x1160 }, 40462306a36Sopenharmony_ci [GPU_GX_ACD_MISC_BCR] = { 0x8004 }, 40562306a36Sopenharmony_ci}; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_cistatic struct gdsc *gpucc_sm6375_gdscs[] = { 40862306a36Sopenharmony_ci [GPU_CX_GDSC] = &gpu_cx_gdsc, 40962306a36Sopenharmony_ci [GPU_GX_GDSC] = &gpu_gx_gdsc, 41062306a36Sopenharmony_ci}; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic const struct regmap_config gpucc_sm6375_regmap_config = { 41362306a36Sopenharmony_ci .reg_bits = 32, 41462306a36Sopenharmony_ci .reg_stride = 4, 41562306a36Sopenharmony_ci .val_bits = 32, 41662306a36Sopenharmony_ci .max_register = 0x9000, 41762306a36Sopenharmony_ci .fast_io = true, 41862306a36Sopenharmony_ci}; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_cistatic const struct qcom_cc_desc gpucc_sm6375_desc = { 42162306a36Sopenharmony_ci .config = &gpucc_sm6375_regmap_config, 42262306a36Sopenharmony_ci .clks = gpucc_sm6375_clocks, 42362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gpucc_sm6375_clocks), 42462306a36Sopenharmony_ci .resets = gpucc_sm6375_resets, 42562306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gpucc_sm6375_resets), 42662306a36Sopenharmony_ci .gdscs = gpucc_sm6375_gdscs, 42762306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gpucc_sm6375_gdscs), 42862306a36Sopenharmony_ci}; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_cistatic const struct of_device_id gpucc_sm6375_match_table[] = { 43162306a36Sopenharmony_ci { .compatible = "qcom,sm6375-gpucc" }, 43262306a36Sopenharmony_ci { } 43362306a36Sopenharmony_ci}; 43462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpucc_sm6375_match_table); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_cistatic int gpucc_sm6375_probe(struct platform_device *pdev) 43762306a36Sopenharmony_ci{ 43862306a36Sopenharmony_ci struct regmap *regmap; 43962306a36Sopenharmony_ci int ret; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci ret = devm_pm_runtime_enable(&pdev->dev); 44262306a36Sopenharmony_ci if (ret) 44362306a36Sopenharmony_ci return ret; 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(&pdev->dev); 44662306a36Sopenharmony_ci if (ret) 44762306a36Sopenharmony_ci return ret; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gpucc_sm6375_desc); 45062306a36Sopenharmony_ci if (IS_ERR(regmap)) { 45162306a36Sopenharmony_ci pm_runtime_put(&pdev->dev); 45262306a36Sopenharmony_ci return PTR_ERR(regmap); 45362306a36Sopenharmony_ci } 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci clk_lucid_pll_configure(&gpucc_pll0, regmap, &gpucc_pll0_config); 45662306a36Sopenharmony_ci clk_lucid_pll_configure(&gpucc_pll1, regmap, &gpucc_pll1_config); 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci ret = qcom_cc_really_probe(pdev, &gpucc_sm6375_desc, regmap); 45962306a36Sopenharmony_ci pm_runtime_put(&pdev->dev); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci return ret; 46262306a36Sopenharmony_ci} 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_cistatic struct platform_driver gpucc_sm6375_driver = { 46562306a36Sopenharmony_ci .probe = gpucc_sm6375_probe, 46662306a36Sopenharmony_ci .driver = { 46762306a36Sopenharmony_ci .name = "gpucc-sm6375", 46862306a36Sopenharmony_ci .of_match_table = gpucc_sm6375_match_table, 46962306a36Sopenharmony_ci }, 47062306a36Sopenharmony_ci}; 47162306a36Sopenharmony_cimodule_platform_driver(gpucc_sm6375_driver); 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPUCC SM6375 Driver"); 47462306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 475