162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sm6350.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "common.h"
1562306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1662306a36Sopenharmony_ci#include "clk-branch.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "reset.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_MASK		0xF
2362306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_SHIFT		4
2462306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_MASK		0xF
2562306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_SHIFT		8
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	DT_BI_TCXO,
2962306a36Sopenharmony_ci	DT_GPLL0_OUT_MAIN,
3062306a36Sopenharmony_ci	DT_GPLL0_OUT_MAIN_DIV,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cienum {
3462306a36Sopenharmony_ci	P_BI_TCXO,
3562306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3662306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3762306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_MAIN,
3862306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_ODD,
3962306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_EVEN,
4062306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
4162306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_ODD,
4262306a36Sopenharmony_ci	P_CRC_DIV,
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic const struct pll_vco fabia_vco[] = {
4662306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/* 506MHz Configuration*/
5062306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll0_config = {
5162306a36Sopenharmony_ci	.l = 0x1A,
5262306a36Sopenharmony_ci	.alpha = 0x5AAA,
5362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
5462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
5562306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
5662306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000002,
5762306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
5862306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = {
6262306a36Sopenharmony_ci	.offset = 0x0,
6362306a36Sopenharmony_ci	.vco_table = fabia_vco,
6462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
6562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
6662306a36Sopenharmony_ci	.clkr = {
6762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6862306a36Sopenharmony_ci			.name = "gpu_cc_pll0",
6962306a36Sopenharmony_ci			.parent_data =  &(const struct clk_parent_data){
7062306a36Sopenharmony_ci				.index = DT_BI_TCXO,
7162306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
7262306a36Sopenharmony_ci			},
7362306a36Sopenharmony_ci			.num_parents = 1,
7462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
7562306a36Sopenharmony_ci		},
7662306a36Sopenharmony_ci	},
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic struct clk_fixed_factor crc_div = {
8062306a36Sopenharmony_ci	.mult = 1,
8162306a36Sopenharmony_ci	.div = 2,
8262306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
8362306a36Sopenharmony_ci		.name = "crc_div",
8462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8562306a36Sopenharmony_ci			&gpu_cc_pll0.clkr.hw,
8662306a36Sopenharmony_ci		},
8762306a36Sopenharmony_ci		.num_parents = 1,
8862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
8962306a36Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
9062306a36Sopenharmony_ci	},
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci/* 514MHz Configuration*/
9462306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = {
9562306a36Sopenharmony_ci	.l = 0x1A,
9662306a36Sopenharmony_ci	.alpha = 0xC555,
9762306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
9862306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
9962306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
10062306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000002,
10162306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
10262306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
10662306a36Sopenharmony_ci	.offset = 0x100,
10762306a36Sopenharmony_ci	.vco_table = fabia_vco,
10862306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
10962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
11062306a36Sopenharmony_ci	.clkr = {
11162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11262306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
11362306a36Sopenharmony_ci			.parent_data =  &(const struct clk_parent_data){
11462306a36Sopenharmony_ci				.index = DT_BI_TCXO,
11562306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
11662306a36Sopenharmony_ci			},
11762306a36Sopenharmony_ci			.num_parents = 1,
11862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
11962306a36Sopenharmony_ci		},
12062306a36Sopenharmony_ci	},
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
12462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12562306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
12662306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
12762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
12862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
12962306a36Sopenharmony_ci};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
13262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO, .fw_name = "bi_tcxo" },
13362306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0.clkr.hw },
13462306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
13562306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN, .fw_name = "gcc_gpu_gpll0_clk_src" },
13662306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN_DIV, .fw_name = "gcc_gpu_gpll0_div_clk_src" },
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = {
14062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14162306a36Sopenharmony_ci	{ P_CRC_DIV, 1 },
14262306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_ODD, 2 },
14362306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_EVEN, 3 },
14462306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_ODD, 4 },
14562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = {
14962306a36Sopenharmony_ci	{ .index = DT_BI_TCXO, .fw_name = "bi_tcxo" },
15062306a36Sopenharmony_ci	{ .hw = &crc_div.hw },
15162306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0.clkr.hw },
15262306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
15362306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
15462306a36Sopenharmony_ci	{ .index = DT_GPLL0_OUT_MAIN, .fw_name = "gcc_gpu_gpll0_clk_src" },
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
15862306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
15962306a36Sopenharmony_ci	{ }
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
16362306a36Sopenharmony_ci	.cmd_rcgr = 0x1120,
16462306a36Sopenharmony_ci	.mnd_width = 0,
16562306a36Sopenharmony_ci	.hid_width = 5,
16662306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
16762306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
16862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16962306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
17062306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
17162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
17262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
17362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
17462306a36Sopenharmony_ci	},
17562306a36Sopenharmony_ci};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gx_gfx3d_clk_src[] = {
17862306a36Sopenharmony_ci	F(253000000, P_CRC_DIV, 1, 0, 0),
17962306a36Sopenharmony_ci	F(355000000, P_CRC_DIV, 1, 0, 0),
18062306a36Sopenharmony_ci	F(430000000, P_CRC_DIV, 1, 0, 0),
18162306a36Sopenharmony_ci	F(565000000, P_CRC_DIV, 1, 0, 0),
18262306a36Sopenharmony_ci	F(650000000, P_CRC_DIV, 1, 0, 0),
18362306a36Sopenharmony_ci	F(800000000, P_CRC_DIV, 1, 0, 0),
18462306a36Sopenharmony_ci	F(825000000, P_CRC_DIV, 1, 0, 0),
18562306a36Sopenharmony_ci	F(850000000, P_CRC_DIV, 1, 0, 0),
18662306a36Sopenharmony_ci	{ }
18762306a36Sopenharmony_ci};
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gx_gfx3d_clk_src = {
19062306a36Sopenharmony_ci	.cmd_rcgr = 0x101c,
19162306a36Sopenharmony_ci	.mnd_width = 0,
19262306a36Sopenharmony_ci	.hid_width = 5,
19362306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_1,
19462306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gx_gfx3d_clk_src,
19562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19662306a36Sopenharmony_ci		.name = "gpu_cc_gx_gfx3d_clk_src",
19762306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_1,
19862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
19962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
20062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
20162306a36Sopenharmony_ci	},
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_acd_ahb_clk = {
20562306a36Sopenharmony_ci	.halt_reg = 0x1168,
20662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
20762306a36Sopenharmony_ci	.clkr = {
20862306a36Sopenharmony_ci		.enable_reg = 0x1168,
20962306a36Sopenharmony_ci		.enable_mask = BIT(0),
21062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21162306a36Sopenharmony_ci			.name = "gpu_cc_acd_ahb_clk",
21262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
21362306a36Sopenharmony_ci		},
21462306a36Sopenharmony_ci	},
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_acd_cxo_clk = {
21862306a36Sopenharmony_ci	.halt_reg = 0x1164,
21962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
22062306a36Sopenharmony_ci	.clkr = {
22162306a36Sopenharmony_ci		.enable_reg = 0x1164,
22262306a36Sopenharmony_ci		.enable_mask = BIT(0),
22362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22462306a36Sopenharmony_ci			.name = "gpu_cc_acd_cxo_clk",
22562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
22662306a36Sopenharmony_ci		},
22762306a36Sopenharmony_ci	},
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
23162306a36Sopenharmony_ci	.halt_reg = 0x1078,
23262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
23362306a36Sopenharmony_ci	.clkr = {
23462306a36Sopenharmony_ci		.enable_reg = 0x1078,
23562306a36Sopenharmony_ci		.enable_mask = BIT(0),
23662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23762306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
23862306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
23962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
24062306a36Sopenharmony_ci		},
24162306a36Sopenharmony_ci	},
24262306a36Sopenharmony_ci};
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
24562306a36Sopenharmony_ci	.halt_reg = 0x107c,
24662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
24762306a36Sopenharmony_ci	.clkr = {
24862306a36Sopenharmony_ci		.enable_reg = 0x107c,
24962306a36Sopenharmony_ci		.enable_mask = BIT(0),
25062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25162306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
25262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
25362306a36Sopenharmony_ci		},
25462306a36Sopenharmony_ci	},
25562306a36Sopenharmony_ci};
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gfx3d_clk = {
25862306a36Sopenharmony_ci	.halt_reg = 0x10a4,
25962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
26062306a36Sopenharmony_ci	.clkr = {
26162306a36Sopenharmony_ci		.enable_reg = 0x10a4,
26262306a36Sopenharmony_ci		.enable_mask = BIT(0),
26362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26462306a36Sopenharmony_ci			.name = "gpu_cc_cx_gfx3d_clk",
26562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
26662306a36Sopenharmony_ci				&gpu_cc_gx_gfx3d_clk_src.clkr.hw,
26762306a36Sopenharmony_ci			},
26862306a36Sopenharmony_ci			.num_parents = 1,
26962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
27162306a36Sopenharmony_ci		},
27262306a36Sopenharmony_ci	},
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gfx3d_slv_clk = {
27662306a36Sopenharmony_ci	.halt_reg = 0x10a8,
27762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
27862306a36Sopenharmony_ci	.clkr = {
27962306a36Sopenharmony_ci		.enable_reg = 0x10a8,
28062306a36Sopenharmony_ci		.enable_mask = BIT(0),
28162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28262306a36Sopenharmony_ci			.name = "gpu_cc_cx_gfx3d_slv_clk",
28362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
28462306a36Sopenharmony_ci				&gpu_cc_gx_gfx3d_clk_src.clkr.hw,
28562306a36Sopenharmony_ci			},
28662306a36Sopenharmony_ci			.num_parents = 1,
28762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
28962306a36Sopenharmony_ci		},
29062306a36Sopenharmony_ci	},
29162306a36Sopenharmony_ci};
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
29462306a36Sopenharmony_ci	.halt_reg = 0x1098,
29562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
29662306a36Sopenharmony_ci	.clkr = {
29762306a36Sopenharmony_ci		.enable_reg = 0x1098,
29862306a36Sopenharmony_ci		.enable_mask = BIT(0),
29962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30062306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
30162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
30262306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
30362306a36Sopenharmony_ci			},
30462306a36Sopenharmony_ci			.num_parents = 1,
30562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
30662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
30762306a36Sopenharmony_ci		},
30862306a36Sopenharmony_ci	},
30962306a36Sopenharmony_ci};
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
31262306a36Sopenharmony_ci	.halt_reg = 0x108c,
31362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
31462306a36Sopenharmony_ci	.clkr = {
31562306a36Sopenharmony_ci		.enable_reg = 0x108c,
31662306a36Sopenharmony_ci		.enable_mask = BIT(0),
31762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31862306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
31962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
32062306a36Sopenharmony_ci		},
32162306a36Sopenharmony_ci	},
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
32562306a36Sopenharmony_ci	.halt_reg = 0x1004,
32662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
32762306a36Sopenharmony_ci	.clkr = {
32862306a36Sopenharmony_ci		.enable_reg = 0x1004,
32962306a36Sopenharmony_ci		.enable_mask = BIT(0),
33062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33162306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
33262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33362306a36Sopenharmony_ci		},
33462306a36Sopenharmony_ci	},
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
33862306a36Sopenharmony_ci	.halt_reg = 0x109c,
33962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
34062306a36Sopenharmony_ci	.clkr = {
34162306a36Sopenharmony_ci		.enable_reg = 0x109c,
34262306a36Sopenharmony_ci		.enable_mask = BIT(0),
34362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34462306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
34562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34662306a36Sopenharmony_ci		},
34762306a36Sopenharmony_ci	},
34862306a36Sopenharmony_ci};
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_cxo_clk = {
35162306a36Sopenharmony_ci	.halt_reg = 0x1060,
35262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
35362306a36Sopenharmony_ci	.clkr = {
35462306a36Sopenharmony_ci		.enable_reg = 0x1060,
35562306a36Sopenharmony_ci		.enable_mask = BIT(0),
35662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35762306a36Sopenharmony_ci			.name = "gpu_cc_gx_cxo_clk",
35862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
35962306a36Sopenharmony_ci		},
36062306a36Sopenharmony_ci	},
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gfx3d_clk = {
36462306a36Sopenharmony_ci	.halt_reg = 0x1054,
36562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
36662306a36Sopenharmony_ci	.clkr = {
36762306a36Sopenharmony_ci		.enable_reg = 0x1054,
36862306a36Sopenharmony_ci		.enable_mask = BIT(0),
36962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37062306a36Sopenharmony_ci			.name = "gpu_cc_gx_gfx3d_clk",
37162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
37262306a36Sopenharmony_ci				&gpu_cc_gx_gfx3d_clk_src.clkr.hw,
37362306a36Sopenharmony_ci			},
37462306a36Sopenharmony_ci			.num_parents = 1,
37562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
37762306a36Sopenharmony_ci		},
37862306a36Sopenharmony_ci	},
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = {
38262306a36Sopenharmony_ci	.halt_reg = 0x1064,
38362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
38462306a36Sopenharmony_ci	.clkr = {
38562306a36Sopenharmony_ci		.enable_reg = 0x1064,
38662306a36Sopenharmony_ci		.enable_mask = BIT(0),
38762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38862306a36Sopenharmony_ci			.name = "gpu_cc_gx_gmu_clk",
38962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
39062306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
39162306a36Sopenharmony_ci			},
39262306a36Sopenharmony_ci			.num_parents = 1,
39362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
39562306a36Sopenharmony_ci		},
39662306a36Sopenharmony_ci	},
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_vsense_clk = {
40062306a36Sopenharmony_ci	.halt_reg = 0x1058,
40162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
40262306a36Sopenharmony_ci	.clkr = {
40362306a36Sopenharmony_ci		.enable_reg = 0x1058,
40462306a36Sopenharmony_ci		.enable_mask = BIT(0),
40562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40662306a36Sopenharmony_ci			.name = "gpu_cc_gx_vsense_clk",
40762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40862306a36Sopenharmony_ci		},
40962306a36Sopenharmony_ci	},
41062306a36Sopenharmony_ci};
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = {
41362306a36Sopenharmony_ci	.gdscr = 0x106c,
41462306a36Sopenharmony_ci	.gds_hw_ctrl = 0x1540,
41562306a36Sopenharmony_ci	.pd = {
41662306a36Sopenharmony_ci		.name = "gpu_cx_gdsc",
41762306a36Sopenharmony_ci	},
41862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
41962306a36Sopenharmony_ci	.flags = VOTABLE,
42062306a36Sopenharmony_ci};
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = {
42362306a36Sopenharmony_ci	.gdscr = 0x100c,
42462306a36Sopenharmony_ci	.clamp_io_ctrl = 0x1508,
42562306a36Sopenharmony_ci	.pd = {
42662306a36Sopenharmony_ci		.name = "gpu_gx_gdsc",
42762306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
42862306a36Sopenharmony_ci	},
42962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
43062306a36Sopenharmony_ci	.flags = CLAMP_IO | POLL_CFG_GDSCR,
43162306a36Sopenharmony_ci};
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_cistatic struct clk_hw *gpu_cc_sm6350_hws[] = {
43462306a36Sopenharmony_ci	[GPU_CC_CRC_DIV] = &crc_div.hw,
43562306a36Sopenharmony_ci};
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm6350_clocks[] = {
43862306a36Sopenharmony_ci	[GPU_CC_ACD_AHB_CLK] = &gpu_cc_acd_ahb_clk.clkr,
43962306a36Sopenharmony_ci	[GPU_CC_ACD_CXO_CLK] = &gpu_cc_acd_cxo_clk.clkr,
44062306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
44162306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
44262306a36Sopenharmony_ci	[GPU_CC_CX_GFX3D_CLK] = &gpu_cc_cx_gfx3d_clk.clkr,
44362306a36Sopenharmony_ci	[GPU_CC_CX_GFX3D_SLV_CLK] = &gpu_cc_cx_gfx3d_slv_clk.clkr,
44462306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
44562306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
44662306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
44762306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
44862306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
44962306a36Sopenharmony_ci	[GPU_CC_GX_CXO_CLK] = &gpu_cc_gx_cxo_clk.clkr,
45062306a36Sopenharmony_ci	[GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr,
45162306a36Sopenharmony_ci	[GPU_CC_GX_GFX3D_CLK_SRC] = &gpu_cc_gx_gfx3d_clk_src.clkr,
45262306a36Sopenharmony_ci	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
45362306a36Sopenharmony_ci	[GPU_CC_GX_VSENSE_CLK] = &gpu_cc_gx_vsense_clk.clkr,
45462306a36Sopenharmony_ci	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
45562306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
45662306a36Sopenharmony_ci};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm6350_gdscs[] = {
45962306a36Sopenharmony_ci	[GPU_CX_GDSC] = &gpu_cx_gdsc,
46062306a36Sopenharmony_ci	[GPU_GX_GDSC] = &gpu_gx_gdsc,
46162306a36Sopenharmony_ci};
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm6350_regmap_config = {
46462306a36Sopenharmony_ci	.reg_bits = 32,
46562306a36Sopenharmony_ci	.reg_stride = 4,
46662306a36Sopenharmony_ci	.val_bits = 32,
46762306a36Sopenharmony_ci	.max_register = 0x8008,
46862306a36Sopenharmony_ci	.fast_io = true,
46962306a36Sopenharmony_ci};
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm6350_desc = {
47262306a36Sopenharmony_ci	.config = &gpu_cc_sm6350_regmap_config,
47362306a36Sopenharmony_ci	.clk_hws = gpu_cc_sm6350_hws,
47462306a36Sopenharmony_ci	.num_clk_hws = ARRAY_SIZE(gpu_cc_sm6350_hws),
47562306a36Sopenharmony_ci	.clks = gpu_cc_sm6350_clocks,
47662306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sm6350_clocks),
47762306a36Sopenharmony_ci	.gdscs = gpu_cc_sm6350_gdscs,
47862306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sm6350_gdscs),
47962306a36Sopenharmony_ci};
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm6350_match_table[] = {
48262306a36Sopenharmony_ci	{ .compatible = "qcom,sm6350-gpucc" },
48362306a36Sopenharmony_ci	{ }
48462306a36Sopenharmony_ci};
48562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm6350_match_table);
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cistatic int gpu_cc_sm6350_probe(struct platform_device *pdev)
48862306a36Sopenharmony_ci{
48962306a36Sopenharmony_ci	struct regmap *regmap;
49062306a36Sopenharmony_ci	unsigned int value, mask;
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sm6350_desc);
49362306a36Sopenharmony_ci	if (IS_ERR(regmap))
49462306a36Sopenharmony_ci		return PTR_ERR(regmap);
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	clk_fabia_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
49762306a36Sopenharmony_ci	clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	/* Configure gpu_cc_cx_gmu_clk with recommended wakeup/sleep settings */
50062306a36Sopenharmony_ci	mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
50162306a36Sopenharmony_ci	mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
50262306a36Sopenharmony_ci	value = 0xF << CX_GMU_CBCR_WAKE_SHIFT | 0xF << CX_GMU_CBCR_SLEEP_SHIFT;
50362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1098, mask, value);
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sm6350_desc, regmap);
50662306a36Sopenharmony_ci}
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm6350_driver = {
50962306a36Sopenharmony_ci	.probe = gpu_cc_sm6350_probe,
51062306a36Sopenharmony_ci	.driver = {
51162306a36Sopenharmony_ci		.name = "sm6350-gpucc",
51262306a36Sopenharmony_ci		.of_match_table = gpu_cc_sm6350_match_table,
51362306a36Sopenharmony_ci	},
51462306a36Sopenharmony_ci};
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic int __init gpu_cc_sm6350_init(void)
51762306a36Sopenharmony_ci{
51862306a36Sopenharmony_ci	return platform_driver_register(&gpu_cc_sm6350_driver);
51962306a36Sopenharmony_ci}
52062306a36Sopenharmony_cicore_initcall(gpu_cc_sm6350_init);
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_cistatic void __exit gpu_cc_sm6350_exit(void)
52362306a36Sopenharmony_ci{
52462306a36Sopenharmony_ci	platform_driver_unregister(&gpu_cc_sm6350_driver);
52562306a36Sopenharmony_ci}
52662306a36Sopenharmony_cimodule_exit(gpu_cc_sm6350_exit);
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC LAGOON Driver");
52962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
530