162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Limited 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/regmap.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6125-gpucc.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1662306a36Sopenharmony_ci#include "clk-branch.h" 1762306a36Sopenharmony_ci#include "clk-rcg.h" 1862306a36Sopenharmony_ci#include "clk-regmap.h" 1962306a36Sopenharmony_ci#include "clk-regmap-divider.h" 2062306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2162306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h" 2262306a36Sopenharmony_ci#include "gdsc.h" 2362306a36Sopenharmony_ci#include "reset.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci DT_BI_TCXO, 2762306a36Sopenharmony_ci DT_GCC_GPU_GPLL0_CLK_SRC, 2862306a36Sopenharmony_ci}; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cienum { 3162306a36Sopenharmony_ci P_BI_TCXO, 3262306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 3362306a36Sopenharmony_ci P_GPU_CC_PLL0_2X_CLK, 3462306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_AUX2, 3562306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_AUX, 3662306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_AUX2, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic struct pll_vco gpu_cc_pll_vco[] = { 4062306a36Sopenharmony_ci { 1000000000, 2000000000, 0 }, 4162306a36Sopenharmony_ci { 500000000, 1000000000, 2 }, 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci/* 1020MHz configuration */ 4562306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_pll0_config = { 4662306a36Sopenharmony_ci .l = 0x35, 4762306a36Sopenharmony_ci .config_ctl_val = 0x4001055b, 4862306a36Sopenharmony_ci .alpha_hi = 0x20, 4962306a36Sopenharmony_ci .alpha = 0x00, 5062306a36Sopenharmony_ci .alpha_en_mask = BIT(24), 5162306a36Sopenharmony_ci .vco_val = 0x0 << 20, 5262306a36Sopenharmony_ci .vco_mask = 0x3 << 20, 5362306a36Sopenharmony_ci .aux2_output_mask = BIT(2), 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci/* 930MHz configuration */ 5762306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_pll1_config = { 5862306a36Sopenharmony_ci .l = 0x30, 5962306a36Sopenharmony_ci .config_ctl_val = 0x4001055b, 6062306a36Sopenharmony_ci .alpha_hi = 0x70, 6162306a36Sopenharmony_ci .alpha = 0x00, 6262306a36Sopenharmony_ci .alpha_en_mask = BIT(24), 6362306a36Sopenharmony_ci .vco_val = 0x2 << 20, 6462306a36Sopenharmony_ci .vco_mask = 0x3 << 20, 6562306a36Sopenharmony_ci .aux2_output_mask = BIT(2), 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0_out_aux2 = { 6962306a36Sopenharmony_ci .offset = 0x0, 7062306a36Sopenharmony_ci .vco_table = gpu_cc_pll_vco, 7162306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(gpu_cc_pll_vco), 7262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 7362306a36Sopenharmony_ci .flags = SUPPORTS_DYNAMIC_UPDATE, 7462306a36Sopenharmony_ci .clkr = { 7562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7662306a36Sopenharmony_ci .name = "gpu_cc_pll0_out_aux2", 7762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 7862306a36Sopenharmony_ci .index = DT_BI_TCXO, 7962306a36Sopenharmony_ci }, 8062306a36Sopenharmony_ci .num_parents = 1, 8162306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 8262306a36Sopenharmony_ci }, 8362306a36Sopenharmony_ci }, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1_out_aux2 = { 8762306a36Sopenharmony_ci .offset = 0x100, 8862306a36Sopenharmony_ci .vco_table = gpu_cc_pll_vco, 8962306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(gpu_cc_pll_vco), 9062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 9162306a36Sopenharmony_ci .flags = SUPPORTS_DYNAMIC_UPDATE, 9262306a36Sopenharmony_ci .clkr = { 9362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9462306a36Sopenharmony_ci .name = "gpu_cc_pll1_out_aux2", 9562306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 9662306a36Sopenharmony_ci .index = DT_BI_TCXO, 9762306a36Sopenharmony_ci }, 9862306a36Sopenharmony_ci .num_parents = 1, 9962306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 10062306a36Sopenharmony_ci }, 10162306a36Sopenharmony_ci }, 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = { 10562306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 10662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 10762306a36Sopenharmony_ci}; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = { 11062306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 11162306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_CLK_SRC }, 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = { 11562306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 11662306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_AUX2, 2 }, 11762306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_AUX2, 4 }, 11862306a36Sopenharmony_ci}; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = { 12162306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 12262306a36Sopenharmony_ci { .hw = &gpu_cc_pll0_out_aux2.clkr.hw }, 12362306a36Sopenharmony_ci { .hw = &gpu_cc_pll1_out_aux2.clkr.hw }, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = { 12762306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 12862306a36Sopenharmony_ci { } 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = { 13262306a36Sopenharmony_ci .cmd_rcgr = 0x1120, 13362306a36Sopenharmony_ci .mnd_width = 0, 13462306a36Sopenharmony_ci .hid_width = 5, 13562306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_0, 13662306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_gmu_clk_src, 13762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 13862306a36Sopenharmony_ci .name = "gpu_cc_gmu_clk_src", 13962306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_0, 14062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0), 14162306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 14262306a36Sopenharmony_ci }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gx_gfx3d_clk_src[] = { 14662306a36Sopenharmony_ci F(320000000, P_GPU_CC_PLL1_OUT_AUX2, 2, 0, 0), 14762306a36Sopenharmony_ci F(465000000, P_GPU_CC_PLL1_OUT_AUX2, 2, 0, 0), 14862306a36Sopenharmony_ci F(600000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0), 14962306a36Sopenharmony_ci F(745000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0), 15062306a36Sopenharmony_ci F(820000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0), 15162306a36Sopenharmony_ci F(900000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0), 15262306a36Sopenharmony_ci F(950000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0), 15362306a36Sopenharmony_ci { } 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gx_gfx3d_clk_src = { 15762306a36Sopenharmony_ci .cmd_rcgr = 0x101c, 15862306a36Sopenharmony_ci .mnd_width = 0, 15962306a36Sopenharmony_ci .hid_width = 5, 16062306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_1, 16162306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_gx_gfx3d_clk_src, 16262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 16362306a36Sopenharmony_ci .name = "gpu_cc_gx_gfx3d_clk_src", 16462306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_1, 16562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1), 16662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE, 16762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 16862306a36Sopenharmony_ci }, 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = { 17262306a36Sopenharmony_ci .halt_reg = 0x107c, 17362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 17462306a36Sopenharmony_ci .clkr = { 17562306a36Sopenharmony_ci .enable_reg = 0x107c, 17662306a36Sopenharmony_ci .enable_mask = BIT(0), 17762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17862306a36Sopenharmony_ci .name = "gpu_cc_crc_ahb_clk", 17962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 18062306a36Sopenharmony_ci }, 18162306a36Sopenharmony_ci }, 18262306a36Sopenharmony_ci}; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_apb_clk = { 18562306a36Sopenharmony_ci .halt_reg = 0x1088, 18662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 18762306a36Sopenharmony_ci .clkr = { 18862306a36Sopenharmony_ci .enable_reg = 0x1088, 18962306a36Sopenharmony_ci .enable_mask = BIT(0), 19062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 19162306a36Sopenharmony_ci .name = "gpu_cc_cx_apb_clk", 19262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 19362306a36Sopenharmony_ci }, 19462306a36Sopenharmony_ci }, 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gfx3d_clk = { 19862306a36Sopenharmony_ci .halt_reg = 0x1054, 19962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 20062306a36Sopenharmony_ci .clkr = { 20162306a36Sopenharmony_ci .enable_reg = 0x1054, 20262306a36Sopenharmony_ci .enable_mask = BIT(0), 20362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20462306a36Sopenharmony_ci .name = "gpu_cc_gx_gfx3d_clk", 20562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 20662306a36Sopenharmony_ci &gpu_cc_gx_gfx3d_clk_src.clkr.hw, 20762306a36Sopenharmony_ci }, 20862306a36Sopenharmony_ci .num_parents = 1, 20962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 21162306a36Sopenharmony_ci }, 21262306a36Sopenharmony_ci }, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gfx3d_clk = { 21662306a36Sopenharmony_ci .halt_reg = 0x10a4, 21762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 21862306a36Sopenharmony_ci .clkr = { 21962306a36Sopenharmony_ci .enable_reg = 0x10a4, 22062306a36Sopenharmony_ci .enable_mask = BIT(0), 22162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22262306a36Sopenharmony_ci .name = "gpu_cc_cx_gfx3d_clk", 22362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 22462306a36Sopenharmony_ci &gpu_cc_gx_gfx3d_clk.clkr.hw, 22562306a36Sopenharmony_ci }, 22662306a36Sopenharmony_ci .num_parents = 1, 22762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 22962306a36Sopenharmony_ci }, 23062306a36Sopenharmony_ci }, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = { 23462306a36Sopenharmony_ci .halt_reg = 0x1098, 23562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 23662306a36Sopenharmony_ci .clkr = { 23762306a36Sopenharmony_ci .enable_reg = 0x1098, 23862306a36Sopenharmony_ci .enable_mask = BIT(0), 23962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24062306a36Sopenharmony_ci .name = "gpu_cc_cx_gmu_clk", 24162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 24262306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 24362306a36Sopenharmony_ci }, 24462306a36Sopenharmony_ci .num_parents = 1, 24562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 24662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 24762306a36Sopenharmony_ci }, 24862306a36Sopenharmony_ci }, 24962306a36Sopenharmony_ci}; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = { 25262306a36Sopenharmony_ci .halt_reg = 0x108c, 25362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 25462306a36Sopenharmony_ci .clkr = { 25562306a36Sopenharmony_ci .enable_reg = 0x108c, 25662306a36Sopenharmony_ci .enable_mask = BIT(0), 25762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25862306a36Sopenharmony_ci .name = "gpu_cc_cx_snoc_dvm_clk", 25962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 26062306a36Sopenharmony_ci }, 26162306a36Sopenharmony_ci }, 26262306a36Sopenharmony_ci}; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = { 26562306a36Sopenharmony_ci .halt_reg = 0x1004, 26662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 26762306a36Sopenharmony_ci .clkr = { 26862306a36Sopenharmony_ci .enable_reg = 0x1004, 26962306a36Sopenharmony_ci .enable_mask = BIT(0), 27062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27162306a36Sopenharmony_ci .name = "gpu_cc_cxo_aon_clk", 27262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 27362306a36Sopenharmony_ci }, 27462306a36Sopenharmony_ci }, 27562306a36Sopenharmony_ci}; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = { 27862306a36Sopenharmony_ci .halt_reg = 0x109c, 27962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 28062306a36Sopenharmony_ci .clkr = { 28162306a36Sopenharmony_ci .enable_reg = 0x109c, 28262306a36Sopenharmony_ci .enable_mask = BIT(0), 28362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28462306a36Sopenharmony_ci .name = "gpu_cc_cxo_clk", 28562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 28662306a36Sopenharmony_ci }, 28762306a36Sopenharmony_ci }, 28862306a36Sopenharmony_ci}; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = { 29162306a36Sopenharmony_ci .halt_reg = 0x1090, 29262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 29362306a36Sopenharmony_ci .clkr = { 29462306a36Sopenharmony_ci .enable_reg = 0x1090, 29562306a36Sopenharmony_ci .enable_mask = BIT(0), 29662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 29762306a36Sopenharmony_ci .name = "gpu_cc_sleep_clk", 29862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 29962306a36Sopenharmony_ci }, 30062306a36Sopenharmony_ci }, 30162306a36Sopenharmony_ci}; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = { 30462306a36Sopenharmony_ci .halt_reg = 0x1078, 30562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 30662306a36Sopenharmony_ci .clkr = { 30762306a36Sopenharmony_ci .enable_reg = 0x1078, 30862306a36Sopenharmony_ci .enable_mask = BIT(0), 30962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31062306a36Sopenharmony_ci .name = "gpu_cc_ahb_clk", 31162306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 31262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 31362306a36Sopenharmony_ci }, 31462306a36Sopenharmony_ci }, 31562306a36Sopenharmony_ci}; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = { 31862306a36Sopenharmony_ci .halt_reg = 0x5000, 31962306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 32062306a36Sopenharmony_ci .clkr = { 32162306a36Sopenharmony_ci .enable_reg = 0x5000, 32262306a36Sopenharmony_ci .enable_mask = BIT(0), 32362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 32462306a36Sopenharmony_ci .name = "gpu_cc_hlos1_vote_gpu_smmu_clk", 32562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 32662306a36Sopenharmony_ci }, 32762306a36Sopenharmony_ci }, 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = { 33162306a36Sopenharmony_ci .gdscr = 0x106c, 33262306a36Sopenharmony_ci .gds_hw_ctrl = 0x1540, 33362306a36Sopenharmony_ci .pd = { 33462306a36Sopenharmony_ci .name = "gpu_cx_gdsc", 33562306a36Sopenharmony_ci }, 33662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 33762306a36Sopenharmony_ci .flags = VOTABLE, 33862306a36Sopenharmony_ci}; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = { 34162306a36Sopenharmony_ci .gdscr = 0x100c, 34262306a36Sopenharmony_ci .pd = { 34362306a36Sopenharmony_ci .name = "gpu_gx_gdsc", 34462306a36Sopenharmony_ci }, 34562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 34662306a36Sopenharmony_ci .flags = VOTABLE, 34762306a36Sopenharmony_ci}; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm6125_clocks[] = { 35062306a36Sopenharmony_ci [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr, 35162306a36Sopenharmony_ci [GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr, 35262306a36Sopenharmony_ci [GPU_CC_CX_GFX3D_CLK] = &gpu_cc_cx_gfx3d_clk.clkr, 35362306a36Sopenharmony_ci [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr, 35462306a36Sopenharmony_ci [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr, 35562306a36Sopenharmony_ci [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr, 35662306a36Sopenharmony_ci [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr, 35762306a36Sopenharmony_ci [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr, 35862306a36Sopenharmony_ci [GPU_CC_PLL0_OUT_AUX2] = &gpu_cc_pll0_out_aux2.clkr, 35962306a36Sopenharmony_ci [GPU_CC_PLL1_OUT_AUX2] = &gpu_cc_pll1_out_aux2.clkr, 36062306a36Sopenharmony_ci [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr, 36162306a36Sopenharmony_ci [GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr, 36262306a36Sopenharmony_ci [GPU_CC_GX_GFX3D_CLK_SRC] = &gpu_cc_gx_gfx3d_clk_src.clkr, 36362306a36Sopenharmony_ci [GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr, 36462306a36Sopenharmony_ci [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr, 36562306a36Sopenharmony_ci}; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_cistatic struct gdsc *gpucc_sm6125_gdscs[] = { 36862306a36Sopenharmony_ci [GPU_CX_GDSC] = &gpu_cx_gdsc, 36962306a36Sopenharmony_ci [GPU_GX_GDSC] = &gpu_gx_gdsc, 37062306a36Sopenharmony_ci}; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm6125_regmap_config = { 37362306a36Sopenharmony_ci .reg_bits = 32, 37462306a36Sopenharmony_ci .reg_stride = 4, 37562306a36Sopenharmony_ci .val_bits = 32, 37662306a36Sopenharmony_ci .max_register = 0x9000, 37762306a36Sopenharmony_ci .fast_io = true, 37862306a36Sopenharmony_ci}; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm6125_desc = { 38162306a36Sopenharmony_ci .config = &gpu_cc_sm6125_regmap_config, 38262306a36Sopenharmony_ci .clks = gpu_cc_sm6125_clocks, 38362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gpu_cc_sm6125_clocks), 38462306a36Sopenharmony_ci .gdscs = gpucc_sm6125_gdscs, 38562306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gpucc_sm6125_gdscs), 38662306a36Sopenharmony_ci}; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm6125_match_table[] = { 38962306a36Sopenharmony_ci { .compatible = "qcom,sm6125-gpucc" }, 39062306a36Sopenharmony_ci { } 39162306a36Sopenharmony_ci}; 39262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm6125_match_table); 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic int gpu_cc_sm6125_probe(struct platform_device *pdev) 39562306a36Sopenharmony_ci{ 39662306a36Sopenharmony_ci struct regmap *regmap; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gpu_cc_sm6125_desc); 39962306a36Sopenharmony_ci if (IS_ERR(regmap)) 40062306a36Sopenharmony_ci return PTR_ERR(regmap); 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci clk_alpha_pll_configure(&gpu_cc_pll0_out_aux2, regmap, &gpu_pll0_config); 40362306a36Sopenharmony_ci clk_alpha_pll_configure(&gpu_cc_pll1_out_aux2, regmap, &gpu_pll1_config); 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci /* Set recommended WAKEUP/SLEEP settings for the gpu_cc_cx_gmu_clk */ 40662306a36Sopenharmony_ci qcom_branch_set_wakeup(regmap, gpu_cc_cx_gmu_clk, 0xf); 40762306a36Sopenharmony_ci qcom_branch_set_sleep(regmap, gpu_cc_cx_gmu_clk, 0xf); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci qcom_branch_set_force_mem_core(regmap, gpu_cc_gx_gfx3d_clk, true); 41062306a36Sopenharmony_ci qcom_branch_set_force_periph_on(regmap, gpu_cc_gx_gfx3d_clk, true); 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gpu_cc_sm6125_desc, regmap); 41362306a36Sopenharmony_ci} 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm6125_driver = { 41662306a36Sopenharmony_ci .probe = gpu_cc_sm6125_probe, 41762306a36Sopenharmony_ci .driver = { 41862306a36Sopenharmony_ci .name = "gpucc-sm6125", 41962306a36Sopenharmony_ci .of_match_table = gpu_cc_sm6125_match_table, 42062306a36Sopenharmony_ci }, 42162306a36Sopenharmony_ci}; 42262306a36Sopenharmony_cimodule_platform_driver(gpu_cc_sm6125_driver); 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPUCC SM6125 Driver"); 42562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 426