162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Limited
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6115-gpucc.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1662306a36Sopenharmony_ci#include "clk-branch.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2062306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2162306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h"
2262306a36Sopenharmony_ci#include "gdsc.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	DT_BI_TCXO,
2762306a36Sopenharmony_ci	DT_GCC_GPU_GPLL0_CLK_SRC,
2862306a36Sopenharmony_ci	DT_GCC_GPU_GPLL0_DIV_CLK_SRC,
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cienum {
3262306a36Sopenharmony_ci	P_BI_TCXO,
3362306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3462306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3562306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_AUX2,
3662306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_MAIN,
3762306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_AUX,
3862306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic struct pll_vco default_vco[] = {
4262306a36Sopenharmony_ci	{ 1000000000, 2000000000, 0 },
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic struct pll_vco pll1_vco[] = {
4662306a36Sopenharmony_ci	{ 500000000, 1000000000, 2 },
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll0_config = {
5062306a36Sopenharmony_ci	.l = 0x3e,
5162306a36Sopenharmony_ci	.alpha = 0,
5262306a36Sopenharmony_ci	.alpha_hi = 0x80,
5362306a36Sopenharmony_ci	.vco_val = 0x0 << 20,
5462306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
5562306a36Sopenharmony_ci	.alpha_en_mask = BIT(24),
5662306a36Sopenharmony_ci	.main_output_mask = BIT(0),
5762306a36Sopenharmony_ci	.aux_output_mask = BIT(1),
5862306a36Sopenharmony_ci	.aux2_output_mask = BIT(2),
5962306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
6062306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x1,
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* 1200MHz configuration */
6462306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = {
6562306a36Sopenharmony_ci	.offset = 0x0,
6662306a36Sopenharmony_ci	.vco_table = default_vco,
6762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
6862306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
6962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
7062306a36Sopenharmony_ci	.clkr = {
7162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
7262306a36Sopenharmony_ci			.name = "gpu_cc_pll0",
7362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
7462306a36Sopenharmony_ci				.index = DT_BI_TCXO,
7562306a36Sopenharmony_ci			},
7662306a36Sopenharmony_ci			.num_parents = 1,
7762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
7862306a36Sopenharmony_ci		},
7962306a36Sopenharmony_ci	},
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpu_cc_pll0_out_aux2[] = {
8362306a36Sopenharmony_ci	{ 0x0, 1 },
8462306a36Sopenharmony_ci	{ }
8562306a36Sopenharmony_ci};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpu_cc_pll0_out_aux2 = {
8862306a36Sopenharmony_ci	.offset = 0x0,
8962306a36Sopenharmony_ci	.post_div_shift = 8,
9062306a36Sopenharmony_ci	.post_div_table = post_div_table_gpu_cc_pll0_out_aux2,
9162306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpu_cc_pll0_out_aux2),
9262306a36Sopenharmony_ci	.width = 4,
9362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
9462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9562306a36Sopenharmony_ci		.name = "gpu_cc_pll0_out_aux2",
9662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
9762306a36Sopenharmony_ci			&gpu_cc_pll0.clkr.hw,
9862306a36Sopenharmony_ci		},
9962306a36Sopenharmony_ci		.num_parents = 1,
10062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
10162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
10262306a36Sopenharmony_ci	},
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* 640MHz configuration */
10662306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = {
10762306a36Sopenharmony_ci	.l = 0x21,
10862306a36Sopenharmony_ci	.alpha = 0x55555555,
10962306a36Sopenharmony_ci	.alpha_hi = 0x55,
11062306a36Sopenharmony_ci	.alpha_en_mask = BIT(24),
11162306a36Sopenharmony_ci	.vco_val = 0x2 << 20,
11262306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
11362306a36Sopenharmony_ci	.main_output_mask = BIT(0),
11462306a36Sopenharmony_ci	.aux_output_mask = BIT(1),
11562306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
11662306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x1,
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
12062306a36Sopenharmony_ci	.offset = 0x100,
12162306a36Sopenharmony_ci	.vco_table = pll1_vco,
12262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(pll1_vco),
12362306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
12462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
12562306a36Sopenharmony_ci	.clkr = {
12662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12762306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
12862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
12962306a36Sopenharmony_ci				.index = DT_BI_TCXO,
13062306a36Sopenharmony_ci			},
13162306a36Sopenharmony_ci			.num_parents = 1,
13262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
13362306a36Sopenharmony_ci		},
13462306a36Sopenharmony_ci	},
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpu_cc_pll1_out_aux[] = {
13862306a36Sopenharmony_ci	{ 0x0, 1 },
13962306a36Sopenharmony_ci	{ }
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpu_cc_pll1_out_aux = {
14362306a36Sopenharmony_ci	.offset = 0x100,
14462306a36Sopenharmony_ci	.post_div_shift = 15,
14562306a36Sopenharmony_ci	.post_div_table = post_div_table_gpu_cc_pll1_out_aux,
14662306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpu_cc_pll1_out_aux),
14762306a36Sopenharmony_ci	.width = 3,
14862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
14962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15062306a36Sopenharmony_ci		.name = "gpu_cc_pll1_out_aux",
15162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
15262306a36Sopenharmony_ci			&gpu_cc_pll1.clkr.hw,
15362306a36Sopenharmony_ci		},
15462306a36Sopenharmony_ci		.num_parents = 1,
15562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
15662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
15762306a36Sopenharmony_ci	},
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
16162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
16262306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
16362306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
16462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
16562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
16962306a36Sopenharmony_ci	{ .index = P_BI_TCXO },
17062306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0.clkr.hw },
17162306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
17262306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_CLK_SRC },
17362306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC },
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = {
17762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
17862306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_AUX2, 2 },
17962306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_AUX, 3 },
18062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
18162306a36Sopenharmony_ci};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = {
18462306a36Sopenharmony_ci	{ .index = P_BI_TCXO },
18562306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0_out_aux2.clkr.hw },
18662306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1_out_aux.clkr.hw },
18762306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_CLK_SRC },
18862306a36Sopenharmony_ci};
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
19162306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
19262306a36Sopenharmony_ci	{ }
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
19662306a36Sopenharmony_ci	.cmd_rcgr = 0x1120,
19762306a36Sopenharmony_ci	.mnd_width = 0,
19862306a36Sopenharmony_ci	.hid_width = 5,
19962306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
20062306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
20162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20262306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
20362306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
20462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
20562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
20662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
20762306a36Sopenharmony_ci	},
20862306a36Sopenharmony_ci};
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gx_gfx3d_clk_src[] = {
21162306a36Sopenharmony_ci	F(320000000, P_GPU_CC_PLL1_OUT_AUX, 2, 0, 0),
21262306a36Sopenharmony_ci	F(465000000, P_GPU_CC_PLL1_OUT_AUX, 2, 0, 0),
21362306a36Sopenharmony_ci	F(600000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0),
21462306a36Sopenharmony_ci	F(745000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0),
21562306a36Sopenharmony_ci	F(820000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0),
21662306a36Sopenharmony_ci	F(900000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0),
21762306a36Sopenharmony_ci	F(950000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0),
21862306a36Sopenharmony_ci	F(980000000, P_GPU_CC_PLL0_OUT_AUX2, 2, 0, 0),
21962306a36Sopenharmony_ci	{ }
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gx_gfx3d_clk_src = {
22362306a36Sopenharmony_ci	.cmd_rcgr = 0x101c,
22462306a36Sopenharmony_ci	.mnd_width = 0,
22562306a36Sopenharmony_ci	.hid_width = 5,
22662306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_1,
22762306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gx_gfx3d_clk_src,
22862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22962306a36Sopenharmony_ci		.name = "gpu_cc_gx_gfx3d_clk_src",
23062306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_1,
23162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
23262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
23362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
23462306a36Sopenharmony_ci	},
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
23862306a36Sopenharmony_ci	.halt_reg = 0x1078,
23962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
24062306a36Sopenharmony_ci	.clkr = {
24162306a36Sopenharmony_ci		.enable_reg = 0x1078,
24262306a36Sopenharmony_ci		.enable_mask = BIT(0),
24362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24462306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
24562306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
24662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
24762306a36Sopenharmony_ci		},
24862306a36Sopenharmony_ci	},
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
25262306a36Sopenharmony_ci	.halt_reg = 0x107c,
25362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
25462306a36Sopenharmony_ci	.clkr = {
25562306a36Sopenharmony_ci		.enable_reg = 0x107c,
25662306a36Sopenharmony_ci		.enable_mask = BIT(0),
25762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25862306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
25962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
26062306a36Sopenharmony_ci		},
26162306a36Sopenharmony_ci	},
26262306a36Sopenharmony_ci};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gfx3d_clk = {
26562306a36Sopenharmony_ci	.halt_reg = 0x10a4,
26662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
26762306a36Sopenharmony_ci	.clkr = {
26862306a36Sopenharmony_ci		.enable_reg = 0x10a4,
26962306a36Sopenharmony_ci		.enable_mask = BIT(0),
27062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27162306a36Sopenharmony_ci			.name = "gpu_cc_cx_gfx3d_clk",
27262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27362306a36Sopenharmony_ci				.hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw,
27462306a36Sopenharmony_ci			},
27562306a36Sopenharmony_ci			.num_parents = 1,
27662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
27862306a36Sopenharmony_ci		},
27962306a36Sopenharmony_ci	},
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
28362306a36Sopenharmony_ci	.halt_reg = 0x1098,
28462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
28562306a36Sopenharmony_ci	.clkr = {
28662306a36Sopenharmony_ci		.enable_reg = 0x1098,
28762306a36Sopenharmony_ci		.enable_mask = BIT(0),
28862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28962306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
29062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29162306a36Sopenharmony_ci				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
29262306a36Sopenharmony_ci			},
29362306a36Sopenharmony_ci			.num_parents = 1,
29462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
29662306a36Sopenharmony_ci		},
29762306a36Sopenharmony_ci	},
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
30162306a36Sopenharmony_ci	.halt_reg = 0x108c,
30262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
30362306a36Sopenharmony_ci	.clkr = {
30462306a36Sopenharmony_ci		.enable_reg = 0x108c,
30562306a36Sopenharmony_ci		.enable_mask = BIT(0),
30662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30762306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
30862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
30962306a36Sopenharmony_ci		},
31062306a36Sopenharmony_ci	},
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
31462306a36Sopenharmony_ci	.halt_reg = 0x1004,
31562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
31662306a36Sopenharmony_ci	.clkr = {
31762306a36Sopenharmony_ci		.enable_reg = 0x1004,
31862306a36Sopenharmony_ci		.enable_mask = BIT(0),
31962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32062306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
32162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
32262306a36Sopenharmony_ci		},
32362306a36Sopenharmony_ci	},
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
32762306a36Sopenharmony_ci	.halt_reg = 0x109c,
32862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32962306a36Sopenharmony_ci	.clkr = {
33062306a36Sopenharmony_ci		.enable_reg = 0x109c,
33162306a36Sopenharmony_ci		.enable_mask = BIT(0),
33262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33362306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
33462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33562306a36Sopenharmony_ci		},
33662306a36Sopenharmony_ci	},
33762306a36Sopenharmony_ci};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_cxo_clk = {
34062306a36Sopenharmony_ci	.halt_reg = 0x1060,
34162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
34262306a36Sopenharmony_ci	.clkr = {
34362306a36Sopenharmony_ci		.enable_reg = 0x1060,
34462306a36Sopenharmony_ci		.enable_mask = BIT(0),
34562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34662306a36Sopenharmony_ci			.name = "gpu_cc_gx_cxo_clk",
34762306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
34862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34962306a36Sopenharmony_ci		},
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gfx3d_clk = {
35462306a36Sopenharmony_ci	.halt_reg = 0x1054,
35562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
35662306a36Sopenharmony_ci	.clkr = {
35762306a36Sopenharmony_ci		.enable_reg = 0x1054,
35862306a36Sopenharmony_ci		.enable_mask = BIT(0),
35962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36062306a36Sopenharmony_ci			.name = "gpu_cc_gx_gfx3d_clk",
36162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
36262306a36Sopenharmony_ci				.hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw,
36362306a36Sopenharmony_ci			},
36462306a36Sopenharmony_ci			.num_parents = 1,
36562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
36762306a36Sopenharmony_ci		},
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = {
37262306a36Sopenharmony_ci	.halt_reg = 0x1090,
37362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
37462306a36Sopenharmony_ci	.clkr = {
37562306a36Sopenharmony_ci		.enable_reg = 0x1090,
37662306a36Sopenharmony_ci		.enable_mask = BIT(0),
37762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37862306a36Sopenharmony_ci			.name = "gpu_cc_sleep_clk",
37962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
38062306a36Sopenharmony_ci		},
38162306a36Sopenharmony_ci	},
38262306a36Sopenharmony_ci};
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
38562306a36Sopenharmony_ci	.halt_reg = 0x5000,
38662306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
38762306a36Sopenharmony_ci	.clkr = {
38862306a36Sopenharmony_ci		.enable_reg = 0x5000,
38962306a36Sopenharmony_ci		.enable_mask = BIT(0),
39062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39162306a36Sopenharmony_ci			 .name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
39262306a36Sopenharmony_ci			 .ops = &clk_branch2_ops,
39362306a36Sopenharmony_ci		},
39462306a36Sopenharmony_ci	},
39562306a36Sopenharmony_ci};
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = {
39862306a36Sopenharmony_ci	.gdscr = 0x106c,
39962306a36Sopenharmony_ci	.gds_hw_ctrl = 0x1540,
40062306a36Sopenharmony_ci	.pd = {
40162306a36Sopenharmony_ci		.name = "gpu_cx_gdsc",
40262306a36Sopenharmony_ci	},
40362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
40462306a36Sopenharmony_ci	.flags = VOTABLE,
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = {
40862306a36Sopenharmony_ci	.gdscr = 0x100c,
40962306a36Sopenharmony_ci	.clamp_io_ctrl = 0x1508,
41062306a36Sopenharmony_ci	.resets = (unsigned int []){ GPU_GX_BCR },
41162306a36Sopenharmony_ci	.reset_count = 1,
41262306a36Sopenharmony_ci	.pd = {
41362306a36Sopenharmony_ci		.name = "gpu_gx_gdsc",
41462306a36Sopenharmony_ci	},
41562306a36Sopenharmony_ci	.parent = &gpu_cx_gdsc.pd,
41662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
41762306a36Sopenharmony_ci	.flags = CLAMP_IO | SW_RESET | VOTABLE,
41862306a36Sopenharmony_ci};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sm6115_clocks[] = {
42162306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
42262306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
42362306a36Sopenharmony_ci	[GPU_CC_CX_GFX3D_CLK] = &gpu_cc_cx_gfx3d_clk.clkr,
42462306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
42562306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
42662306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
42762306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
42862306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
42962306a36Sopenharmony_ci	[GPU_CC_GX_CXO_CLK] = &gpu_cc_gx_cxo_clk.clkr,
43062306a36Sopenharmony_ci	[GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr,
43162306a36Sopenharmony_ci	[GPU_CC_GX_GFX3D_CLK_SRC] = &gpu_cc_gx_gfx3d_clk_src.clkr,
43262306a36Sopenharmony_ci	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
43362306a36Sopenharmony_ci	[GPU_CC_PLL0_OUT_AUX2] = &gpu_cc_pll0_out_aux2.clkr,
43462306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
43562306a36Sopenharmony_ci	[GPU_CC_PLL1_OUT_AUX] = &gpu_cc_pll1_out_aux.clkr,
43662306a36Sopenharmony_ci	[GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
43762306a36Sopenharmony_ci	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sm6115_resets[] = {
44162306a36Sopenharmony_ci	[GPU_GX_BCR] = { 0x1008 },
44262306a36Sopenharmony_ci};
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sm6115_gdscs[] = {
44562306a36Sopenharmony_ci	[GPU_CX_GDSC] = &gpu_cx_gdsc,
44662306a36Sopenharmony_ci	[GPU_GX_GDSC] = &gpu_gx_gdsc,
44762306a36Sopenharmony_ci};
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sm6115_regmap_config = {
45062306a36Sopenharmony_ci	.reg_bits = 32,
45162306a36Sopenharmony_ci	.reg_stride = 4,
45262306a36Sopenharmony_ci	.val_bits = 32,
45362306a36Sopenharmony_ci	.max_register = 0x9000,
45462306a36Sopenharmony_ci	.fast_io = true,
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sm6115_desc = {
45862306a36Sopenharmony_ci	.config = &gpu_cc_sm6115_regmap_config,
45962306a36Sopenharmony_ci	.clks = gpu_cc_sm6115_clocks,
46062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sm6115_clocks),
46162306a36Sopenharmony_ci	.resets = gpu_cc_sm6115_resets,
46262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gpu_cc_sm6115_resets),
46362306a36Sopenharmony_ci	.gdscs = gpu_cc_sm6115_gdscs,
46462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sm6115_gdscs),
46562306a36Sopenharmony_ci};
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sm6115_match_table[] = {
46862306a36Sopenharmony_ci	{ .compatible = "qcom,sm6115-gpucc" },
46962306a36Sopenharmony_ci	{ }
47062306a36Sopenharmony_ci};
47162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sm6115_match_table);
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_cistatic int gpu_cc_sm6115_probe(struct platform_device *pdev)
47462306a36Sopenharmony_ci{
47562306a36Sopenharmony_ci	struct regmap *regmap;
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sm6115_desc);
47862306a36Sopenharmony_ci	if (IS_ERR(regmap))
47962306a36Sopenharmony_ci		return PTR_ERR(regmap);
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
48262306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	/* Set recommended WAKEUP/SLEEP settings for the gpu_cc_cx_gmu_clk */
48562306a36Sopenharmony_ci	qcom_branch_set_wakeup(regmap, gpu_cc_cx_gmu_clk, 0xf);
48662306a36Sopenharmony_ci	qcom_branch_set_sleep(regmap, gpu_cc_cx_gmu_clk, 0xf);
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci	qcom_branch_set_force_mem_core(regmap, gpu_cc_gx_gfx3d_clk, true);
48962306a36Sopenharmony_ci	qcom_branch_set_force_periph_on(regmap, gpu_cc_gx_gfx3d_clk, true);
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sm6115_desc, regmap);
49262306a36Sopenharmony_ci}
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sm6115_driver = {
49562306a36Sopenharmony_ci	.probe = gpu_cc_sm6115_probe,
49662306a36Sopenharmony_ci	.driver = {
49762306a36Sopenharmony_ci		.name = "sm6115-gpucc",
49862306a36Sopenharmony_ci		.of_match_table = gpu_cc_sm6115_match_table,
49962306a36Sopenharmony_ci	},
50062306a36Sopenharmony_ci};
50162306a36Sopenharmony_cimodule_platform_driver(gpu_cc_sm6115_driver);
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC SM6115 Driver");
50462306a36Sopenharmony_ciMODULE_LICENSE("GPL");
505