162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sdm845.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "common.h"
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-pll.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "gdsc.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_MASK		0xf
2262306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_SHIFT		4
2362306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_MASK		0xf
2462306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_SHIFT		8
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cienum {
2762306a36Sopenharmony_ci	P_BI_TCXO,
2862306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
2962306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3062306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = {
3462306a36Sopenharmony_ci	.l = 0x1a,
3562306a36Sopenharmony_ci	.alpha = 0xaab,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
3962306a36Sopenharmony_ci	.offset = 0x100,
4062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
4162306a36Sopenharmony_ci	.clkr = {
4262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4362306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
4462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4562306a36Sopenharmony_ci				.fw_name = "bi_tcxo", .name = "bi_tcxo",
4662306a36Sopenharmony_ci			},
4762306a36Sopenharmony_ci			.num_parents = 1,
4862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
4962306a36Sopenharmony_ci		},
5062306a36Sopenharmony_ci	},
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
5462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
5562306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
5662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
5762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
6162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
6262306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
6362306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_clk_src", .name = "gcc_gpu_gpll0_clk_src" },
6462306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_div_clk_src", .name = "gcc_gpu_gpll0_div_clk_src" },
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
6862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
6962306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
7062306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
7162306a36Sopenharmony_ci	{ }
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
7562306a36Sopenharmony_ci	.cmd_rcgr = 0x1120,
7662306a36Sopenharmony_ci	.mnd_width = 0,
7762306a36Sopenharmony_ci	.hid_width = 5,
7862306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
7962306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
8062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8162306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
8262306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
8362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
8462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
8562306a36Sopenharmony_ci	},
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
8962306a36Sopenharmony_ci	.halt_reg = 0x1098,
9062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
9162306a36Sopenharmony_ci	.clkr = {
9262306a36Sopenharmony_ci		.enable_reg = 0x1098,
9362306a36Sopenharmony_ci		.enable_mask = BIT(0),
9462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
9562306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
9662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
9762306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
9862306a36Sopenharmony_ci			},
9962306a36Sopenharmony_ci			.num_parents = 1,
10062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
10162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
10262306a36Sopenharmony_ci		},
10362306a36Sopenharmony_ci	},
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
10762306a36Sopenharmony_ci	.halt_reg = 0x109c,
10862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
10962306a36Sopenharmony_ci	.clkr = {
11062306a36Sopenharmony_ci		.enable_reg = 0x109c,
11162306a36Sopenharmony_ci		.enable_mask = BIT(0),
11262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11362306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
11462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
11562306a36Sopenharmony_ci		},
11662306a36Sopenharmony_ci	},
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic struct gdsc gpu_cx_gdsc = {
12062306a36Sopenharmony_ci	.gdscr = 0x106c,
12162306a36Sopenharmony_ci	.gds_hw_ctrl = 0x1540,
12262306a36Sopenharmony_ci	.clk_dis_wait_val = 0x8,
12362306a36Sopenharmony_ci	.pd = {
12462306a36Sopenharmony_ci		.name = "gpu_cx_gdsc",
12562306a36Sopenharmony_ci	},
12662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
12762306a36Sopenharmony_ci	.flags = VOTABLE,
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic struct gdsc gpu_gx_gdsc = {
13162306a36Sopenharmony_ci	.gdscr = 0x100c,
13262306a36Sopenharmony_ci	.clamp_io_ctrl = 0x1508,
13362306a36Sopenharmony_ci	.pd = {
13462306a36Sopenharmony_ci		.name = "gpu_gx_gdsc",
13562306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
13662306a36Sopenharmony_ci	},
13762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
13862306a36Sopenharmony_ci	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sdm845_clocks[] = {
14262306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
14362306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
14462306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
14562306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sdm845_gdscs[] = {
14962306a36Sopenharmony_ci	[GPU_CX_GDSC] = &gpu_cx_gdsc,
15062306a36Sopenharmony_ci	[GPU_GX_GDSC] = &gpu_gx_gdsc,
15162306a36Sopenharmony_ci};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sdm845_regmap_config = {
15462306a36Sopenharmony_ci	.reg_bits	= 32,
15562306a36Sopenharmony_ci	.reg_stride	= 4,
15662306a36Sopenharmony_ci	.val_bits	= 32,
15762306a36Sopenharmony_ci	.max_register	= 0x8008,
15862306a36Sopenharmony_ci	.fast_io	= true,
15962306a36Sopenharmony_ci};
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sdm845_desc = {
16262306a36Sopenharmony_ci	.config = &gpu_cc_sdm845_regmap_config,
16362306a36Sopenharmony_ci	.clks = gpu_cc_sdm845_clocks,
16462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sdm845_clocks),
16562306a36Sopenharmony_ci	.gdscs = gpu_cc_sdm845_gdscs,
16662306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sdm845_gdscs),
16762306a36Sopenharmony_ci};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sdm845_match_table[] = {
17062306a36Sopenharmony_ci	{ .compatible = "qcom,sdm845-gpucc" },
17162306a36Sopenharmony_ci	{ }
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sdm845_match_table);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic int gpu_cc_sdm845_probe(struct platform_device *pdev)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	struct regmap *regmap;
17862306a36Sopenharmony_ci	unsigned int value, mask;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sdm845_desc);
18162306a36Sopenharmony_ci	if (IS_ERR(regmap))
18262306a36Sopenharmony_ci		return PTR_ERR(regmap);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	/*
18762306a36Sopenharmony_ci	 * Configure gpu_cc_cx_gmu_clk with recommended
18862306a36Sopenharmony_ci	 * wakeup/sleep settings
18962306a36Sopenharmony_ci	 */
19062306a36Sopenharmony_ci	mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
19162306a36Sopenharmony_ci	mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
19262306a36Sopenharmony_ci	value = 0xf << CX_GMU_CBCR_WAKE_SHIFT | 0xf << CX_GMU_CBCR_SLEEP_SHIFT;
19362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1098, mask, value);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sdm845_desc, regmap);
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sdm845_driver = {
19962306a36Sopenharmony_ci	.probe = gpu_cc_sdm845_probe,
20062306a36Sopenharmony_ci	.driver = {
20162306a36Sopenharmony_ci		.name = "sdm845-gpucc",
20262306a36Sopenharmony_ci		.of_match_table = gpu_cc_sdm845_match_table,
20362306a36Sopenharmony_ci	},
20462306a36Sopenharmony_ci};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic int __init gpu_cc_sdm845_init(void)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	return platform_driver_register(&gpu_cc_sdm845_driver);
20962306a36Sopenharmony_ci}
21062306a36Sopenharmony_cisubsys_initcall(gpu_cc_sdm845_init);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic void __exit gpu_cc_sdm845_exit(void)
21362306a36Sopenharmony_ci{
21462306a36Sopenharmony_ci	platform_driver_unregister(&gpu_cc_sdm845_driver);
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_cimodule_exit(gpu_cc_sdm845_exit);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPUCC SDM845 Driver");
21962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
220